warp.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2014, 2015 O.S. Systems Software LTDA.
  4. * Copyright (C) 2014 Kynetics LLC.
  5. * Copyright (C) 2014 Revolution Robotics, Inc.
  6. *
  7. * Author: Otavio Salvador <otavio@ossystems.com.br>
  8. */
  9. #include <asm/arch/clock.h>
  10. #include <asm/arch/iomux.h>
  11. #include <asm/arch/imx-regs.h>
  12. #include <asm/arch/mx6-pins.h>
  13. #include <asm/arch/sys_proto.h>
  14. #include <asm/gpio.h>
  15. #include <asm/mach-imx/iomux-v3.h>
  16. #include <asm/mach-imx/mxc_i2c.h>
  17. #include <asm/io.h>
  18. #include <linux/sizes.h>
  19. #include <common.h>
  20. #include <watchdog.h>
  21. #include <fsl_esdhc.h>
  22. #include <i2c.h>
  23. #include <mmc.h>
  24. #include <usb.h>
  25. #include <power/pmic.h>
  26. #include <power/max77696_pmic.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  29. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  30. PAD_CTL_SRE_FAST | PAD_CTL_HYS | \
  31. PAD_CTL_LVE)
  32. #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \
  33. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  34. PAD_CTL_SRE_FAST | PAD_CTL_HYS | \
  35. PAD_CTL_LVE)
  36. #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  37. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  38. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  39. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  40. int dram_init(void)
  41. {
  42. gd->ram_size = imx_ddr_size();
  43. return 0;
  44. }
  45. static void setup_iomux_uart(void)
  46. {
  47. static iomux_v3_cfg_t const uart1_pads[] = {
  48. MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  49. MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  50. };
  51. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  52. }
  53. static struct fsl_esdhc_cfg usdhc_cfg[1] = {
  54. {USDHC2_BASE_ADDR, 0, 0, 0, 1},
  55. };
  56. int board_mmc_getcd(struct mmc *mmc)
  57. {
  58. return 1; /* Assume boot SD always present */
  59. }
  60. int board_mmc_init(bd_t *bis)
  61. {
  62. static iomux_v3_cfg_t const usdhc2_pads[] = {
  63. MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  64. MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  65. MX6_PAD_SD2_RST__USDHC2_RST | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  66. MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  67. MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  68. MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  69. MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  70. MX6_PAD_SD2_DAT4__USDHC2_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  71. MX6_PAD_SD2_DAT5__USDHC2_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  72. MX6_PAD_SD2_DAT6__USDHC2_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  73. MX6_PAD_SD2_DAT7__USDHC2_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  74. };
  75. imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  76. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  77. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  78. }
  79. int board_usb_phy_mode(int port)
  80. {
  81. return USB_INIT_DEVICE;
  82. }
  83. /* I2C1 for PMIC */
  84. #define I2C_PMIC 0
  85. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  86. struct i2c_pads_info i2c_pad_info1 = {
  87. .sda = {
  88. .i2c_mode = MX6_PAD_I2C1_SDA__I2C1_SDA | PC,
  89. .gpio_mode = MX6_PAD_I2C1_SDA__GPIO_3_13 | PC,
  90. .gp = IMX_GPIO_NR(3, 13),
  91. },
  92. .scl = {
  93. .i2c_mode = MX6_PAD_I2C1_SCL__I2C1_SCL | PC,
  94. .gpio_mode = MX6_PAD_I2C1_SCL__GPIO_3_12 | PC,
  95. .gp = IMX_GPIO_NR(3, 12),
  96. },
  97. };
  98. int power_init_board(void)
  99. {
  100. struct pmic *p;
  101. int ret;
  102. unsigned int reg;
  103. ret = power_max77696_init(I2C_PMIC);
  104. if (ret)
  105. return ret;
  106. p = pmic_get("MAX77696");
  107. if (!p)
  108. return -EINVAL;
  109. ret = pmic_reg_read(p, CID, &reg);
  110. if (ret)
  111. return ret;
  112. printf("PMIC: MAX77696 detected, rev=0x%x\n", reg);
  113. return pmic_probe(p);
  114. }
  115. int board_early_init_f(void)
  116. {
  117. setup_iomux_uart();
  118. return 0;
  119. }
  120. int board_init(void)
  121. {
  122. /* address of boot parameters */
  123. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  124. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  125. return 0;
  126. }
  127. int board_late_init(void)
  128. {
  129. #ifdef CONFIG_HW_WATCHDOG
  130. hw_watchdog_init();
  131. #endif
  132. return 0;
  133. }
  134. int checkboard(void)
  135. {
  136. puts("Board: WaRP Board\n");
  137. return 0;
  138. }