sata_sil.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  4. * Author: Tang Yuantian <b29983@freescale.com>
  5. */
  6. #ifndef SATA_SIL3132_H
  7. #define SATA_SIL3132_H
  8. #define READ_CMD 0
  9. #define WRITE_CMD 1
  10. /*
  11. * SATA device driver struct for each dev
  12. */
  13. struct sil_sata {
  14. char name[12];
  15. void *port; /* the port base address */
  16. int lba48;
  17. u16 pio;
  18. u16 mwdma;
  19. u16 udma;
  20. pci_dev_t devno;
  21. int wcache;
  22. int flush;
  23. int flush_ext;
  24. };
  25. /* sata info for each controller */
  26. struct sata_info {
  27. ulong iobase[3];
  28. pci_dev_t devno;
  29. int portbase;
  30. int maxport;
  31. };
  32. /*
  33. * Scatter gather entry (SGE),MUST 8 bytes aligned
  34. */
  35. struct sil_sge {
  36. __le64 addr;
  37. __le32 cnt;
  38. __le32 flags;
  39. } __attribute__ ((aligned(8), packed));
  40. /*
  41. * Port request block, MUST 8 bytes aligned
  42. */
  43. struct sil_prb {
  44. __le16 ctrl;
  45. __le16 prot;
  46. __le32 rx_cnt;
  47. struct sata_fis_h2d fis;
  48. } __attribute__ ((aligned(8), packed));
  49. struct sil_cmd_block {
  50. struct sil_prb prb;
  51. struct sil_sge sge;
  52. };
  53. enum {
  54. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  55. HOST_CTRL = 0x40,
  56. HOST_IRQ_STAT = 0x44,
  57. HOST_PHY_CFG = 0x48,
  58. HOST_BIST_CTRL = 0x50,
  59. HOST_BIST_PTRN = 0x54,
  60. HOST_BIST_STAT = 0x58,
  61. HOST_MEM_BIST_STAT = 0x5c,
  62. HOST_FLASH_CMD = 0x70,
  63. /* 8 bit regs */
  64. HOST_FLASH_DATA = 0x74,
  65. HOST_TRANSITION_DETECT = 0x75,
  66. HOST_GPIO_CTRL = 0x76,
  67. HOST_I2C_ADDR = 0x78, /* 32 bit */
  68. HOST_I2C_DATA = 0x7c,
  69. HOST_I2C_XFER_CNT = 0x7e,
  70. HOST_I2C_CTRL = 0x7f,
  71. /* HOST_SLOT_STAT bits */
  72. HOST_SSTAT_ATTN = (1 << 31),
  73. /* HOST_CTRL bits */
  74. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  75. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  76. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  77. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  78. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  79. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  80. /*
  81. * Port registers
  82. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  83. */
  84. PORT_REGS_SIZE = 0x2000,
  85. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  86. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  87. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  88. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  89. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  90. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  91. /* 32 bit regs */
  92. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  93. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  94. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  95. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  96. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  97. PORT_ACTIVATE_UPPER_ADDR = 0x101c,
  98. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  99. PORT_CMD_ERR = 0x1024, /* command error number */
  100. PORT_FIS_CFG = 0x1028,
  101. PORT_FIFO_THRES = 0x102c,
  102. /* 16 bit regs */
  103. PORT_DECODE_ERR_CNT = 0x1040,
  104. PORT_DECODE_ERR_THRESH = 0x1042,
  105. PORT_CRC_ERR_CNT = 0x1044,
  106. PORT_CRC_ERR_THRESH = 0x1046,
  107. PORT_HSHK_ERR_CNT = 0x1048,
  108. PORT_HSHK_ERR_THRESH = 0x104a,
  109. /* 32 bit regs */
  110. PORT_PHY_CFG = 0x1050,
  111. PORT_SLOT_STAT = 0x1800,
  112. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 */
  113. PORT_CONTEXT = 0x1e04,
  114. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 */
  115. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 */
  116. PORT_SCONTROL = 0x1f00,
  117. PORT_SSTATUS = 0x1f04,
  118. PORT_SERROR = 0x1f08,
  119. PORT_SACTIVE = 0x1f0c,
  120. /* PORT_CTRL_STAT bits */
  121. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  122. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  123. PORT_CS_INIT = (1 << 2), /* port initialize */
  124. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  125. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  126. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  127. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  128. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  129. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  130. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  131. /* bits[11:0] are masked */
  132. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  133. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  134. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  135. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  136. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  137. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  138. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  139. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  140. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  141. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  142. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  143. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  144. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  145. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  146. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  147. /* bits[27:16] are unmasked (raw) */
  148. PORT_IRQ_RAW_SHIFT = 16,
  149. PORT_IRQ_MASKED_MASK = 0x7ff,
  150. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  151. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  152. PORT_IRQ_STEER_SHIFT = 30,
  153. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  154. /* PORT_CMD_ERR constants */
  155. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  156. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  157. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  158. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  159. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  160. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  161. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  162. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  163. /* bits of PRB control field */
  164. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  165. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  166. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  167. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  168. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  169. /* PRB protocol field */
  170. PRB_PROT_PACKET = (1 << 0),
  171. PRB_PROT_TCQ = (1 << 1),
  172. PRB_PROT_NCQ = (1 << 2),
  173. PRB_PROT_READ = (1 << 3),
  174. PRB_PROT_WRITE = (1 << 4),
  175. PRB_PROT_TRANSPARENT = (1 << 5),
  176. /*
  177. * Other constants
  178. */
  179. SGE_TRM = (1 << 31), /* Last SGE in chain */
  180. SGE_LNK = (1 << 30), /* linked list
  181. Points to SGT, not SGE */
  182. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  183. data address ignored */
  184. CMD_ERR = 0x21,
  185. };
  186. #endif