sh_sdhi.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * drivers/mmc/sh_sdhi.c
  4. *
  5. * SD/MMC driver for Renesas rmobile ARM SoCs.
  6. *
  7. * Copyright (C) 2011,2013-2017 Renesas Electronics Corporation
  8. * Copyright (C) 2014 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  9. * Copyright (C) 2008-2009 Renesas Solutions Corp.
  10. */
  11. #include <common.h>
  12. #include <malloc.h>
  13. #include <mmc.h>
  14. #include <dm.h>
  15. #include <linux/errno.h>
  16. #include <linux/compat.h>
  17. #include <linux/io.h>
  18. #include <linux/sizes.h>
  19. #include <asm/arch/rmobile.h>
  20. #include <asm/arch/sh_sdhi.h>
  21. #include <clk.h>
  22. #define DRIVER_NAME "sh-sdhi"
  23. struct sh_sdhi_host {
  24. void __iomem *addr;
  25. int ch;
  26. int bus_shift;
  27. unsigned long quirks;
  28. unsigned char wait_int;
  29. unsigned char sd_error;
  30. unsigned char detect_waiting;
  31. unsigned char app_cmd;
  32. };
  33. static inline void sh_sdhi_writeq(struct sh_sdhi_host *host, int reg, u64 val)
  34. {
  35. writeq(val, host->addr + (reg << host->bus_shift));
  36. }
  37. static inline u64 sh_sdhi_readq(struct sh_sdhi_host *host, int reg)
  38. {
  39. return readq(host->addr + (reg << host->bus_shift));
  40. }
  41. static inline void sh_sdhi_writew(struct sh_sdhi_host *host, int reg, u16 val)
  42. {
  43. writew(val, host->addr + (reg << host->bus_shift));
  44. }
  45. static inline u16 sh_sdhi_readw(struct sh_sdhi_host *host, int reg)
  46. {
  47. return readw(host->addr + (reg << host->bus_shift));
  48. }
  49. static void sh_sdhi_detect(struct sh_sdhi_host *host)
  50. {
  51. sh_sdhi_writew(host, SDHI_OPTION,
  52. OPT_BUS_WIDTH_1 | sh_sdhi_readw(host, SDHI_OPTION));
  53. host->detect_waiting = 0;
  54. }
  55. static int sh_sdhi_intr(void *dev_id)
  56. {
  57. struct sh_sdhi_host *host = dev_id;
  58. int state1 = 0, state2 = 0;
  59. state1 = sh_sdhi_readw(host, SDHI_INFO1);
  60. state2 = sh_sdhi_readw(host, SDHI_INFO2);
  61. debug("%s: state1 = %x, state2 = %x\n", __func__, state1, state2);
  62. /* CARD Insert */
  63. if (state1 & INFO1_CARD_IN) {
  64. sh_sdhi_writew(host, SDHI_INFO1, ~INFO1_CARD_IN);
  65. if (!host->detect_waiting) {
  66. host->detect_waiting = 1;
  67. sh_sdhi_detect(host);
  68. }
  69. sh_sdhi_writew(host, SDHI_INFO1_MASK, INFO1M_RESP_END |
  70. INFO1M_ACCESS_END | INFO1M_CARD_IN |
  71. INFO1M_DATA3_CARD_RE | INFO1M_DATA3_CARD_IN);
  72. return -EAGAIN;
  73. }
  74. /* CARD Removal */
  75. if (state1 & INFO1_CARD_RE) {
  76. sh_sdhi_writew(host, SDHI_INFO1, ~INFO1_CARD_RE);
  77. if (!host->detect_waiting) {
  78. host->detect_waiting = 1;
  79. sh_sdhi_detect(host);
  80. }
  81. sh_sdhi_writew(host, SDHI_INFO1_MASK, INFO1M_RESP_END |
  82. INFO1M_ACCESS_END | INFO1M_CARD_RE |
  83. INFO1M_DATA3_CARD_RE | INFO1M_DATA3_CARD_IN);
  84. sh_sdhi_writew(host, SDHI_SDIO_INFO1_MASK, SDIO_INFO1M_ON);
  85. sh_sdhi_writew(host, SDHI_SDIO_MODE, SDIO_MODE_OFF);
  86. return -EAGAIN;
  87. }
  88. if (state2 & INFO2_ALL_ERR) {
  89. sh_sdhi_writew(host, SDHI_INFO2,
  90. (unsigned short)~(INFO2_ALL_ERR));
  91. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  92. INFO2M_ALL_ERR |
  93. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  94. host->sd_error = 1;
  95. host->wait_int = 1;
  96. return 0;
  97. }
  98. /* Respons End */
  99. if (state1 & INFO1_RESP_END) {
  100. sh_sdhi_writew(host, SDHI_INFO1, ~INFO1_RESP_END);
  101. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  102. INFO1M_RESP_END |
  103. sh_sdhi_readw(host, SDHI_INFO1_MASK));
  104. host->wait_int = 1;
  105. return 0;
  106. }
  107. /* SD_BUF Read Enable */
  108. if (state2 & INFO2_BRE_ENABLE) {
  109. sh_sdhi_writew(host, SDHI_INFO2, ~INFO2_BRE_ENABLE);
  110. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  111. INFO2M_BRE_ENABLE | INFO2M_BUF_ILL_READ |
  112. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  113. host->wait_int = 1;
  114. return 0;
  115. }
  116. /* SD_BUF Write Enable */
  117. if (state2 & INFO2_BWE_ENABLE) {
  118. sh_sdhi_writew(host, SDHI_INFO2, ~INFO2_BWE_ENABLE);
  119. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  120. INFO2_BWE_ENABLE | INFO2M_BUF_ILL_WRITE |
  121. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  122. host->wait_int = 1;
  123. return 0;
  124. }
  125. /* Access End */
  126. if (state1 & INFO1_ACCESS_END) {
  127. sh_sdhi_writew(host, SDHI_INFO1, ~INFO1_ACCESS_END);
  128. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  129. INFO1_ACCESS_END |
  130. sh_sdhi_readw(host, SDHI_INFO1_MASK));
  131. host->wait_int = 1;
  132. return 0;
  133. }
  134. return -EAGAIN;
  135. }
  136. static int sh_sdhi_wait_interrupt_flag(struct sh_sdhi_host *host)
  137. {
  138. int timeout = 10000000;
  139. while (1) {
  140. timeout--;
  141. if (timeout < 0) {
  142. debug(DRIVER_NAME": %s timeout\n", __func__);
  143. return 0;
  144. }
  145. if (!sh_sdhi_intr(host))
  146. break;
  147. udelay(1); /* 1 usec */
  148. }
  149. return 1; /* Return value: NOT 0 = complete waiting */
  150. }
  151. static int sh_sdhi_clock_control(struct sh_sdhi_host *host, unsigned long clk)
  152. {
  153. u32 clkdiv, i, timeout;
  154. if (sh_sdhi_readw(host, SDHI_INFO2) & (1 << 14)) {
  155. printf(DRIVER_NAME": Busy state ! Cannot change the clock\n");
  156. return -EBUSY;
  157. }
  158. sh_sdhi_writew(host, SDHI_CLK_CTRL,
  159. ~CLK_ENABLE & sh_sdhi_readw(host, SDHI_CLK_CTRL));
  160. if (clk == 0)
  161. return -EIO;
  162. clkdiv = 0x80;
  163. i = CONFIG_SH_SDHI_FREQ >> (0x8 + 1);
  164. for (; clkdiv && clk >= (i << 1); (clkdiv >>= 1))
  165. i <<= 1;
  166. sh_sdhi_writew(host, SDHI_CLK_CTRL, clkdiv);
  167. timeout = 100000;
  168. /* Waiting for SD Bus busy to be cleared */
  169. while (timeout--) {
  170. if ((sh_sdhi_readw(host, SDHI_INFO2) & 0x2000))
  171. break;
  172. }
  173. if (timeout)
  174. sh_sdhi_writew(host, SDHI_CLK_CTRL,
  175. CLK_ENABLE | sh_sdhi_readw(host, SDHI_CLK_CTRL));
  176. else
  177. return -EBUSY;
  178. return 0;
  179. }
  180. static int sh_sdhi_sync_reset(struct sh_sdhi_host *host)
  181. {
  182. u32 timeout;
  183. sh_sdhi_writew(host, SDHI_SOFT_RST, SOFT_RST_ON);
  184. sh_sdhi_writew(host, SDHI_SOFT_RST, SOFT_RST_OFF);
  185. sh_sdhi_writew(host, SDHI_CLK_CTRL,
  186. CLK_ENABLE | sh_sdhi_readw(host, SDHI_CLK_CTRL));
  187. timeout = 100000;
  188. while (timeout--) {
  189. if (!(sh_sdhi_readw(host, SDHI_INFO2) & INFO2_CBUSY))
  190. break;
  191. udelay(100);
  192. }
  193. if (!timeout)
  194. return -EBUSY;
  195. if (host->quirks & SH_SDHI_QUIRK_16BIT_BUF)
  196. sh_sdhi_writew(host, SDHI_HOST_MODE, 1);
  197. return 0;
  198. }
  199. static int sh_sdhi_error_manage(struct sh_sdhi_host *host)
  200. {
  201. unsigned short e_state1, e_state2;
  202. int ret;
  203. host->sd_error = 0;
  204. host->wait_int = 0;
  205. e_state1 = sh_sdhi_readw(host, SDHI_ERR_STS1);
  206. e_state2 = sh_sdhi_readw(host, SDHI_ERR_STS2);
  207. if (e_state2 & ERR_STS2_SYS_ERROR) {
  208. if (e_state2 & ERR_STS2_RES_STOP_TIMEOUT)
  209. ret = -ETIMEDOUT;
  210. else
  211. ret = -EILSEQ;
  212. debug("%s: ERR_STS2 = %04x\n",
  213. DRIVER_NAME, sh_sdhi_readw(host, SDHI_ERR_STS2));
  214. sh_sdhi_sync_reset(host);
  215. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  216. INFO1M_DATA3_CARD_RE | INFO1M_DATA3_CARD_IN);
  217. return ret;
  218. }
  219. if (e_state1 & ERR_STS1_CRC_ERROR || e_state1 & ERR_STS1_CMD_ERROR)
  220. ret = -EILSEQ;
  221. else
  222. ret = -ETIMEDOUT;
  223. debug("%s: ERR_STS1 = %04x\n",
  224. DRIVER_NAME, sh_sdhi_readw(host, SDHI_ERR_STS1));
  225. sh_sdhi_sync_reset(host);
  226. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  227. INFO1M_DATA3_CARD_RE | INFO1M_DATA3_CARD_IN);
  228. return ret;
  229. }
  230. static int sh_sdhi_single_read(struct sh_sdhi_host *host, struct mmc_data *data)
  231. {
  232. long time;
  233. unsigned short blocksize, i;
  234. unsigned short *p = (unsigned short *)data->dest;
  235. u64 *q = (u64 *)data->dest;
  236. if ((unsigned long)p & 0x00000001) {
  237. debug(DRIVER_NAME": %s: The data pointer is unaligned.",
  238. __func__);
  239. return -EIO;
  240. }
  241. host->wait_int = 0;
  242. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  243. ~(INFO2M_BRE_ENABLE | INFO2M_BUF_ILL_READ) &
  244. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  245. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  246. ~INFO1M_ACCESS_END &
  247. sh_sdhi_readw(host, SDHI_INFO1_MASK));
  248. time = sh_sdhi_wait_interrupt_flag(host);
  249. if (time == 0 || host->sd_error != 0)
  250. return sh_sdhi_error_manage(host);
  251. host->wait_int = 0;
  252. blocksize = sh_sdhi_readw(host, SDHI_SIZE);
  253. if (host->quirks & SH_SDHI_QUIRK_64BIT_BUF)
  254. for (i = 0; i < blocksize / 8; i++)
  255. *q++ = sh_sdhi_readq(host, SDHI_BUF0);
  256. else
  257. for (i = 0; i < blocksize / 2; i++)
  258. *p++ = sh_sdhi_readw(host, SDHI_BUF0);
  259. time = sh_sdhi_wait_interrupt_flag(host);
  260. if (time == 0 || host->sd_error != 0)
  261. return sh_sdhi_error_manage(host);
  262. host->wait_int = 0;
  263. return 0;
  264. }
  265. static int sh_sdhi_multi_read(struct sh_sdhi_host *host, struct mmc_data *data)
  266. {
  267. long time;
  268. unsigned short blocksize, i, sec;
  269. unsigned short *p = (unsigned short *)data->dest;
  270. u64 *q = (u64 *)data->dest;
  271. if ((unsigned long)p & 0x00000001) {
  272. debug(DRIVER_NAME": %s: The data pointer is unaligned.",
  273. __func__);
  274. return -EIO;
  275. }
  276. debug("%s: blocks = %d, blocksize = %d\n",
  277. __func__, data->blocks, data->blocksize);
  278. host->wait_int = 0;
  279. for (sec = 0; sec < data->blocks; sec++) {
  280. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  281. ~(INFO2M_BRE_ENABLE | INFO2M_BUF_ILL_READ) &
  282. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  283. time = sh_sdhi_wait_interrupt_flag(host);
  284. if (time == 0 || host->sd_error != 0)
  285. return sh_sdhi_error_manage(host);
  286. host->wait_int = 0;
  287. blocksize = sh_sdhi_readw(host, SDHI_SIZE);
  288. if (host->quirks & SH_SDHI_QUIRK_64BIT_BUF)
  289. for (i = 0; i < blocksize / 8; i++)
  290. *q++ = sh_sdhi_readq(host, SDHI_BUF0);
  291. else
  292. for (i = 0; i < blocksize / 2; i++)
  293. *p++ = sh_sdhi_readw(host, SDHI_BUF0);
  294. }
  295. return 0;
  296. }
  297. static int sh_sdhi_single_write(struct sh_sdhi_host *host,
  298. struct mmc_data *data)
  299. {
  300. long time;
  301. unsigned short blocksize, i;
  302. const unsigned short *p = (const unsigned short *)data->src;
  303. const u64 *q = (const u64 *)data->src;
  304. if ((unsigned long)p & 0x00000001) {
  305. debug(DRIVER_NAME": %s: The data pointer is unaligned.",
  306. __func__);
  307. return -EIO;
  308. }
  309. debug("%s: blocks = %d, blocksize = %d\n",
  310. __func__, data->blocks, data->blocksize);
  311. host->wait_int = 0;
  312. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  313. ~(INFO2M_BWE_ENABLE | INFO2M_BUF_ILL_WRITE) &
  314. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  315. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  316. ~INFO1M_ACCESS_END &
  317. sh_sdhi_readw(host, SDHI_INFO1_MASK));
  318. time = sh_sdhi_wait_interrupt_flag(host);
  319. if (time == 0 || host->sd_error != 0)
  320. return sh_sdhi_error_manage(host);
  321. host->wait_int = 0;
  322. blocksize = sh_sdhi_readw(host, SDHI_SIZE);
  323. if (host->quirks & SH_SDHI_QUIRK_64BIT_BUF)
  324. for (i = 0; i < blocksize / 8; i++)
  325. sh_sdhi_writeq(host, SDHI_BUF0, *q++);
  326. else
  327. for (i = 0; i < blocksize / 2; i++)
  328. sh_sdhi_writew(host, SDHI_BUF0, *p++);
  329. time = sh_sdhi_wait_interrupt_flag(host);
  330. if (time == 0 || host->sd_error != 0)
  331. return sh_sdhi_error_manage(host);
  332. host->wait_int = 0;
  333. return 0;
  334. }
  335. static int sh_sdhi_multi_write(struct sh_sdhi_host *host, struct mmc_data *data)
  336. {
  337. long time;
  338. unsigned short i, sec, blocksize;
  339. const unsigned short *p = (const unsigned short *)data->src;
  340. const u64 *q = (const u64 *)data->src;
  341. debug("%s: blocks = %d, blocksize = %d\n",
  342. __func__, data->blocks, data->blocksize);
  343. host->wait_int = 0;
  344. for (sec = 0; sec < data->blocks; sec++) {
  345. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  346. ~(INFO2M_BWE_ENABLE | INFO2M_BUF_ILL_WRITE) &
  347. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  348. time = sh_sdhi_wait_interrupt_flag(host);
  349. if (time == 0 || host->sd_error != 0)
  350. return sh_sdhi_error_manage(host);
  351. host->wait_int = 0;
  352. blocksize = sh_sdhi_readw(host, SDHI_SIZE);
  353. if (host->quirks & SH_SDHI_QUIRK_64BIT_BUF)
  354. for (i = 0; i < blocksize / 8; i++)
  355. sh_sdhi_writeq(host, SDHI_BUF0, *q++);
  356. else
  357. for (i = 0; i < blocksize / 2; i++)
  358. sh_sdhi_writew(host, SDHI_BUF0, *p++);
  359. }
  360. return 0;
  361. }
  362. static void sh_sdhi_get_response(struct sh_sdhi_host *host, struct mmc_cmd *cmd)
  363. {
  364. unsigned short i, j, cnt = 1;
  365. unsigned short resp[8];
  366. if (cmd->resp_type & MMC_RSP_136) {
  367. cnt = 4;
  368. resp[0] = sh_sdhi_readw(host, SDHI_RSP00);
  369. resp[1] = sh_sdhi_readw(host, SDHI_RSP01);
  370. resp[2] = sh_sdhi_readw(host, SDHI_RSP02);
  371. resp[3] = sh_sdhi_readw(host, SDHI_RSP03);
  372. resp[4] = sh_sdhi_readw(host, SDHI_RSP04);
  373. resp[5] = sh_sdhi_readw(host, SDHI_RSP05);
  374. resp[6] = sh_sdhi_readw(host, SDHI_RSP06);
  375. resp[7] = sh_sdhi_readw(host, SDHI_RSP07);
  376. /* SDHI REGISTER SPECIFICATION */
  377. for (i = 7, j = 6; i > 0; i--) {
  378. resp[i] = (resp[i] << 8) & 0xff00;
  379. resp[i] |= (resp[j--] >> 8) & 0x00ff;
  380. }
  381. resp[0] = (resp[0] << 8) & 0xff00;
  382. } else {
  383. resp[0] = sh_sdhi_readw(host, SDHI_RSP00);
  384. resp[1] = sh_sdhi_readw(host, SDHI_RSP01);
  385. }
  386. #if defined(__BIG_ENDIAN_BITFIELD)
  387. if (cnt == 4) {
  388. cmd->response[0] = (resp[6] << 16) | resp[7];
  389. cmd->response[1] = (resp[4] << 16) | resp[5];
  390. cmd->response[2] = (resp[2] << 16) | resp[3];
  391. cmd->response[3] = (resp[0] << 16) | resp[1];
  392. } else {
  393. cmd->response[0] = (resp[0] << 16) | resp[1];
  394. }
  395. #else
  396. if (cnt == 4) {
  397. cmd->response[0] = (resp[7] << 16) | resp[6];
  398. cmd->response[1] = (resp[5] << 16) | resp[4];
  399. cmd->response[2] = (resp[3] << 16) | resp[2];
  400. cmd->response[3] = (resp[1] << 16) | resp[0];
  401. } else {
  402. cmd->response[0] = (resp[1] << 16) | resp[0];
  403. }
  404. #endif /* __BIG_ENDIAN_BITFIELD */
  405. }
  406. static unsigned short sh_sdhi_set_cmd(struct sh_sdhi_host *host,
  407. struct mmc_data *data, unsigned short opc)
  408. {
  409. if (host->app_cmd) {
  410. if (!data)
  411. host->app_cmd = 0;
  412. return opc | BIT(6);
  413. }
  414. switch (opc) {
  415. case MMC_CMD_SWITCH:
  416. return opc | (data ? 0x1c00 : 0x40);
  417. case MMC_CMD_SEND_EXT_CSD:
  418. return opc | (data ? 0x1c00 : 0);
  419. case MMC_CMD_SEND_OP_COND:
  420. return opc | 0x0700;
  421. case MMC_CMD_APP_CMD:
  422. host->app_cmd = 1;
  423. default:
  424. return opc;
  425. }
  426. }
  427. static unsigned short sh_sdhi_data_trans(struct sh_sdhi_host *host,
  428. struct mmc_data *data, unsigned short opc)
  429. {
  430. if (host->app_cmd) {
  431. host->app_cmd = 0;
  432. switch (opc) {
  433. case SD_CMD_APP_SEND_SCR:
  434. case SD_CMD_APP_SD_STATUS:
  435. return sh_sdhi_single_read(host, data);
  436. default:
  437. printf(DRIVER_NAME": SD: NOT SUPPORT APP CMD = d'%04d\n",
  438. opc);
  439. return -EINVAL;
  440. }
  441. } else {
  442. switch (opc) {
  443. case MMC_CMD_WRITE_MULTIPLE_BLOCK:
  444. return sh_sdhi_multi_write(host, data);
  445. case MMC_CMD_READ_MULTIPLE_BLOCK:
  446. return sh_sdhi_multi_read(host, data);
  447. case MMC_CMD_WRITE_SINGLE_BLOCK:
  448. return sh_sdhi_single_write(host, data);
  449. case MMC_CMD_READ_SINGLE_BLOCK:
  450. case MMC_CMD_SWITCH:
  451. case MMC_CMD_SEND_EXT_CSD:;
  452. return sh_sdhi_single_read(host, data);
  453. default:
  454. printf(DRIVER_NAME": SD: NOT SUPPORT CMD = d'%04d\n", opc);
  455. return -EINVAL;
  456. }
  457. }
  458. }
  459. static int sh_sdhi_start_cmd(struct sh_sdhi_host *host,
  460. struct mmc_data *data, struct mmc_cmd *cmd)
  461. {
  462. long time;
  463. unsigned short shcmd, opc = cmd->cmdidx;
  464. int ret = 0;
  465. unsigned long timeout;
  466. debug("opc = %d, arg = %x, resp_type = %x\n",
  467. opc, cmd->cmdarg, cmd->resp_type);
  468. if (opc == MMC_CMD_STOP_TRANSMISSION) {
  469. /* SDHI sends the STOP command automatically by STOP reg */
  470. sh_sdhi_writew(host, SDHI_INFO1_MASK, ~INFO1M_ACCESS_END &
  471. sh_sdhi_readw(host, SDHI_INFO1_MASK));
  472. time = sh_sdhi_wait_interrupt_flag(host);
  473. if (time == 0 || host->sd_error != 0)
  474. return sh_sdhi_error_manage(host);
  475. sh_sdhi_get_response(host, cmd);
  476. return 0;
  477. }
  478. if (data) {
  479. if ((opc == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  480. opc == MMC_CMD_WRITE_MULTIPLE_BLOCK) {
  481. sh_sdhi_writew(host, SDHI_STOP, STOP_SEC_ENABLE);
  482. sh_sdhi_writew(host, SDHI_SECCNT, data->blocks);
  483. }
  484. sh_sdhi_writew(host, SDHI_SIZE, data->blocksize);
  485. }
  486. shcmd = sh_sdhi_set_cmd(host, data, opc);
  487. /*
  488. * U-Boot cannot use interrupt.
  489. * So this flag may not be clear by timing
  490. */
  491. sh_sdhi_writew(host, SDHI_INFO1, ~INFO1_RESP_END);
  492. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  493. INFO1M_RESP_END | sh_sdhi_readw(host, SDHI_INFO1_MASK));
  494. sh_sdhi_writew(host, SDHI_ARG0,
  495. (unsigned short)(cmd->cmdarg & ARG0_MASK));
  496. sh_sdhi_writew(host, SDHI_ARG1,
  497. (unsigned short)((cmd->cmdarg >> 16) & ARG1_MASK));
  498. timeout = 100000;
  499. /* Waiting for SD Bus busy to be cleared */
  500. while (timeout--) {
  501. if ((sh_sdhi_readw(host, SDHI_INFO2) & 0x2000))
  502. break;
  503. }
  504. host->wait_int = 0;
  505. sh_sdhi_writew(host, SDHI_INFO1_MASK,
  506. ~INFO1M_RESP_END & sh_sdhi_readw(host, SDHI_INFO1_MASK));
  507. sh_sdhi_writew(host, SDHI_INFO2_MASK,
  508. ~(INFO2M_CMD_ERROR | INFO2M_CRC_ERROR |
  509. INFO2M_END_ERROR | INFO2M_TIMEOUT |
  510. INFO2M_RESP_TIMEOUT | INFO2M_ILA) &
  511. sh_sdhi_readw(host, SDHI_INFO2_MASK));
  512. sh_sdhi_writew(host, SDHI_CMD, (unsigned short)(shcmd & CMD_MASK));
  513. time = sh_sdhi_wait_interrupt_flag(host);
  514. if (!time) {
  515. host->app_cmd = 0;
  516. return sh_sdhi_error_manage(host);
  517. }
  518. if (host->sd_error) {
  519. switch (cmd->cmdidx) {
  520. case MMC_CMD_ALL_SEND_CID:
  521. case MMC_CMD_SELECT_CARD:
  522. case SD_CMD_SEND_IF_COND:
  523. case MMC_CMD_APP_CMD:
  524. ret = -ETIMEDOUT;
  525. break;
  526. default:
  527. debug(DRIVER_NAME": Cmd(d'%d) err\n", opc);
  528. debug(DRIVER_NAME": cmdidx = %d\n", cmd->cmdidx);
  529. ret = sh_sdhi_error_manage(host);
  530. break;
  531. }
  532. host->sd_error = 0;
  533. host->wait_int = 0;
  534. host->app_cmd = 0;
  535. return ret;
  536. }
  537. if (sh_sdhi_readw(host, SDHI_INFO1) & INFO1_RESP_END) {
  538. host->app_cmd = 0;
  539. return -EINVAL;
  540. }
  541. if (host->wait_int) {
  542. sh_sdhi_get_response(host, cmd);
  543. host->wait_int = 0;
  544. }
  545. if (data)
  546. ret = sh_sdhi_data_trans(host, data, opc);
  547. debug("ret = %d, resp = %08x, %08x, %08x, %08x\n",
  548. ret, cmd->response[0], cmd->response[1],
  549. cmd->response[2], cmd->response[3]);
  550. return ret;
  551. }
  552. static int sh_sdhi_send_cmd_common(struct sh_sdhi_host *host,
  553. struct mmc_cmd *cmd, struct mmc_data *data)
  554. {
  555. host->sd_error = 0;
  556. return sh_sdhi_start_cmd(host, data, cmd);
  557. }
  558. static int sh_sdhi_set_ios_common(struct sh_sdhi_host *host, struct mmc *mmc)
  559. {
  560. int ret;
  561. ret = sh_sdhi_clock_control(host, mmc->clock);
  562. if (ret)
  563. return -EINVAL;
  564. if (mmc->bus_width == 8)
  565. sh_sdhi_writew(host, SDHI_OPTION,
  566. OPT_BUS_WIDTH_8 | (~OPT_BUS_WIDTH_M &
  567. sh_sdhi_readw(host, SDHI_OPTION)));
  568. else if (mmc->bus_width == 4)
  569. sh_sdhi_writew(host, SDHI_OPTION,
  570. OPT_BUS_WIDTH_4 | (~OPT_BUS_WIDTH_M &
  571. sh_sdhi_readw(host, SDHI_OPTION)));
  572. else
  573. sh_sdhi_writew(host, SDHI_OPTION,
  574. OPT_BUS_WIDTH_1 | (~OPT_BUS_WIDTH_M &
  575. sh_sdhi_readw(host, SDHI_OPTION)));
  576. debug("clock = %d, buswidth = %d\n", mmc->clock, mmc->bus_width);
  577. return 0;
  578. }
  579. static int sh_sdhi_initialize_common(struct sh_sdhi_host *host)
  580. {
  581. int ret = sh_sdhi_sync_reset(host);
  582. sh_sdhi_writew(host, SDHI_PORTSEL, USE_1PORT);
  583. #if defined(__BIG_ENDIAN_BITFIELD)
  584. sh_sdhi_writew(host, SDHI_EXT_SWAP, SET_SWAP);
  585. #endif
  586. sh_sdhi_writew(host, SDHI_INFO1_MASK, INFO1M_RESP_END |
  587. INFO1M_ACCESS_END | INFO1M_CARD_RE |
  588. INFO1M_DATA3_CARD_RE | INFO1M_DATA3_CARD_IN);
  589. return ret;
  590. }
  591. #ifndef CONFIG_DM_MMC
  592. static void *mmc_priv(struct mmc *mmc)
  593. {
  594. return (void *)mmc->priv;
  595. }
  596. static int sh_sdhi_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  597. struct mmc_data *data)
  598. {
  599. struct sh_sdhi_host *host = mmc_priv(mmc);
  600. return sh_sdhi_send_cmd_common(host, cmd, data);
  601. }
  602. static int sh_sdhi_set_ios(struct mmc *mmc)
  603. {
  604. struct sh_sdhi_host *host = mmc_priv(mmc);
  605. return sh_sdhi_set_ios_common(host, mmc);
  606. }
  607. static int sh_sdhi_initialize(struct mmc *mmc)
  608. {
  609. struct sh_sdhi_host *host = mmc_priv(mmc);
  610. return sh_sdhi_initialize_common(host);
  611. }
  612. static const struct mmc_ops sh_sdhi_ops = {
  613. .send_cmd = sh_sdhi_send_cmd,
  614. .set_ios = sh_sdhi_set_ios,
  615. .init = sh_sdhi_initialize,
  616. };
  617. #ifdef CONFIG_RCAR_GEN3
  618. static struct mmc_config sh_sdhi_cfg = {
  619. .name = DRIVER_NAME,
  620. .ops = &sh_sdhi_ops,
  621. .f_min = CLKDEV_INIT,
  622. .f_max = CLKDEV_HS_DATA,
  623. .voltages = MMC_VDD_165_195 | MMC_VDD_32_33 | MMC_VDD_33_34,
  624. .host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HS |
  625. MMC_MODE_HS_52MHz,
  626. .part_type = PART_TYPE_DOS,
  627. .b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT,
  628. };
  629. #else
  630. static struct mmc_config sh_sdhi_cfg = {
  631. .name = DRIVER_NAME,
  632. .ops = &sh_sdhi_ops,
  633. .f_min = CLKDEV_INIT,
  634. .f_max = CLKDEV_HS_DATA,
  635. .voltages = MMC_VDD_32_33 | MMC_VDD_33_34,
  636. .host_caps = MMC_MODE_4BIT | MMC_MODE_HS,
  637. .part_type = PART_TYPE_DOS,
  638. .b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT,
  639. };
  640. #endif
  641. int sh_sdhi_init(unsigned long addr, int ch, unsigned long quirks)
  642. {
  643. int ret = 0;
  644. struct mmc *mmc;
  645. struct sh_sdhi_host *host = NULL;
  646. if (ch >= CONFIG_SYS_SH_SDHI_NR_CHANNEL)
  647. return -ENODEV;
  648. host = malloc(sizeof(struct sh_sdhi_host));
  649. if (!host)
  650. return -ENOMEM;
  651. mmc = mmc_create(&sh_sdhi_cfg, host);
  652. if (!mmc) {
  653. ret = -1;
  654. goto error;
  655. }
  656. host->ch = ch;
  657. host->addr = (void __iomem *)addr;
  658. host->quirks = quirks;
  659. if (host->quirks & SH_SDHI_QUIRK_64BIT_BUF)
  660. host->bus_shift = 2;
  661. else if (host->quirks & SH_SDHI_QUIRK_16BIT_BUF)
  662. host->bus_shift = 1;
  663. return ret;
  664. error:
  665. if (host)
  666. free(host);
  667. return ret;
  668. }
  669. #else
  670. struct sh_sdhi_plat {
  671. struct mmc_config cfg;
  672. struct mmc mmc;
  673. };
  674. int sh_sdhi_dm_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
  675. struct mmc_data *data)
  676. {
  677. struct sh_sdhi_host *host = dev_get_priv(dev);
  678. return sh_sdhi_send_cmd_common(host, cmd, data);
  679. }
  680. int sh_sdhi_dm_set_ios(struct udevice *dev)
  681. {
  682. struct sh_sdhi_host *host = dev_get_priv(dev);
  683. struct mmc *mmc = mmc_get_mmc_dev(dev);
  684. return sh_sdhi_set_ios_common(host, mmc);
  685. }
  686. static const struct dm_mmc_ops sh_sdhi_dm_ops = {
  687. .send_cmd = sh_sdhi_dm_send_cmd,
  688. .set_ios = sh_sdhi_dm_set_ios,
  689. };
  690. static int sh_sdhi_dm_bind(struct udevice *dev)
  691. {
  692. struct sh_sdhi_plat *plat = dev_get_platdata(dev);
  693. return mmc_bind(dev, &plat->mmc, &plat->cfg);
  694. }
  695. static int sh_sdhi_dm_probe(struct udevice *dev)
  696. {
  697. struct sh_sdhi_plat *plat = dev_get_platdata(dev);
  698. struct sh_sdhi_host *host = dev_get_priv(dev);
  699. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  700. struct clk sh_sdhi_clk;
  701. const u32 quirks = dev_get_driver_data(dev);
  702. fdt_addr_t base;
  703. int ret;
  704. base = devfdt_get_addr(dev);
  705. if (base == FDT_ADDR_T_NONE)
  706. return -EINVAL;
  707. host->addr = devm_ioremap(dev, base, SZ_2K);
  708. if (!host->addr)
  709. return -ENOMEM;
  710. ret = clk_get_by_index(dev, 0, &sh_sdhi_clk);
  711. if (ret) {
  712. debug("failed to get clock, ret=%d\n", ret);
  713. return ret;
  714. }
  715. ret = clk_enable(&sh_sdhi_clk);
  716. if (ret) {
  717. debug("failed to enable clock, ret=%d\n", ret);
  718. return ret;
  719. }
  720. host->quirks = quirks;
  721. if (host->quirks & SH_SDHI_QUIRK_64BIT_BUF)
  722. host->bus_shift = 2;
  723. else if (host->quirks & SH_SDHI_QUIRK_16BIT_BUF)
  724. host->bus_shift = 1;
  725. plat->cfg.name = dev->name;
  726. plat->cfg.host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
  727. switch (fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), "bus-width",
  728. 1)) {
  729. case 8:
  730. plat->cfg.host_caps |= MMC_MODE_8BIT;
  731. break;
  732. case 4:
  733. plat->cfg.host_caps |= MMC_MODE_4BIT;
  734. break;
  735. case 1:
  736. break;
  737. default:
  738. dev_err(dev, "Invalid \"bus-width\" value\n");
  739. return -EINVAL;
  740. }
  741. sh_sdhi_initialize_common(host);
  742. plat->cfg.voltages = MMC_VDD_165_195 | MMC_VDD_32_33 | MMC_VDD_33_34;
  743. plat->cfg.f_min = CLKDEV_INIT;
  744. plat->cfg.f_max = CLKDEV_HS_DATA;
  745. plat->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  746. upriv->mmc = &plat->mmc;
  747. return 0;
  748. }
  749. static const struct udevice_id sh_sdhi_sd_match[] = {
  750. { .compatible = "renesas,sdhi-r8a7795", .data = SH_SDHI_QUIRK_64BIT_BUF },
  751. { .compatible = "renesas,sdhi-r8a7796", .data = SH_SDHI_QUIRK_64BIT_BUF },
  752. { /* sentinel */ }
  753. };
  754. U_BOOT_DRIVER(sh_sdhi_mmc) = {
  755. .name = "sh-sdhi-mmc",
  756. .id = UCLASS_MMC,
  757. .of_match = sh_sdhi_sd_match,
  758. .bind = sh_sdhi_dm_bind,
  759. .probe = sh_sdhi_dm_probe,
  760. .priv_auto_alloc_size = sizeof(struct sh_sdhi_host),
  761. .platdata_auto_alloc_size = sizeof(struct sh_sdhi_plat),
  762. .ops = &sh_sdhi_dm_ops,
  763. };
  764. #endif