sama5d3xek.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2012 - 2013 Atmel Corporation
  4. * Bo Shen <voice.shen@atmel.com>
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/sama5d3_smc.h>
  9. #include <asm/arch/at91_common.h>
  10. #include <asm/arch/at91_rstc.h>
  11. #include <asm/arch/gpio.h>
  12. #include <asm/arch/clk.h>
  13. #include <debug_uart.h>
  14. #include <linux/ctype.h>
  15. #include <phy.h>
  16. #include <micrel.h>
  17. #include <spl.h>
  18. #include <asm/arch/atmel_mpddrc.h>
  19. #include <asm/arch/at91_wdt.h>
  20. DECLARE_GLOBAL_DATA_PTR;
  21. /* ------------------------------------------------------------------------- */
  22. /*
  23. * Miscelaneous platform dependent initialisations
  24. */
  25. #ifdef CONFIG_NAND_ATMEL
  26. void sama5d3xek_nand_hw_init(void)
  27. {
  28. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  29. at91_periph_clk_enable(ATMEL_ID_SMC);
  30. /* Configure SMC CS3 for NAND/SmartMedia */
  31. writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(1) |
  32. AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(1),
  33. &smc->cs[3].setup);
  34. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
  35. AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(5),
  36. &smc->cs[3].pulse);
  37. writel(AT91_SMC_CYCLE_NWE(8) | AT91_SMC_CYCLE_NRD(8),
  38. &smc->cs[3].cycle);
  39. writel(AT91_SMC_TIMINGS_TCLR(3) | AT91_SMC_TIMINGS_TADL(10) |
  40. AT91_SMC_TIMINGS_TAR(3) | AT91_SMC_TIMINGS_TRR(4) |
  41. AT91_SMC_TIMINGS_TWB(5) | AT91_SMC_TIMINGS_RBNSEL(3)|
  42. AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
  43. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  44. AT91_SMC_MODE_EXNW_DISABLE |
  45. #ifdef CONFIG_SYS_NAND_DBW_16
  46. AT91_SMC_MODE_DBW_16 |
  47. #else /* CONFIG_SYS_NAND_DBW_8 */
  48. AT91_SMC_MODE_DBW_8 |
  49. #endif
  50. AT91_SMC_MODE_TDF_CYCLE(3),
  51. &smc->cs[3].mode);
  52. }
  53. #endif
  54. #ifdef CONFIG_MTD_NOR_FLASH
  55. static void sama5d3xek_nor_hw_init(void)
  56. {
  57. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  58. at91_periph_clk_enable(ATMEL_ID_SMC);
  59. /* Configure SMC CS0 for NOR flash */
  60. writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
  61. AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
  62. &smc->cs[0].setup);
  63. writel(AT91_SMC_PULSE_NWE(10) | AT91_SMC_PULSE_NCS_WR(11) |
  64. AT91_SMC_PULSE_NRD(10) | AT91_SMC_PULSE_NCS_RD(11),
  65. &smc->cs[0].pulse);
  66. writel(AT91_SMC_CYCLE_NWE(11) | AT91_SMC_CYCLE_NRD(14),
  67. &smc->cs[0].cycle);
  68. writel(AT91_SMC_TIMINGS_TCLR(0) | AT91_SMC_TIMINGS_TADL(0) |
  69. AT91_SMC_TIMINGS_TAR(0) | AT91_SMC_TIMINGS_TRR(0) |
  70. AT91_SMC_TIMINGS_TWB(0) | AT91_SMC_TIMINGS_RBNSEL(0)|
  71. AT91_SMC_TIMINGS_NFSEL(0), &smc->cs[0].timings);
  72. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  73. AT91_SMC_MODE_EXNW_DISABLE |
  74. AT91_SMC_MODE_DBW_16 |
  75. AT91_SMC_MODE_TDF_CYCLE(1),
  76. &smc->cs[0].mode);
  77. /* Address pin (A1 ~ A23) configuration */
  78. at91_pio3_set_a_periph(AT91_PIO_PORTE, 1, 0);
  79. at91_pio3_set_a_periph(AT91_PIO_PORTE, 2, 0);
  80. at91_pio3_set_a_periph(AT91_PIO_PORTE, 3, 0);
  81. at91_pio3_set_a_periph(AT91_PIO_PORTE, 4, 0);
  82. at91_pio3_set_a_periph(AT91_PIO_PORTE, 5, 0);
  83. at91_pio3_set_a_periph(AT91_PIO_PORTE, 6, 0);
  84. at91_pio3_set_a_periph(AT91_PIO_PORTE, 7, 0);
  85. at91_pio3_set_a_periph(AT91_PIO_PORTE, 8, 0);
  86. at91_pio3_set_a_periph(AT91_PIO_PORTE, 9, 0);
  87. at91_pio3_set_a_periph(AT91_PIO_PORTE, 10, 0);
  88. at91_pio3_set_a_periph(AT91_PIO_PORTE, 11, 0);
  89. at91_pio3_set_a_periph(AT91_PIO_PORTE, 12, 0);
  90. at91_pio3_set_a_periph(AT91_PIO_PORTE, 13, 0);
  91. at91_pio3_set_a_periph(AT91_PIO_PORTE, 14, 0);
  92. at91_pio3_set_a_periph(AT91_PIO_PORTE, 15, 0);
  93. at91_pio3_set_a_periph(AT91_PIO_PORTE, 16, 0);
  94. at91_pio3_set_a_periph(AT91_PIO_PORTE, 17, 0);
  95. at91_pio3_set_a_periph(AT91_PIO_PORTE, 18, 0);
  96. at91_pio3_set_a_periph(AT91_PIO_PORTE, 19, 0);
  97. at91_pio3_set_a_periph(AT91_PIO_PORTE, 20, 0);
  98. at91_pio3_set_a_periph(AT91_PIO_PORTE, 21, 0);
  99. at91_pio3_set_a_periph(AT91_PIO_PORTE, 22, 0);
  100. at91_pio3_set_a_periph(AT91_PIO_PORTE, 23, 0);
  101. /* CS0 pin configuration */
  102. at91_pio3_set_a_periph(AT91_PIO_PORTE, 26, 0);
  103. }
  104. #endif
  105. #ifdef CONFIG_CMD_USB
  106. static void sama5d3xek_usb_hw_init(void)
  107. {
  108. at91_set_pio_output(AT91_PIO_PORTD, 25, 0);
  109. at91_set_pio_output(AT91_PIO_PORTD, 26, 0);
  110. at91_set_pio_output(AT91_PIO_PORTD, 27, 0);
  111. }
  112. #endif
  113. #ifdef CONFIG_GENERIC_ATMEL_MCI
  114. static void sama5d3xek_mci_hw_init(void)
  115. {
  116. at91_set_pio_output(AT91_PIO_PORTB, 10, 0); /* MCI0 Power */
  117. }
  118. #endif
  119. #ifdef CONFIG_DEBUG_UART_BOARD_INIT
  120. void board_debug_uart_init(void)
  121. {
  122. at91_seriald_hw_init();
  123. }
  124. #endif
  125. #ifdef CONFIG_BOARD_EARLY_INIT_F
  126. int board_early_init_f(void)
  127. {
  128. #ifdef CONFIG_DEBUG_UART
  129. debug_uart_init();
  130. #endif
  131. return 0;
  132. }
  133. #endif
  134. int board_init(void)
  135. {
  136. /* adress of boot parameters */
  137. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  138. #ifdef CONFIG_NAND_ATMEL
  139. sama5d3xek_nand_hw_init();
  140. #endif
  141. #ifdef CONFIG_MTD_NOR_FLASH
  142. sama5d3xek_nor_hw_init();
  143. #endif
  144. #ifdef CONFIG_CMD_USB
  145. sama5d3xek_usb_hw_init();
  146. #endif
  147. #ifdef CONFIG_GENERIC_ATMEL_MCI
  148. sama5d3xek_mci_hw_init();
  149. #endif
  150. return 0;
  151. }
  152. int dram_init(void)
  153. {
  154. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  155. CONFIG_SYS_SDRAM_SIZE);
  156. return 0;
  157. }
  158. #ifdef CONFIG_BOARD_LATE_INIT
  159. int board_late_init(void)
  160. {
  161. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  162. const int MAX_STR_LEN = 32;
  163. char name[MAX_STR_LEN], *p;
  164. int i;
  165. strncpy(name, get_cpu_name(), MAX_STR_LEN);
  166. for (i = 0, p = name; (*p) && (i < MAX_STR_LEN); p++, i++)
  167. *p = tolower(*p);
  168. strcat(name, "ek.dtb");
  169. env_set("dtb_name", name);
  170. #endif
  171. #ifdef CONFIG_DM_VIDEO
  172. at91_video_show_board_info();
  173. #endif
  174. return 0;
  175. }
  176. #endif
  177. /* SPL */
  178. #ifdef CONFIG_SPL_BUILD
  179. void spl_board_init(void)
  180. {
  181. #if CONFIG_NAND_BOOT
  182. sama5d3xek_nand_hw_init();
  183. #endif
  184. }
  185. static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
  186. {
  187. ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
  188. ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
  189. ATMEL_MPDDRC_CR_NR_ROW_14 |
  190. ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
  191. ATMEL_MPDDRC_CR_ENRDM_ON |
  192. ATMEL_MPDDRC_CR_NB_8BANKS |
  193. ATMEL_MPDDRC_CR_NDQS_DISABLED |
  194. ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
  195. ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
  196. /*
  197. * As the DDR2-SDRAm device requires a refresh time is 7.8125us
  198. * when DDR run at 133MHz, so it needs (7.8125us * 133MHz / 10^9) clocks
  199. */
  200. ddr2->rtr = 0x411;
  201. ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
  202. 2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
  203. 2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
  204. 8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
  205. 2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
  206. 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
  207. 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
  208. 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
  209. ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
  210. 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
  211. 28 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
  212. 26 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
  213. ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
  214. 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
  215. 2 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
  216. 7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
  217. 8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
  218. }
  219. void mem_init(void)
  220. {
  221. struct atmel_mpddrc_config ddr2;
  222. ddr2_conf(&ddr2);
  223. /* Enable MPDDR clock */
  224. at91_periph_clk_enable(ATMEL_ID_MPDDRC);
  225. at91_system_clk_enable(AT91_PMC_DDR);
  226. /* DDRAM2 Controller initialize */
  227. ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
  228. }
  229. void at91_pmc_init(void)
  230. {
  231. u32 tmp;
  232. tmp = AT91_PMC_PLLAR_29 |
  233. AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
  234. AT91_PMC_PLLXR_MUL(43) |
  235. AT91_PMC_PLLXR_DIV(1);
  236. at91_plla_init(tmp);
  237. at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x3));
  238. tmp = AT91_PMC_MCKR_MDIV_4 |
  239. AT91_PMC_MCKR_CSS_PLLA;
  240. at91_mck_init(tmp);
  241. }
  242. #endif