imximage.cfg 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Projectiondesign AS
  4. * Derived from ./board/freescale/mx6qsabrelite/imximage.cfg
  5. *
  6. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  7. * Jason Liu <r64343@freescale.com>
  8. *
  9. * Refer doc/README.imximage for more details about how-to configure
  10. * and create imximage boot image
  11. *
  12. * The syntax is taken as close as possible with the kwbimage
  13. */
  14. /* image version */
  15. IMAGE_VERSION 2
  16. /*
  17. * Boot Device : one of
  18. * sd, nand
  19. */
  20. BOOT_FROM nand
  21. /*
  22. * Device Configuration Data (DCD)
  23. *
  24. * Each entry must have the format:
  25. * Addr-type Address Value
  26. *
  27. * where:
  28. * Addr-type register length (1,2 or 4 bytes)
  29. * Address absolute address of the register
  30. * value value to be stored in the register
  31. */
  32. #define __ASSEMBLY__
  33. #include <config.h>
  34. #include "asm/arch/mx6-ddr.h"
  35. #include "asm/arch/iomux.h"
  36. #include "asm/arch/crm_regs.h"
  37. DATA 4, MX6_IOM_DRAM_SDQS0, 0x00000030
  38. DATA 4, MX6_IOM_DRAM_SDQS1, 0x00000030
  39. DATA 4, MX6_IOM_DRAM_SDQS2, 0x00000030
  40. DATA 4, MX6_IOM_DRAM_SDQS3, 0x00000030
  41. DATA 4, MX6_IOM_DRAM_SDQS4, 0x00000030
  42. DATA 4, MX6_IOM_DRAM_SDQS5, 0x00000030
  43. DATA 4, MX6_IOM_DRAM_SDQS6, 0x00000030
  44. DATA 4, MX6_IOM_DRAM_SDQS7, 0x00000030
  45. DATA 4, MX6_IOM_DRAM_DQM0, 0x00020030
  46. DATA 4, MX6_IOM_DRAM_DQM1, 0x00020030
  47. DATA 4, MX6_IOM_DRAM_DQM2, 0x00020030
  48. DATA 4, MX6_IOM_DRAM_DQM3, 0x00020030
  49. DATA 4, MX6_IOM_DRAM_DQM4, 0x00020030
  50. DATA 4, MX6_IOM_DRAM_DQM5, 0x00020030
  51. DATA 4, MX6_IOM_DRAM_DQM6, 0x00020030
  52. DATA 4, MX6_IOM_DRAM_DQM7, 0x00020030
  53. DATA 4, MX6_IOM_DRAM_CAS, 0x00020030
  54. DATA 4, MX6_IOM_DRAM_RAS, 0x00020030
  55. DATA 4, MX6_IOM_DRAM_SDCLK_0, 0x00020030
  56. DATA 4, MX6_IOM_DRAM_SDCLK_1, 0x00020030
  57. DATA 4, MX6_IOM_DRAM_RESET, 0x00020030
  58. DATA 4, MX6_IOM_DRAM_SDCKE0, 0x00003000
  59. DATA 4, MX6_IOM_DRAM_SDCKE1, 0x00003000
  60. DATA 4, MX6_IOM_DRAM_SDBA2, 0x00000000
  61. DATA 4, MX6_IOM_DRAM_SDODT0, 0x00003030
  62. DATA 4, MX6_IOM_DRAM_SDODT1, 0x00003030
  63. DATA 4, MX6_IOM_GRP_B0DS, 0x00000030
  64. DATA 4, MX6_IOM_GRP_B1DS, 0x00000030
  65. DATA 4, MX6_IOM_GRP_B2DS, 0x00000030
  66. DATA 4, MX6_IOM_GRP_B3DS, 0x00000030
  67. DATA 4, MX6_IOM_GRP_B4DS, 0x00000030
  68. DATA 4, MX6_IOM_GRP_B5DS, 0x00000030
  69. DATA 4, MX6_IOM_GRP_B6DS, 0x00000030
  70. DATA 4, MX6_IOM_GRP_B7DS, 0x00000030
  71. DATA 4, MX6_IOM_GRP_ADDDS, 0x00000030
  72. /* (differential input) */
  73. DATA 4, MX6_IOM_DDRMODE_CTL, 0x00020000
  74. /* disable ddr pullups */
  75. DATA 4, MX6_IOM_GRP_DDRPKE, 0x00000000
  76. /* (differential input) */
  77. DATA 4, MX6_IOM_GRP_DDRMODE, 0x00020000
  78. /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
  79. DATA 4, MX6_IOM_GRP_CTLDS, 0x00000030
  80. /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
  81. DATA 4, MX6_IOM_GRP_DDR_TYPE, 0x000C0000
  82. /* Read data DQ Byte0-3 delay */
  83. DATA 4, MX6_MMDC_P0_MPRDDQBY0DL, 0x33333333
  84. DATA 4, MX6_MMDC_P0_MPRDDQBY1DL, 0x33333333
  85. DATA 4, MX6_MMDC_P0_MPRDDQBY2DL, 0x33333333
  86. DATA 4, MX6_MMDC_P0_MPRDDQBY3DL, 0x33333333
  87. DATA 4, MX6_MMDC_P1_MPRDDQBY0DL, 0x33333333
  88. DATA 4, MX6_MMDC_P1_MPRDDQBY1DL, 0x33333333
  89. DATA 4, MX6_MMDC_P1_MPRDDQBY2DL, 0x33333333
  90. DATA 4, MX6_MMDC_P1_MPRDDQBY3DL, 0x33333333
  91. /*
  92. * MDMISC mirroring interleaved (row/bank/col)
  93. */
  94. DATA 4, MX6_MMDC_P0_MDMISC, 0x00081740
  95. DATA 4, MX6_MMDC_P0_MDSCR, 0x00008000
  96. DATA 4, MX6_MMDC_P0_MDCFG0, 0x555A7975
  97. DATA 4, MX6_MMDC_P0_MDCFG1, 0xFF538E64
  98. DATA 4, MX6_MMDC_P0_MDCFG2, 0x01FF00DB
  99. DATA 4, MX6_MMDC_P0_MDRWD, 0x000026D2
  100. DATA 4, MX6_MMDC_P0_MDOR, 0x005B0E21
  101. DATA 4, MX6_MMDC_P0_MDOTC, 0x09444040
  102. DATA 4, MX6_MMDC_P0_MDPDC, 0x00025576
  103. DATA 4, MX6_MMDC_P0_MDASP, 0x00000017
  104. DATA 4, MX6_MMDC_P0_MDCTL, 0x83190000
  105. DATA 4, MX6_MMDC_P0_MDSCR, 0x04088032
  106. DATA 4, MX6_MMDC_P0_MDSCR, 0x0408803A
  107. DATA 4, MX6_MMDC_P0_MDSCR, 0x00008033
  108. DATA 4, MX6_MMDC_P0_MDSCR, 0x0000803B
  109. DATA 4, MX6_MMDC_P0_MDSCR, 0x00428031
  110. DATA 4, MX6_MMDC_P0_MDSCR, 0x00428039
  111. DATA 4, MX6_MMDC_P0_MDSCR, 0x09408030
  112. DATA 4, MX6_MMDC_P0_MDSCR, 0x09408038
  113. DATA 4, MX6_MMDC_P0_MDSCR, 0x04008040
  114. DATA 4, MX6_MMDC_P0_MDSCR, 0x04008048
  115. DATA 4, MX6_MMDC_P0_MPZQHWCTRL, 0xA1380003
  116. DATA 4, MX6_MMDC_P1_MPZQHWCTRL, 0xA1380003
  117. DATA 4, MX6_MMDC_P0_MDREF, 0x00005800
  118. DATA 4, MX6_MMDC_P0_MPODTCTRL, 0x00022227
  119. DATA 4, MX6_MMDC_P1_MPODTCTRL, 0x00022227
  120. DATA 4, MX6_MMDC_P0_MPDGCTRL0, 0x434B0350
  121. DATA 4, MX6_MMDC_P0_MPDGCTRL1, 0x034C0359
  122. DATA 4, MX6_MMDC_P1_MPDGCTRL0, 0x434B0350
  123. DATA 4, MX6_MMDC_P1_MPDGCTRL1, 0x03650348
  124. DATA 4, MX6_MMDC_P0_MPRDDLCTL, 0x4436383B
  125. DATA 4, MX6_MMDC_P1_MPRDDLCTL, 0x39393341
  126. DATA 4, MX6_MMDC_P0_MPWRDLCTL, 0x35373933
  127. DATA 4, MX6_MMDC_P1_MPWRDLCTL, 0x48254A36
  128. DATA 4, MX6_MMDC_P0_MPWLDECTRL0, 0x001F001F
  129. DATA 4, MX6_MMDC_P0_MPWLDECTRL1, 0x001F001F
  130. DATA 4, MX6_MMDC_P1_MPWLDECTRL0, 0x00440044
  131. DATA 4, MX6_MMDC_P1_MPWLDECTRL1, 0x00440044
  132. DATA 4, MX6_MMDC_P0_MPMUR0, 0x00000800
  133. DATA 4, MX6_MMDC_P1_MPMUR0, 0x00000800
  134. DATA 4, MX6_MMDC_P0_MDSCR, 0x00000000
  135. DATA 4, MX6_MMDC_P0_MAPSR, 0x00011006
  136. /* set the default clock gate to save power */
  137. DATA 4, CCM_CCGR0, 0x00C03F3F
  138. DATA 4, CCM_CCGR1, 0x0030FC03
  139. DATA 4, CCM_CCGR2, 0x0FFFC000
  140. DATA 4, CCM_CCGR3, 0x3FF00000
  141. DATA 4, CCM_CCGR4, 0xFFFFF300 /* enable NAND/GPMI/BCH clocks */
  142. DATA 4, CCM_CCGR5, 0x0F0000C3
  143. DATA 4, CCM_CCGR6, 0x000003FF
  144. /* enable AXI cache for VDOA/VPU/IPU */
  145. DATA 4, MX6_IOMUXC_GPR4, 0xF00000CF
  146. /* set IPU AXI-id0 Qos=0xf(bypass) AXI-id1 Qos=0x7 */
  147. DATA 4, MX6_IOMUXC_GPR6, 0x007F007F
  148. DATA 4, MX6_IOMUXC_GPR7, 0x007F007F