usb_a9263.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2007-2013
  4. * Stelian Pop <stelian.pop@leadtechdesign.com>
  5. * Lead Tech Design <www.leadtechdesign.com>
  6. * Thomas Petazzoni, Free Electrons, <thomas.petazzoni@free-electrons.com>
  7. * Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
  8. */
  9. #include <common.h>
  10. #include <asm/arch/at91sam9_smc.h>
  11. #include <asm/arch/at91_common.h>
  12. #include <asm/arch/at91_matrix.h>
  13. #include <asm/arch/clk.h>
  14. #include <asm/arch/gpio.h>
  15. #include <asm-generic/gpio.h>
  16. #include <asm/io.h>
  17. #include <net.h>
  18. #include <netdev.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. #ifdef CONFIG_CMD_NAND
  21. static void usb_a9263_nand_hw_init(void)
  22. {
  23. unsigned long csa;
  24. at91_smc_t *smc = (at91_smc_t *)ATMEL_BASE_SMC0;
  25. at91_matrix_t *matrix = (at91_matrix_t *)ATMEL_BASE_MATRIX;
  26. /* Enable CS3 */
  27. csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
  28. writel(csa, &matrix->csa[0]);
  29. /* Configure SMC CS3 for NAND/SmartMedia */
  30. writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
  31. AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
  32. &smc->cs[3].setup);
  33. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
  34. AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
  35. &smc->cs[3].pulse);
  36. writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
  37. &smc->cs[3].cycle);
  38. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  39. AT91_SMC_MODE_EXNW_DISABLE |
  40. AT91_SMC_MODE_DBW_8 |
  41. AT91_SMC_MODE_TDF_CYCLE(2), &smc->cs[3].mode);
  42. at91_periph_clk_enable(ATMEL_ID_PIOA);
  43. at91_periph_clk_enable(ATMEL_ID_PIOCDE);
  44. /* Configure RDY/BSY */
  45. gpio_request(CONFIG_SYS_NAND_READY_PIN, "NAND ready/busy");
  46. gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
  47. /* Enable NandFlash */
  48. gpio_request(CONFIG_SYS_NAND_ENABLE_PIN, "NAND enable");
  49. gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  50. }
  51. #endif
  52. #ifdef CONFIG_MACB
  53. static void usb_a9263_macb_hw_init(void)
  54. {
  55. at91_periph_clk_enable(ATMEL_ID_EMAC);
  56. /*
  57. * Disable pull-up on:
  58. * RXDV (PC25) => PHY normal mode (not Test mode)
  59. * ERX0 (PE25) => PHY ADDR0
  60. * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0
  61. *
  62. * PHY has internal weak pull-up/pull-down
  63. */
  64. gpio_request(GPIO_PIN_PC(25), "PHY mode");
  65. gpio_direction_input(GPIO_PIN_PC(25));
  66. gpio_request(GPIO_PIN_PE(25), "PHY ADDR0");
  67. gpio_direction_input(GPIO_PIN_PE(25));
  68. gpio_request(GPIO_PIN_PE(26), "PHY ADDR1");
  69. gpio_direction_input(GPIO_PIN_PE(26));
  70. at91_phy_reset();
  71. /* It will set proper pinmux for ports PC25, PE25-26 */
  72. at91_macb_hw_init();
  73. }
  74. #endif
  75. int board_init(void)
  76. {
  77. /* adress of boot parameters */
  78. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  79. #ifdef CONFIG_CMD_NAND
  80. usb_a9263_nand_hw_init();
  81. #endif
  82. #ifdef CONFIG_MACB
  83. usb_a9263_macb_hw_init();
  84. #endif
  85. #ifdef CONFIG_USB_OHCI_NEW
  86. at91_uhp_hw_init();
  87. #endif
  88. return 0;
  89. }
  90. int dram_init(void)
  91. {
  92. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  93. CONFIG_SYS_SDRAM_SIZE);
  94. return 0;
  95. }
  96. int board_eth_init(bd_t *bis)
  97. {
  98. int rc = 0;
  99. #ifdef CONFIG_MACB
  100. rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x0001);
  101. #endif
  102. return rc;
  103. }