zmx25.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (c) 2011 Graf-Syteco, Matthias Weisser
  4. * <weisserm@arcor.de>
  5. *
  6. * Based on tx25.c:
  7. * (C) Copyright 2009 DENX Software Engineering
  8. * Author: John Rigby <jrigby@gmail.com>
  9. *
  10. * Based on imx27lite.c:
  11. * Copyright (C) 2008,2009 Eric Jarrige <jorasse@users.sourceforge.net>
  12. * Copyright (C) 2009 Ilya Yanok <yanok@emcraft.com>
  13. * And:
  14. * RedBoot tx25_misc.c Copyright (C) 2009 Red Hat
  15. */
  16. #include <common.h>
  17. #include <asm/gpio.h>
  18. #include <asm/io.h>
  19. #include <asm/arch/imx-regs.h>
  20. #include <asm/arch/iomux-mx25.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. int board_init()
  23. {
  24. static const iomux_v3_cfg_t sdhc1_pads[] = {
  25. NEW_PAD_CTRL(MX25_PAD_SD1_CMD__SD1_CMD, NO_PAD_CTRL),
  26. NEW_PAD_CTRL(MX25_PAD_SD1_CLK__SD1_CLK, NO_PAD_CTRL),
  27. NEW_PAD_CTRL(MX25_PAD_SD1_DATA0__SD1_DATA0, NO_PAD_CTRL),
  28. NEW_PAD_CTRL(MX25_PAD_SD1_DATA1__SD1_DATA1, NO_PAD_CTRL),
  29. NEW_PAD_CTRL(MX25_PAD_SD1_DATA2__SD1_DATA2, NO_PAD_CTRL),
  30. NEW_PAD_CTRL(MX25_PAD_SD1_DATA3__SD1_DATA3, NO_PAD_CTRL),
  31. };
  32. static const iomux_v3_cfg_t dig_out_pads[] = {
  33. MX25_PAD_CSI_D8__GPIO_1_7, /* Ouput 1 Ctrl */
  34. MX25_PAD_CSI_D7__GPIO_1_6, /* Ouput 2 Ctrl */
  35. NEW_PAD_CTRL(MX25_PAD_CSI_D6__GPIO_1_31, 0), /* Ouput 1 Stat */
  36. NEW_PAD_CTRL(MX25_PAD_CSI_D5__GPIO_1_30, 0), /* Ouput 2 Stat */
  37. };
  38. static const iomux_v3_cfg_t led_pads[] = {
  39. MX25_PAD_CSI_D9__GPIO_4_21,
  40. MX25_PAD_CSI_D4__GPIO_1_29,
  41. };
  42. static const iomux_v3_cfg_t can_pads[] = {
  43. NEW_PAD_CTRL(MX25_PAD_GPIO_A__CAN1_TX, NO_PAD_CTRL),
  44. NEW_PAD_CTRL(MX25_PAD_GPIO_B__CAN1_RX, NO_PAD_CTRL),
  45. NEW_PAD_CTRL(MX25_PAD_GPIO_C__CAN2_TX, NO_PAD_CTRL),
  46. NEW_PAD_CTRL(MX25_PAD_GPIO_D__CAN2_RX, NO_PAD_CTRL),
  47. };
  48. static const iomux_v3_cfg_t i2c3_pads[] = {
  49. MX25_PAD_CSPI1_SS1__I2C3_DAT,
  50. MX25_PAD_GPIO_E__I2C3_CLK,
  51. };
  52. icache_enable();
  53. /* Setup of core voltage selection pin to run at 1.4V */
  54. imx_iomux_v3_setup_pad(MX25_PAD_EXT_ARMCLK__GPIO_3_15); /* VCORE */
  55. gpio_direction_output(IMX_GPIO_NR(3, 15), 1);
  56. /* Setup of SD card pins*/
  57. imx_iomux_v3_setup_multiple_pads(sdhc1_pads, ARRAY_SIZE(sdhc1_pads));
  58. /* Setup of digital output for USB power and OC */
  59. imx_iomux_v3_setup_pad(MX25_PAD_CSI_D3__GPIO_1_28); /* USB Power */
  60. gpio_direction_output(IMX_GPIO_NR(1, 28), 1);
  61. imx_iomux_v3_setup_pad(MX25_PAD_CSI_D2__GPIO_1_27); /* USB OC */
  62. gpio_direction_input(IMX_GPIO_NR(1, 18));
  63. /* Setup of digital output control pins */
  64. imx_iomux_v3_setup_multiple_pads(dig_out_pads,
  65. ARRAY_SIZE(dig_out_pads));
  66. /* Switch both output drivers off */
  67. gpio_direction_output(IMX_GPIO_NR(1, 7), 0);
  68. gpio_direction_output(IMX_GPIO_NR(1, 6), 0);
  69. /* Setup of key input pin */
  70. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX25_PAD_KPP_ROW0__GPIO_2_29, 0));
  71. gpio_direction_input(IMX_GPIO_NR(2, 29));
  72. /* Setup of status LED outputs */
  73. imx_iomux_v3_setup_multiple_pads(led_pads, ARRAY_SIZE(led_pads));
  74. /* Switch both LEDs off */
  75. gpio_direction_output(IMX_GPIO_NR(4, 21), 0);
  76. gpio_direction_output(IMX_GPIO_NR(1, 29), 0);
  77. /* Setup of CAN1 and CAN2 signals */
  78. imx_iomux_v3_setup_multiple_pads(can_pads, ARRAY_SIZE(can_pads));
  79. /* Setup of I2C3 signals */
  80. imx_iomux_v3_setup_multiple_pads(i2c3_pads, ARRAY_SIZE(i2c3_pads));
  81. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  82. return 0;
  83. }
  84. int board_late_init(void)
  85. {
  86. const char *e;
  87. #ifdef CONFIG_FEC_MXC
  88. /*
  89. * FIXME: need to revisit this
  90. * The original code enabled PUE and 100-k pull-down without PKE, so the right
  91. * value here is likely:
  92. * 0 for no pull
  93. * or:
  94. * PAD_CTL_PUS_100K_DOWN for 100-k pull-down
  95. */
  96. #define FEC_OUT_PAD_CTRL 0
  97. static const iomux_v3_cfg_t fec_pads[] = {
  98. MX25_PAD_FEC_TX_CLK__FEC_TX_CLK,
  99. MX25_PAD_FEC_RX_DV__FEC_RX_DV,
  100. MX25_PAD_FEC_RDATA0__FEC_RDATA0,
  101. NEW_PAD_CTRL(MX25_PAD_FEC_TDATA0__FEC_TDATA0, FEC_OUT_PAD_CTRL),
  102. NEW_PAD_CTRL(MX25_PAD_FEC_TX_EN__FEC_TX_EN, FEC_OUT_PAD_CTRL),
  103. NEW_PAD_CTRL(MX25_PAD_FEC_MDC__FEC_MDC, FEC_OUT_PAD_CTRL),
  104. MX25_PAD_FEC_MDIO__FEC_MDIO,
  105. MX25_PAD_FEC_RDATA1__FEC_RDATA1,
  106. NEW_PAD_CTRL(MX25_PAD_FEC_TDATA1__FEC_TDATA1, FEC_OUT_PAD_CTRL),
  107. MX25_PAD_UPLL_BYPCLK__GPIO_3_16, /* LAN-RESET */
  108. MX25_PAD_UART2_CTS__FEC_RX_ER, /* FEC_RX_ERR */
  109. };
  110. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  111. /* assert PHY reset (low) */
  112. gpio_direction_output(IMX_GPIO_NR(3, 16), 0);
  113. udelay(5000);
  114. /* deassert PHY reset */
  115. gpio_set_value(IMX_GPIO_NR(3, 16), 1);
  116. udelay(5000);
  117. #endif
  118. e = env_get("gs_base_board");
  119. if (e != NULL) {
  120. if (strcmp(e, "G283") == 0) {
  121. int key = gpio_get_value(IMX_GPIO_NR(2, 29));
  122. if (key) {
  123. /* Switch on both LEDs to inidcate boot mode */
  124. gpio_set_value(IMX_GPIO_NR(1, 29), 0);
  125. gpio_set_value(IMX_GPIO_NR(4, 21), 0);
  126. env_set("preboot", "run gs_slow_boot");
  127. } else
  128. env_set("preboot", "run gs_fast_boot");
  129. }
  130. }
  131. return 0;
  132. }
  133. int dram_init(void)
  134. {
  135. /* dram_init must store complete ramsize in gd->ram_size */
  136. gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
  137. PHYS_SDRAM_SIZE);
  138. return 0;
  139. }