colibri_vf.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2015 Toradex, Inc.
  4. *
  5. * Based on vf610twr.c:
  6. * Copyright 2013 Freescale Semiconductor, Inc.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/imx-regs.h>
  11. #include <asm/arch/iomux-vf610.h>
  12. #include <asm/arch/ddrmc-vf610.h>
  13. #include <asm/arch/crm_regs.h>
  14. #include <asm/arch/clock.h>
  15. #include <mmc.h>
  16. #include <fdt_support.h>
  17. #include <fsl_esdhc.h>
  18. #include <fsl_dcu_fb.h>
  19. #include <jffs2/load_kernel.h>
  20. #include <miiphy.h>
  21. #include <mtd_node.h>
  22. #include <netdev.h>
  23. #include <i2c.h>
  24. #include <g_dnl.h>
  25. #include <asm/gpio.h>
  26. #include <usb.h>
  27. #include "../common/tdx-common.h"
  28. DECLARE_GLOBAL_DATA_PTR;
  29. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  30. PAD_CTL_DSE_25ohm | PAD_CTL_OBE_IBE_ENABLE)
  31. #define ESDHC_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_HIGH | \
  32. PAD_CTL_DSE_20ohm | PAD_CTL_OBE_IBE_ENABLE)
  33. #define ENET_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_HIGH | \
  34. PAD_CTL_DSE_50ohm | PAD_CTL_OBE_IBE_ENABLE)
  35. #define USB_PEN_GPIO 83
  36. #define USB_CDET_GPIO 102
  37. static struct ddrmc_cr_setting colibri_vf_cr_settings[] = {
  38. /* levelling */
  39. { DDRMC_CR97_WRLVL_EN, 97 },
  40. { DDRMC_CR98_WRLVL_DL_0(0), 98 },
  41. { DDRMC_CR99_WRLVL_DL_1(0), 99 },
  42. { DDRMC_CR102_RDLVL_REG_EN | DDRMC_CR102_RDLVL_GT_REGEN, 102 },
  43. { DDRMC_CR105_RDLVL_DL_0(0), 105 },
  44. { DDRMC_CR106_RDLVL_GTDL_0(4), 106 },
  45. { DDRMC_CR110_RDLVL_DL_1(0) | DDRMC_CR110_RDLVL_GTDL_1(4), 110 },
  46. /* AXI */
  47. { DDRMC_CR117_AXI0_W_PRI(0) | DDRMC_CR117_AXI0_R_PRI(0), 117 },
  48. { DDRMC_CR118_AXI1_W_PRI(1) | DDRMC_CR118_AXI1_R_PRI(1), 118 },
  49. { DDRMC_CR120_AXI0_PRI1_RPRI(2) |
  50. DDRMC_CR120_AXI0_PRI0_RPRI(2), 120 },
  51. { DDRMC_CR121_AXI0_PRI3_RPRI(2) |
  52. DDRMC_CR121_AXI0_PRI2_RPRI(2), 121 },
  53. { DDRMC_CR122_AXI1_PRI1_RPRI(1) | DDRMC_CR122_AXI1_PRI0_RPRI(1) |
  54. DDRMC_CR122_AXI0_PRIRLX(100), 122 },
  55. { DDRMC_CR123_AXI1_P_ODR_EN | DDRMC_CR123_AXI1_PRI3_RPRI(1) |
  56. DDRMC_CR123_AXI1_PRI2_RPRI(1), 123 },
  57. { DDRMC_CR124_AXI1_PRIRLX(100), 124 },
  58. { DDRMC_CR126_PHY_RDLAT(8), 126 },
  59. { DDRMC_CR132_WRLAT_ADJ(5) |
  60. DDRMC_CR132_RDLAT_ADJ(6), 132 },
  61. { DDRMC_CR137_PHYCTL_DL(2), 137 },
  62. { DDRMC_CR138_PHY_WRLV_MXDL(256) |
  63. DDRMC_CR138_PHYDRAM_CK_EN(1), 138 },
  64. { DDRMC_CR139_PHY_WRLV_RESPLAT(4) | DDRMC_CR139_PHY_WRLV_LOAD(7) |
  65. DDRMC_CR139_PHY_WRLV_DLL(3) |
  66. DDRMC_CR139_PHY_WRLV_EN(3), 139 },
  67. { DDRMC_CR140_PHY_WRLV_WW(64), 140 },
  68. { DDRMC_CR143_RDLV_GAT_MXDL(1536) |
  69. DDRMC_CR143_RDLV_MXDL(128), 143 },
  70. { DDRMC_CR144_PHY_RDLVL_RES(4) | DDRMC_CR144_PHY_RDLV_LOAD(7) |
  71. DDRMC_CR144_PHY_RDLV_DLL(3) |
  72. DDRMC_CR144_PHY_RDLV_EN(3), 144 },
  73. { DDRMC_CR145_PHY_RDLV_RR(64), 145 },
  74. { DDRMC_CR146_PHY_RDLVL_RESP(64), 146 },
  75. { DDRMC_CR147_RDLV_RESP_MASK(983040), 147 },
  76. { DDRMC_CR148_RDLV_GATE_RESP_MASK(983040), 148 },
  77. { DDRMC_CR151_RDLV_GAT_DQ_ZERO_CNT(1) |
  78. DDRMC_CR151_RDLVL_DQ_ZERO_CNT(1), 151 },
  79. { DDRMC_CR154_PAD_ZQ_EARLY_CMP_EN_TIMER(13) |
  80. DDRMC_CR154_PAD_ZQ_MODE(1) |
  81. DDRMC_CR154_DDR_SEL_PAD_CONTR(3) |
  82. DDRMC_CR154_PAD_ZQ_HW_FOR(1), 154 },
  83. { DDRMC_CR155_PAD_ODT_BYTE1(1) | DDRMC_CR155_PAD_ODT_BYTE0(1), 155 },
  84. { DDRMC_CR158_TWR(6), 158 },
  85. { DDRMC_CR161_ODT_EN(1) | DDRMC_CR161_TODTH_RD(2) |
  86. DDRMC_CR161_TODTH_WR(2), 161 },
  87. /* end marker */
  88. { 0, -1 }
  89. };
  90. static const iomux_v3_cfg_t usb_pads[] = {
  91. VF610_PAD_PTD4__GPIO_83,
  92. VF610_PAD_PTC29__GPIO_102,
  93. };
  94. int dram_init(void)
  95. {
  96. static const struct ddr3_jedec_timings timings = {
  97. .tinit = 5,
  98. .trst_pwron = 80000,
  99. .cke_inactive = 200000,
  100. .wrlat = 5,
  101. .caslat_lin = 12,
  102. .trc = 21,
  103. .trrd = 4,
  104. .tccd = 4,
  105. .tbst_int_interval = 0,
  106. .tfaw = 20,
  107. .trp = 6,
  108. .twtr = 4,
  109. .tras_min = 15,
  110. .tmrd = 4,
  111. .trtp = 4,
  112. .tras_max = 28080,
  113. .tmod = 12,
  114. .tckesr = 4,
  115. .tcke = 3,
  116. .trcd_int = 6,
  117. .tras_lockout = 0,
  118. .tdal = 12,
  119. .bstlen = 3,
  120. .tdll = 512,
  121. .trp_ab = 6,
  122. .tref = 3120,
  123. .trfc = 64,
  124. .tref_int = 0,
  125. .tpdex = 3,
  126. .txpdll = 10,
  127. .txsnr = 48,
  128. .txsr = 468,
  129. .cksrx = 5,
  130. .cksre = 5,
  131. .freq_chg_en = 0,
  132. .zqcl = 256,
  133. .zqinit = 512,
  134. .zqcs = 64,
  135. .ref_per_zq = 64,
  136. .zqcs_rotate = 0,
  137. .aprebit = 10,
  138. .cmd_age_cnt = 64,
  139. .age_cnt = 64,
  140. .q_fullness = 7,
  141. .odt_rd_mapcs0 = 0,
  142. .odt_wr_mapcs0 = 1,
  143. .wlmrd = 40,
  144. .wldqsen = 25,
  145. };
  146. ddrmc_setup_iomux(NULL, 0);
  147. ddrmc_ctrl_init_ddr3(&timings, colibri_vf_cr_settings, NULL, 1, 2);
  148. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  149. return 0;
  150. }
  151. static void setup_iomux_uart(void)
  152. {
  153. static const iomux_v3_cfg_t uart_pads[] = {
  154. NEW_PAD_CTRL(VF610_PAD_PTB4__UART1_TX, UART_PAD_CTRL),
  155. NEW_PAD_CTRL(VF610_PAD_PTB5__UART1_RX, UART_PAD_CTRL),
  156. NEW_PAD_CTRL(VF610_PAD_PTB10__UART0_TX, UART_PAD_CTRL),
  157. NEW_PAD_CTRL(VF610_PAD_PTB11__UART0_RX, UART_PAD_CTRL),
  158. };
  159. imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
  160. }
  161. static void setup_iomux_enet(void)
  162. {
  163. static const iomux_v3_cfg_t enet0_pads[] = {
  164. NEW_PAD_CTRL(VF610_PAD_PTA6__RMII0_CLKOUT, ENET_PAD_CTRL),
  165. NEW_PAD_CTRL(VF610_PAD_PTC10__RMII1_MDIO, ENET_PAD_CTRL),
  166. NEW_PAD_CTRL(VF610_PAD_PTC9__RMII1_MDC, ENET_PAD_CTRL),
  167. NEW_PAD_CTRL(VF610_PAD_PTC11__RMII1_CRS_DV, ENET_PAD_CTRL),
  168. NEW_PAD_CTRL(VF610_PAD_PTC12__RMII1_RD1, ENET_PAD_CTRL),
  169. NEW_PAD_CTRL(VF610_PAD_PTC13__RMII1_RD0, ENET_PAD_CTRL),
  170. NEW_PAD_CTRL(VF610_PAD_PTC14__RMII1_RXER, ENET_PAD_CTRL),
  171. NEW_PAD_CTRL(VF610_PAD_PTC15__RMII1_TD1, ENET_PAD_CTRL),
  172. NEW_PAD_CTRL(VF610_PAD_PTC16__RMII1_TD0, ENET_PAD_CTRL),
  173. NEW_PAD_CTRL(VF610_PAD_PTC17__RMII1_TXEN, ENET_PAD_CTRL),
  174. };
  175. imx_iomux_v3_setup_multiple_pads(enet0_pads, ARRAY_SIZE(enet0_pads));
  176. }
  177. static void setup_iomux_i2c(void)
  178. {
  179. static const iomux_v3_cfg_t i2c0_pads[] = {
  180. VF610_PAD_PTB14__I2C0_SCL,
  181. VF610_PAD_PTB15__I2C0_SDA,
  182. };
  183. imx_iomux_v3_setup_multiple_pads(i2c0_pads, ARRAY_SIZE(i2c0_pads));
  184. }
  185. #ifdef CONFIG_NAND_VF610_NFC
  186. static void setup_iomux_nfc(void)
  187. {
  188. static const iomux_v3_cfg_t nfc_pads[] = {
  189. VF610_PAD_PTD23__NF_IO7,
  190. VF610_PAD_PTD22__NF_IO6,
  191. VF610_PAD_PTD21__NF_IO5,
  192. VF610_PAD_PTD20__NF_IO4,
  193. VF610_PAD_PTD19__NF_IO3,
  194. VF610_PAD_PTD18__NF_IO2,
  195. VF610_PAD_PTD17__NF_IO1,
  196. VF610_PAD_PTD16__NF_IO0,
  197. VF610_PAD_PTB24__NF_WE_B,
  198. VF610_PAD_PTB25__NF_CE0_B,
  199. VF610_PAD_PTB27__NF_RE_B,
  200. VF610_PAD_PTC26__NF_RB_B,
  201. VF610_PAD_PTC27__NF_ALE,
  202. VF610_PAD_PTC28__NF_CLE
  203. };
  204. imx_iomux_v3_setup_multiple_pads(nfc_pads, ARRAY_SIZE(nfc_pads));
  205. }
  206. #endif
  207. #ifdef CONFIG_FSL_DSPI
  208. static void setup_iomux_dspi(void)
  209. {
  210. static const iomux_v3_cfg_t dspi1_pads[] = {
  211. VF610_PAD_PTD5__DSPI1_CS0,
  212. VF610_PAD_PTD6__DSPI1_SIN,
  213. VF610_PAD_PTD7__DSPI1_SOUT,
  214. VF610_PAD_PTD8__DSPI1_SCK,
  215. };
  216. imx_iomux_v3_setup_multiple_pads(dspi1_pads, ARRAY_SIZE(dspi1_pads));
  217. }
  218. #endif
  219. #ifdef CONFIG_VYBRID_GPIO
  220. static void setup_iomux_gpio(void)
  221. {
  222. static const iomux_v3_cfg_t gpio_pads[] = {
  223. VF610_PAD_PTA17__GPIO_7,
  224. VF610_PAD_PTA20__GPIO_10,
  225. VF610_PAD_PTA21__GPIO_11,
  226. VF610_PAD_PTA30__GPIO_20,
  227. VF610_PAD_PTA31__GPIO_21,
  228. VF610_PAD_PTB0__GPIO_22,
  229. VF610_PAD_PTB1__GPIO_23,
  230. VF610_PAD_PTB6__GPIO_28,
  231. VF610_PAD_PTB7__GPIO_29,
  232. VF610_PAD_PTB8__GPIO_30,
  233. VF610_PAD_PTB9__GPIO_31,
  234. VF610_PAD_PTB12__GPIO_34,
  235. VF610_PAD_PTB13__GPIO_35,
  236. VF610_PAD_PTB16__GPIO_38,
  237. VF610_PAD_PTB17__GPIO_39,
  238. VF610_PAD_PTB18__GPIO_40,
  239. VF610_PAD_PTB21__GPIO_43,
  240. VF610_PAD_PTB22__GPIO_44,
  241. VF610_PAD_PTC0__GPIO_45,
  242. VF610_PAD_PTC1__GPIO_46,
  243. VF610_PAD_PTC2__GPIO_47,
  244. VF610_PAD_PTC3__GPIO_48,
  245. VF610_PAD_PTC4__GPIO_49,
  246. VF610_PAD_PTC5__GPIO_50,
  247. VF610_PAD_PTC6__GPIO_51,
  248. VF610_PAD_PTC7__GPIO_52,
  249. VF610_PAD_PTC8__GPIO_53,
  250. VF610_PAD_PTD31__GPIO_63,
  251. VF610_PAD_PTD30__GPIO_64,
  252. VF610_PAD_PTD29__GPIO_65,
  253. VF610_PAD_PTD28__GPIO_66,
  254. VF610_PAD_PTD27__GPIO_67,
  255. VF610_PAD_PTD26__GPIO_68,
  256. VF610_PAD_PTD25__GPIO_69,
  257. VF610_PAD_PTD24__GPIO_70,
  258. VF610_PAD_PTD9__GPIO_88,
  259. VF610_PAD_PTD10__GPIO_89,
  260. VF610_PAD_PTD11__GPIO_90,
  261. VF610_PAD_PTD12__GPIO_91,
  262. VF610_PAD_PTD13__GPIO_92,
  263. VF610_PAD_PTB23__GPIO_93,
  264. VF610_PAD_PTB26__GPIO_96,
  265. VF610_PAD_PTB28__GPIO_98,
  266. VF610_PAD_PTC30__GPIO_103,
  267. VF610_PAD_PTA7__GPIO_134,
  268. };
  269. imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
  270. }
  271. #endif
  272. #ifdef CONFIG_VIDEO_FSL_DCU_FB
  273. static void setup_iomux_fsl_dcu(void)
  274. {
  275. static const iomux_v3_cfg_t dcu0_pads[] = {
  276. VF610_PAD_PTE0__DCU0_HSYNC,
  277. VF610_PAD_PTE1__DCU0_VSYNC,
  278. VF610_PAD_PTE2__DCU0_PCLK,
  279. VF610_PAD_PTE4__DCU0_DE,
  280. VF610_PAD_PTE5__DCU0_R0,
  281. VF610_PAD_PTE6__DCU0_R1,
  282. VF610_PAD_PTE7__DCU0_R2,
  283. VF610_PAD_PTE8__DCU0_R3,
  284. VF610_PAD_PTE9__DCU0_R4,
  285. VF610_PAD_PTE10__DCU0_R5,
  286. VF610_PAD_PTE11__DCU0_R6,
  287. VF610_PAD_PTE12__DCU0_R7,
  288. VF610_PAD_PTE13__DCU0_G0,
  289. VF610_PAD_PTE14__DCU0_G1,
  290. VF610_PAD_PTE15__DCU0_G2,
  291. VF610_PAD_PTE16__DCU0_G3,
  292. VF610_PAD_PTE17__DCU0_G4,
  293. VF610_PAD_PTE18__DCU0_G5,
  294. VF610_PAD_PTE19__DCU0_G6,
  295. VF610_PAD_PTE20__DCU0_G7,
  296. VF610_PAD_PTE21__DCU0_B0,
  297. VF610_PAD_PTE22__DCU0_B1,
  298. VF610_PAD_PTE23__DCU0_B2,
  299. VF610_PAD_PTE24__DCU0_B3,
  300. VF610_PAD_PTE25__DCU0_B4,
  301. VF610_PAD_PTE26__DCU0_B5,
  302. VF610_PAD_PTE27__DCU0_B6,
  303. VF610_PAD_PTE28__DCU0_B7,
  304. };
  305. imx_iomux_v3_setup_multiple_pads(dcu0_pads, ARRAY_SIZE(dcu0_pads));
  306. }
  307. static void setup_tcon(void)
  308. {
  309. setbits_le32(TCON0_BASE_ADDR, (1 << 29));
  310. }
  311. #endif
  312. #ifdef CONFIG_FSL_ESDHC
  313. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  314. {ESDHC1_BASE_ADDR},
  315. };
  316. int board_mmc_getcd(struct mmc *mmc)
  317. {
  318. /* eSDHC1 is always present */
  319. return 1;
  320. }
  321. int board_mmc_init(bd_t *bis)
  322. {
  323. static const iomux_v3_cfg_t esdhc1_pads[] = {
  324. NEW_PAD_CTRL(VF610_PAD_PTA24__ESDHC1_CLK, ESDHC_PAD_CTRL),
  325. NEW_PAD_CTRL(VF610_PAD_PTA25__ESDHC1_CMD, ESDHC_PAD_CTRL),
  326. NEW_PAD_CTRL(VF610_PAD_PTA26__ESDHC1_DAT0, ESDHC_PAD_CTRL),
  327. NEW_PAD_CTRL(VF610_PAD_PTA27__ESDHC1_DAT1, ESDHC_PAD_CTRL),
  328. NEW_PAD_CTRL(VF610_PAD_PTA28__ESDHC1_DAT2, ESDHC_PAD_CTRL),
  329. NEW_PAD_CTRL(VF610_PAD_PTA29__ESDHC1_DAT3, ESDHC_PAD_CTRL),
  330. };
  331. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  332. imx_iomux_v3_setup_multiple_pads(
  333. esdhc1_pads, ARRAY_SIZE(esdhc1_pads));
  334. return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  335. }
  336. #endif
  337. static inline int is_colibri_vf61(void)
  338. {
  339. struct mscm *mscm = (struct mscm *)MSCM_BASE_ADDR;
  340. /*
  341. * Detect board type by Level 2 Cache: VF50 don't have any
  342. * Level 2 Cache.
  343. */
  344. return !!mscm->cpxcfg1;
  345. }
  346. static void clock_init(void)
  347. {
  348. struct ccm_reg *ccm = (struct ccm_reg *)CCM_BASE_ADDR;
  349. struct anadig_reg *anadig = (struct anadig_reg *)ANADIG_BASE_ADDR;
  350. u32 pfd_clk_sel, ddr_clk_sel;
  351. clrsetbits_le32(&ccm->ccgr0, CCM_REG_CTRL_MASK,
  352. CCM_CCGR0_UART0_CTRL_MASK);
  353. #ifdef CONFIG_FSL_DSPI
  354. setbits_le32(&ccm->ccgr0, CCM_CCGR0_DSPI1_CTRL_MASK);
  355. #endif
  356. clrsetbits_le32(&ccm->ccgr1, CCM_REG_CTRL_MASK,
  357. CCM_CCGR1_PIT_CTRL_MASK | CCM_CCGR1_WDOGA5_CTRL_MASK);
  358. clrsetbits_le32(&ccm->ccgr2, CCM_REG_CTRL_MASK,
  359. CCM_CCGR2_IOMUXC_CTRL_MASK | CCM_CCGR2_PORTA_CTRL_MASK |
  360. CCM_CCGR2_PORTB_CTRL_MASK | CCM_CCGR2_PORTC_CTRL_MASK |
  361. CCM_CCGR2_PORTD_CTRL_MASK | CCM_CCGR2_PORTE_CTRL_MASK);
  362. clrsetbits_le32(&ccm->ccgr3, CCM_REG_CTRL_MASK,
  363. CCM_CCGR3_ANADIG_CTRL_MASK | CCM_CCGR3_SCSC_CTRL_MASK);
  364. clrsetbits_le32(&ccm->ccgr4, CCM_REG_CTRL_MASK,
  365. CCM_CCGR4_WKUP_CTRL_MASK | CCM_CCGR4_CCM_CTRL_MASK |
  366. CCM_CCGR4_GPC_CTRL_MASK | CCM_CCGR4_I2C0_CTRL_MASK);
  367. clrsetbits_le32(&ccm->ccgr6, CCM_REG_CTRL_MASK,
  368. CCM_CCGR6_OCOTP_CTRL_MASK | CCM_CCGR6_DDRMC_CTRL_MASK);
  369. clrsetbits_le32(&ccm->ccgr7, CCM_REG_CTRL_MASK,
  370. CCM_CCGR7_SDHC1_CTRL_MASK);
  371. clrsetbits_le32(&ccm->ccgr9, CCM_REG_CTRL_MASK,
  372. CCM_CCGR9_FEC0_CTRL_MASK | CCM_CCGR9_FEC1_CTRL_MASK);
  373. clrsetbits_le32(&ccm->ccgr10, CCM_REG_CTRL_MASK,
  374. CCM_CCGR10_NFC_CTRL_MASK);
  375. #ifdef CONFIG_USB_EHCI_VF
  376. setbits_le32(&ccm->ccgr1, CCM_CCGR1_USBC0_CTRL_MASK);
  377. setbits_le32(&ccm->ccgr7, CCM_CCGR7_USBC1_CTRL_MASK);
  378. clrsetbits_le32(&anadig->pll3_ctrl, ANADIG_PLL3_CTRL_BYPASS |
  379. ANADIG_PLL3_CTRL_POWERDOWN |
  380. ANADIG_PLL3_CTRL_DIV_SELECT,
  381. ANADIG_PLL3_CTRL_ENABLE);
  382. clrsetbits_le32(&anadig->pll7_ctrl, ANADIG_PLL7_CTRL_BYPASS |
  383. ANADIG_PLL7_CTRL_POWERDOWN |
  384. ANADIG_PLL7_CTRL_DIV_SELECT,
  385. ANADIG_PLL7_CTRL_ENABLE);
  386. #endif
  387. clrsetbits_le32(&anadig->pll5_ctrl, ANADIG_PLL5_CTRL_BYPASS |
  388. ANADIG_PLL5_CTRL_POWERDOWN, ANADIG_PLL5_CTRL_ENABLE |
  389. ANADIG_PLL5_CTRL_DIV_SELECT);
  390. if (is_colibri_vf61()) {
  391. clrsetbits_le32(&anadig->pll2_ctrl, ANADIG_PLL5_CTRL_BYPASS |
  392. ANADIG_PLL2_CTRL_POWERDOWN,
  393. ANADIG_PLL2_CTRL_ENABLE |
  394. ANADIG_PLL2_CTRL_DIV_SELECT);
  395. }
  396. clrsetbits_le32(&anadig->pll1_ctrl, ANADIG_PLL1_CTRL_POWERDOWN,
  397. ANADIG_PLL1_CTRL_ENABLE | ANADIG_PLL1_CTRL_DIV_SELECT);
  398. clrsetbits_le32(&ccm->ccr, CCM_CCR_OSCNT_MASK,
  399. CCM_CCR_FIRC_EN | CCM_CCR_OSCNT(5));
  400. /* See "Typical PLL Configuration" */
  401. if (is_colibri_vf61()) {
  402. pfd_clk_sel = CCM_CCSR_PLL1_PFD_CLK_SEL(1);
  403. ddr_clk_sel = CCM_CCSR_DDRC_CLK_SEL(0);
  404. } else {
  405. pfd_clk_sel = CCM_CCSR_PLL1_PFD_CLK_SEL(3);
  406. ddr_clk_sel = CCM_CCSR_DDRC_CLK_SEL(1);
  407. }
  408. clrsetbits_le32(&ccm->ccsr, CCM_REG_CTRL_MASK, pfd_clk_sel |
  409. CCM_CCSR_PLL2_PFD4_EN | CCM_CCSR_PLL2_PFD3_EN |
  410. CCM_CCSR_PLL2_PFD2_EN | CCM_CCSR_PLL2_PFD1_EN |
  411. CCM_CCSR_PLL1_PFD4_EN | CCM_CCSR_PLL1_PFD3_EN |
  412. CCM_CCSR_PLL1_PFD2_EN | CCM_CCSR_PLL1_PFD1_EN |
  413. ddr_clk_sel | CCM_CCSR_FAST_CLK_SEL(1) |
  414. CCM_CCSR_SYS_CLK_SEL(4));
  415. clrsetbits_le32(&ccm->cacrr, CCM_REG_CTRL_MASK,
  416. CCM_CACRR_IPG_CLK_DIV(1) | CCM_CACRR_BUS_CLK_DIV(2) |
  417. CCM_CACRR_ARM_CLK_DIV(0));
  418. clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK,
  419. CCM_CSCMR1_ESDHC1_CLK_SEL(3) |
  420. CCM_CSCMR1_NFC_CLK_SEL(0));
  421. clrsetbits_le32(&ccm->cscdr1, CCM_REG_CTRL_MASK,
  422. CCM_CSCDR1_RMII_CLK_EN);
  423. clrsetbits_le32(&ccm->cscdr2, CCM_REG_CTRL_MASK,
  424. CCM_CSCDR2_ESDHC1_EN | CCM_CSCDR2_ESDHC1_CLK_DIV(0) |
  425. CCM_CSCDR2_NFC_EN);
  426. clrsetbits_le32(&ccm->cscdr3, CCM_REG_CTRL_MASK,
  427. CCM_CSCDR3_NFC_PRE_DIV(3));
  428. clrsetbits_le32(&ccm->cscmr2, CCM_REG_CTRL_MASK,
  429. CCM_CSCMR2_RMII_CLK_SEL(2));
  430. #ifdef CONFIG_VIDEO_FSL_DCU_FB
  431. setbits_le32(&ccm->ccgr1, CCM_CCGR1_TCON0_CTRL_MASK);
  432. setbits_le32(&ccm->ccgr3, CCM_CCGR3_DCU0_CTRL_MASK);
  433. #endif
  434. }
  435. static void mscm_init(void)
  436. {
  437. struct mscm_ir *mscmir = (struct mscm_ir *)MSCM_IR_BASE_ADDR;
  438. int i;
  439. for (i = 0; i < MSCM_IRSPRC_NUM; i++)
  440. writew(MSCM_IRSPRC_CP0_EN, &mscmir->irsprc[i]);
  441. }
  442. int board_phy_config(struct phy_device *phydev)
  443. {
  444. if (phydev->drv->config)
  445. phydev->drv->config(phydev);
  446. return 0;
  447. }
  448. int board_early_init_f(void)
  449. {
  450. clock_init();
  451. mscm_init();
  452. setup_iomux_uart();
  453. setup_iomux_enet();
  454. setup_iomux_i2c();
  455. #ifdef CONFIG_NAND_VF610_NFC
  456. setup_iomux_nfc();
  457. #endif
  458. #ifdef CONFIG_VYBRID_GPIO
  459. setup_iomux_gpio();
  460. #endif
  461. #ifdef CONFIG_FSL_DSPI
  462. setup_iomux_dspi();
  463. #endif
  464. #ifdef CONFIG_VIDEO_FSL_DCU_FB
  465. setup_tcon();
  466. setup_iomux_fsl_dcu();
  467. #endif
  468. return 0;
  469. }
  470. #ifdef CONFIG_BOARD_LATE_INIT
  471. int board_late_init(void)
  472. {
  473. struct src *src = (struct src *)SRC_BASE_ADDR;
  474. if (((src->sbmr2 & SRC_SBMR2_BMOD_MASK) >> SRC_SBMR2_BMOD_SHIFT)
  475. == SRC_SBMR2_BMOD_SERIAL) {
  476. printf("Serial Downloader recovery mode, disable autoboot\n");
  477. env_set("bootdelay", "-1");
  478. }
  479. return 0;
  480. }
  481. #endif /* CONFIG_BOARD_LATE_INIT */
  482. int board_init(void)
  483. {
  484. struct scsc_reg *scsc = (struct scsc_reg *)SCSC_BASE_ADDR;
  485. /* address of boot parameters */
  486. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  487. /*
  488. * Enable external 32K Oscillator
  489. *
  490. * The internal clock experiences significant drift
  491. * so we must use the external oscillator in order
  492. * to maintain correct time in the hwclock
  493. */
  494. setbits_le32(&scsc->sosc_ctr, SCSC_SOSC_CTR_SOSC_EN);
  495. #ifdef CONFIG_USB_EHCI_VF
  496. gpio_request(USB_CDET_GPIO, "usb-cdet-gpio");
  497. #endif
  498. return 0;
  499. }
  500. int checkboard(void)
  501. {
  502. if (is_colibri_vf61())
  503. puts("Board: Colibri VF61\n");
  504. else
  505. puts("Board: Colibri VF50\n");
  506. return 0;
  507. }
  508. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  509. int ft_board_setup(void *blob, bd_t *bd)
  510. {
  511. int ret = 0;
  512. #ifdef CONFIG_FDT_FIXUP_PARTITIONS
  513. static struct node_info nodes[] = {
  514. { "fsl,vf610-nfc", MTD_DEV_TYPE_NAND, }, /* NAND flash */
  515. };
  516. /* Update partition nodes using info from mtdparts env var */
  517. puts(" Updating MTD partitions...\n");
  518. fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
  519. #endif
  520. #ifdef CONFIG_VIDEO_FSL_DCU_FB
  521. ret = fsl_dcu_fixedfb_setup(blob);
  522. if (ret)
  523. return ret;
  524. #endif
  525. return ft_common_board_setup(blob, bd);
  526. }
  527. #endif
  528. #ifdef CONFIG_USB_EHCI_VF
  529. int board_ehci_hcd_init(int port)
  530. {
  531. imx_iomux_v3_setup_multiple_pads(usb_pads, ARRAY_SIZE(usb_pads));
  532. switch (port) {
  533. case 0:
  534. /* USBC does not have PEN, also configured as USB client only */
  535. break;
  536. case 1:
  537. gpio_request(USB_PEN_GPIO, "usb-pen-gpio");
  538. gpio_direction_output(USB_PEN_GPIO, 0);
  539. break;
  540. }
  541. return 0;
  542. }
  543. int board_usb_phy_mode(int port)
  544. {
  545. switch (port) {
  546. case 0:
  547. /*
  548. * Port 0 is used only in client mode on Colibri Vybrid modules
  549. * Check for state of USB client gpio pin and accordingly return
  550. * USB_INIT_DEVICE or USB_INIT_HOST.
  551. */
  552. if (gpio_get_value(USB_CDET_GPIO))
  553. return USB_INIT_DEVICE;
  554. else
  555. return USB_INIT_HOST;
  556. case 1:
  557. /* Port 1 is used only in host mode on Colibri Vybrid modules */
  558. return USB_INIT_HOST;
  559. default:
  560. /*
  561. * There are only two USB controllers on Vybrid. Ideally we will
  562. * not reach here. However return USB_INIT_HOST if we do.
  563. */
  564. return USB_INIT_HOST;
  565. }
  566. }
  567. #endif