mx53ppd_video.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2017 General Electric Company
  4. *
  5. * Based on board/freescale/mx53loco/mx53loco_video.c:
  6. *
  7. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  8. * Fabio Estevam <fabio.estevam@freescale.com>
  9. */
  10. #include <common.h>
  11. #include <linux/list.h>
  12. #include <asm/gpio.h>
  13. #include <asm/arch/iomux-mx53.h>
  14. #include <linux/fb.h>
  15. #include <ipu_pixfmt.h>
  16. #include <asm/arch/crm_regs.h>
  17. #include <asm/arch/imx-regs.h>
  18. #include <asm/io.h>
  19. #include <pwm.h>
  20. #include "ppd_gpio.h"
  21. #define MX53PPD_LCD_POWER IMX_GPIO_NR(3, 24)
  22. static struct fb_videomode const nv_spwg = {
  23. .name = "NV-SPWGRGB888",
  24. .refresh = 60,
  25. .xres = 800,
  26. .yres = 480,
  27. .pixclock = 15384,
  28. .left_margin = 16,
  29. .right_margin = 210,
  30. .upper_margin = 10,
  31. .lower_margin = 22,
  32. .hsync_len = 30,
  33. .vsync_len = 13,
  34. .sync = FB_SYNC_EXT,
  35. .vmode = FB_VMODE_NONINTERLACED
  36. };
  37. void setup_iomux_lcd(void)
  38. {
  39. static const iomux_v3_cfg_t lcd_pads[] = {
  40. MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK,
  41. MX53_PAD_DI0_PIN15__IPU_DI0_PIN15,
  42. MX53_PAD_DI0_PIN2__IPU_DI0_PIN2,
  43. MX53_PAD_DI0_PIN3__IPU_DI0_PIN3,
  44. MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0,
  45. MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1,
  46. MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2,
  47. MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3,
  48. MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4,
  49. MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5,
  50. MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6,
  51. MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7,
  52. MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8,
  53. MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9,
  54. MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10,
  55. MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11,
  56. MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12,
  57. MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13,
  58. MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14,
  59. MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15,
  60. MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16,
  61. MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17,
  62. MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18,
  63. MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19,
  64. MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20,
  65. MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21,
  66. MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22,
  67. MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23,
  68. };
  69. imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
  70. }
  71. static void lcd_enable(void)
  72. {
  73. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  74. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  75. /* Set LDB_DI0 as clock source for IPU_DI0 */
  76. clrsetbits_le32(&mxc_ccm->cscmr2,
  77. MXC_CCM_CSCMR2_DI0_CLK_SEL_MASK,
  78. MXC_CCM_CSCMR2_DI0_CLK_SEL(
  79. MXC_CCM_CSCMR2_DI0_CLK_SEL_LDB_DI0_CLK));
  80. /* Turn on IPU LDB DI0 clocks */
  81. setbits_le32(&mxc_ccm->CCGR6, MXC_CCM_CCGR6_LDB_DI0(3));
  82. /* Turn on IPU DI0 clocks */
  83. setbits_le32(&mxc_ccm->CCGR6, MXC_CCM_CCGR6_IPU_DI0(3));
  84. /* Configure LDB */
  85. writel(IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
  86. IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
  87. IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
  88. &iomux->gpr[2]);
  89. /* Enable backlights */
  90. pwm_init(1, 0, 0);
  91. /* duty cycle 5000000ns, period: 5000000ns */
  92. pwm_config(1, 5000000, 5000000);
  93. /* Backlight Power */
  94. gpio_direction_output(BACKLIGHT_ENABLE, 1);
  95. pwm_enable(1);
  96. }
  97. static int do_lcd_enable(cmd_tbl_t *cmdtp, int flag, int argc,
  98. char * const argv[])
  99. {
  100. lcd_enable();
  101. return 0;
  102. }
  103. U_BOOT_CMD(
  104. ppd_lcd_enable, 1, 1, do_lcd_enable,
  105. "enable PPD LCD",
  106. "no parameters"
  107. );
  108. int board_video_skip(void)
  109. {
  110. int ret;
  111. ret = ipuv3_fb_init(&nv_spwg, 0, IPU_PIX_FMT_RGB24);
  112. if (ret)
  113. printf("Display cannot be configured: %d\n", ret);
  114. return ret;
  115. }