asm-offsets.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789
  1. /*
  2. * This program is used to generate definitions needed by
  3. * assembly language modules.
  4. *
  5. * We use the technique used in the OSF Mach kernel code:
  6. * generate asm statements containing #defines,
  7. * compile this file to assembler, and then extract the
  8. * #defines from the assembly-language output.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version
  13. * 2 of the License, or (at your option) any later version.
  14. */
  15. #include <linux/compat.h>
  16. #include <linux/signal.h>
  17. #include <linux/sched.h>
  18. #include <linux/kernel.h>
  19. #include <linux/errno.h>
  20. #include <linux/string.h>
  21. #include <linux/types.h>
  22. #include <linux/mman.h>
  23. #include <linux/mm.h>
  24. #include <linux/suspend.h>
  25. #include <linux/hrtimer.h>
  26. #ifdef CONFIG_PPC64
  27. #include <linux/time.h>
  28. #include <linux/hardirq.h>
  29. #endif
  30. #include <linux/kbuild.h>
  31. #include <asm/io.h>
  32. #include <asm/page.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/processor.h>
  35. #include <asm/cputable.h>
  36. #include <asm/thread_info.h>
  37. #include <asm/rtas.h>
  38. #include <asm/vdso_datapage.h>
  39. #include <asm/dbell.h>
  40. #ifdef CONFIG_PPC64
  41. #include <asm/paca.h>
  42. #include <asm/lppaca.h>
  43. #include <asm/cache.h>
  44. #include <asm/mmu.h>
  45. #include <asm/hvcall.h>
  46. #include <asm/xics.h>
  47. #endif
  48. #ifdef CONFIG_PPC_POWERNV
  49. #include <asm/opal.h>
  50. #endif
  51. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
  52. #include <linux/kvm_host.h>
  53. #endif
  54. #if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
  55. #include <asm/kvm_book3s.h>
  56. #include <asm/kvm_ppc.h>
  57. #endif
  58. #ifdef CONFIG_PPC32
  59. #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
  60. #include "head_booke.h"
  61. #endif
  62. #endif
  63. #if defined(CONFIG_PPC_FSL_BOOK3E)
  64. #include "../mm/mmu_decl.h"
  65. #endif
  66. #ifdef CONFIG_PPC_8xx
  67. #include <asm/fixmap.h>
  68. #endif
  69. #define STACK_PT_REGS_OFFSET(sym, val) \
  70. DEFINE(sym, STACK_FRAME_OVERHEAD + offsetof(struct pt_regs, val))
  71. int main(void)
  72. {
  73. OFFSET(THREAD, task_struct, thread);
  74. OFFSET(MM, task_struct, mm);
  75. OFFSET(MMCONTEXTID, mm_struct, context.id);
  76. #ifdef CONFIG_PPC64
  77. DEFINE(SIGSEGV, SIGSEGV);
  78. DEFINE(NMI_MASK, NMI_MASK);
  79. OFFSET(TASKTHREADPPR, task_struct, thread.ppr);
  80. #else
  81. OFFSET(THREAD_INFO, task_struct, stack);
  82. DEFINE(THREAD_INFO_GAP, _ALIGN_UP(sizeof(struct thread_info), 16));
  83. OFFSET(KSP_LIMIT, thread_struct, ksp_limit);
  84. #endif /* CONFIG_PPC64 */
  85. #ifdef CONFIG_LIVEPATCH
  86. OFFSET(TI_livepatch_sp, thread_info, livepatch_sp);
  87. #endif
  88. OFFSET(KSP, thread_struct, ksp);
  89. OFFSET(PT_REGS, thread_struct, regs);
  90. #ifdef CONFIG_BOOKE
  91. OFFSET(THREAD_NORMSAVES, thread_struct, normsave[0]);
  92. #endif
  93. OFFSET(THREAD_FPEXC_MODE, thread_struct, fpexc_mode);
  94. OFFSET(THREAD_FPSTATE, thread_struct, fp_state.fpr);
  95. OFFSET(THREAD_FPSAVEAREA, thread_struct, fp_save_area);
  96. OFFSET(FPSTATE_FPSCR, thread_fp_state, fpscr);
  97. OFFSET(THREAD_LOAD_FP, thread_struct, load_fp);
  98. #ifdef CONFIG_ALTIVEC
  99. OFFSET(THREAD_VRSTATE, thread_struct, vr_state.vr);
  100. OFFSET(THREAD_VRSAVEAREA, thread_struct, vr_save_area);
  101. OFFSET(THREAD_VRSAVE, thread_struct, vrsave);
  102. OFFSET(THREAD_USED_VR, thread_struct, used_vr);
  103. OFFSET(VRSTATE_VSCR, thread_vr_state, vscr);
  104. OFFSET(THREAD_LOAD_VEC, thread_struct, load_vec);
  105. #endif /* CONFIG_ALTIVEC */
  106. #ifdef CONFIG_VSX
  107. OFFSET(THREAD_USED_VSR, thread_struct, used_vsr);
  108. #endif /* CONFIG_VSX */
  109. #ifdef CONFIG_PPC64
  110. OFFSET(KSP_VSID, thread_struct, ksp_vsid);
  111. #else /* CONFIG_PPC64 */
  112. OFFSET(PGDIR, thread_struct, pgdir);
  113. #ifdef CONFIG_SPE
  114. OFFSET(THREAD_EVR0, thread_struct, evr[0]);
  115. OFFSET(THREAD_ACC, thread_struct, acc);
  116. OFFSET(THREAD_SPEFSCR, thread_struct, spefscr);
  117. OFFSET(THREAD_USED_SPE, thread_struct, used_spe);
  118. #endif /* CONFIG_SPE */
  119. #endif /* CONFIG_PPC64 */
  120. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  121. OFFSET(THREAD_DBCR0, thread_struct, debug.dbcr0);
  122. #endif
  123. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  124. OFFSET(THREAD_KVM_SVCPU, thread_struct, kvm_shadow_vcpu);
  125. #endif
  126. #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
  127. OFFSET(THREAD_KVM_VCPU, thread_struct, kvm_vcpu);
  128. #endif
  129. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  130. OFFSET(PACATMSCRATCH, paca_struct, tm_scratch);
  131. OFFSET(THREAD_TM_TFHAR, thread_struct, tm_tfhar);
  132. OFFSET(THREAD_TM_TEXASR, thread_struct, tm_texasr);
  133. OFFSET(THREAD_TM_TFIAR, thread_struct, tm_tfiar);
  134. OFFSET(THREAD_TM_TAR, thread_struct, tm_tar);
  135. OFFSET(THREAD_TM_PPR, thread_struct, tm_ppr);
  136. OFFSET(THREAD_TM_DSCR, thread_struct, tm_dscr);
  137. OFFSET(PT_CKPT_REGS, thread_struct, ckpt_regs);
  138. OFFSET(THREAD_CKVRSTATE, thread_struct, ckvr_state.vr);
  139. OFFSET(THREAD_CKVRSAVE, thread_struct, ckvrsave);
  140. OFFSET(THREAD_CKFPSTATE, thread_struct, ckfp_state.fpr);
  141. /* Local pt_regs on stack for Transactional Memory funcs. */
  142. DEFINE(TM_FRAME_SIZE, STACK_FRAME_OVERHEAD +
  143. sizeof(struct pt_regs) + 16);
  144. #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
  145. OFFSET(TI_FLAGS, thread_info, flags);
  146. OFFSET(TI_LOCAL_FLAGS, thread_info, local_flags);
  147. OFFSET(TI_PREEMPT, thread_info, preempt_count);
  148. OFFSET(TI_TASK, thread_info, task);
  149. OFFSET(TI_CPU, thread_info, cpu);
  150. #ifdef CONFIG_PPC64
  151. OFFSET(DCACHEL1BLOCKSIZE, ppc64_caches, l1d.block_size);
  152. OFFSET(DCACHEL1LOGBLOCKSIZE, ppc64_caches, l1d.log_block_size);
  153. OFFSET(DCACHEL1BLOCKSPERPAGE, ppc64_caches, l1d.blocks_per_page);
  154. OFFSET(ICACHEL1BLOCKSIZE, ppc64_caches, l1i.block_size);
  155. OFFSET(ICACHEL1LOGBLOCKSIZE, ppc64_caches, l1i.log_block_size);
  156. OFFSET(ICACHEL1BLOCKSPERPAGE, ppc64_caches, l1i.blocks_per_page);
  157. /* paca */
  158. DEFINE(PACA_SIZE, sizeof(struct paca_struct));
  159. OFFSET(PACAPACAINDEX, paca_struct, paca_index);
  160. OFFSET(PACAPROCSTART, paca_struct, cpu_start);
  161. OFFSET(PACAKSAVE, paca_struct, kstack);
  162. OFFSET(PACACURRENT, paca_struct, __current);
  163. OFFSET(PACASAVEDMSR, paca_struct, saved_msr);
  164. OFFSET(PACASTABRR, paca_struct, stab_rr);
  165. OFFSET(PACAR1, paca_struct, saved_r1);
  166. OFFSET(PACATOC, paca_struct, kernel_toc);
  167. OFFSET(PACAKBASE, paca_struct, kernelbase);
  168. OFFSET(PACAKMSR, paca_struct, kernel_msr);
  169. OFFSET(PACAIRQSOFTMASK, paca_struct, irq_soft_mask);
  170. OFFSET(PACAIRQHAPPENED, paca_struct, irq_happened);
  171. OFFSET(PACA_FTRACE_ENABLED, paca_struct, ftrace_enabled);
  172. #ifdef CONFIG_PPC_BOOK3S
  173. OFFSET(PACACONTEXTID, paca_struct, mm_ctx_id);
  174. #ifdef CONFIG_PPC_MM_SLICES
  175. OFFSET(PACALOWSLICESPSIZE, paca_struct, mm_ctx_low_slices_psize);
  176. OFFSET(PACAHIGHSLICEPSIZE, paca_struct, mm_ctx_high_slices_psize);
  177. OFFSET(PACA_SLB_ADDR_LIMIT, paca_struct, mm_ctx_slb_addr_limit);
  178. DEFINE(MMUPSIZEDEFSIZE, sizeof(struct mmu_psize_def));
  179. #endif /* CONFIG_PPC_MM_SLICES */
  180. #endif
  181. #ifdef CONFIG_PPC_BOOK3E
  182. OFFSET(PACAPGD, paca_struct, pgd);
  183. OFFSET(PACA_KERNELPGD, paca_struct, kernel_pgd);
  184. OFFSET(PACA_EXGEN, paca_struct, exgen);
  185. OFFSET(PACA_EXTLB, paca_struct, extlb);
  186. OFFSET(PACA_EXMC, paca_struct, exmc);
  187. OFFSET(PACA_EXCRIT, paca_struct, excrit);
  188. OFFSET(PACA_EXDBG, paca_struct, exdbg);
  189. OFFSET(PACA_MC_STACK, paca_struct, mc_kstack);
  190. OFFSET(PACA_CRIT_STACK, paca_struct, crit_kstack);
  191. OFFSET(PACA_DBG_STACK, paca_struct, dbg_kstack);
  192. OFFSET(PACA_TCD_PTR, paca_struct, tcd_ptr);
  193. OFFSET(TCD_ESEL_NEXT, tlb_core_data, esel_next);
  194. OFFSET(TCD_ESEL_MAX, tlb_core_data, esel_max);
  195. OFFSET(TCD_ESEL_FIRST, tlb_core_data, esel_first);
  196. #endif /* CONFIG_PPC_BOOK3E */
  197. #ifdef CONFIG_PPC_BOOK3S_64
  198. OFFSET(PACASLBCACHE, paca_struct, slb_cache);
  199. OFFSET(PACASLBCACHEPTR, paca_struct, slb_cache_ptr);
  200. OFFSET(PACAVMALLOCSLLP, paca_struct, vmalloc_sllp);
  201. #ifdef CONFIG_PPC_MM_SLICES
  202. OFFSET(MMUPSIZESLLP, mmu_psize_def, sllp);
  203. #else
  204. OFFSET(PACACONTEXTSLLP, paca_struct, mm_ctx_sllp);
  205. #endif /* CONFIG_PPC_MM_SLICES */
  206. OFFSET(PACA_EXGEN, paca_struct, exgen);
  207. OFFSET(PACA_EXMC, paca_struct, exmc);
  208. OFFSET(PACA_EXSLB, paca_struct, exslb);
  209. OFFSET(PACA_EXNMI, paca_struct, exnmi);
  210. #ifdef CONFIG_PPC_PSERIES
  211. OFFSET(PACALPPACAPTR, paca_struct, lppaca_ptr);
  212. #endif
  213. OFFSET(PACA_SLBSHADOWPTR, paca_struct, slb_shadow_ptr);
  214. OFFSET(SLBSHADOW_STACKVSID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid);
  215. OFFSET(SLBSHADOW_STACKESID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid);
  216. OFFSET(SLBSHADOW_SAVEAREA, slb_shadow, save_area);
  217. OFFSET(LPPACA_PMCINUSE, lppaca, pmcregs_in_use);
  218. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  219. OFFSET(PACA_PMCINUSE, paca_struct, pmcregs_in_use);
  220. #endif
  221. OFFSET(LPPACA_DTLIDX, lppaca, dtl_idx);
  222. OFFSET(LPPACA_YIELDCOUNT, lppaca, yield_count);
  223. OFFSET(PACA_DTL_RIDX, paca_struct, dtl_ridx);
  224. #endif /* CONFIG_PPC_BOOK3S_64 */
  225. OFFSET(PACAEMERGSP, paca_struct, emergency_sp);
  226. #ifdef CONFIG_PPC_BOOK3S_64
  227. OFFSET(PACAMCEMERGSP, paca_struct, mc_emergency_sp);
  228. OFFSET(PACA_NMI_EMERG_SP, paca_struct, nmi_emergency_sp);
  229. OFFSET(PACA_IN_MCE, paca_struct, in_mce);
  230. OFFSET(PACA_IN_NMI, paca_struct, in_nmi);
  231. OFFSET(PACA_RFI_FLUSH_FALLBACK_AREA, paca_struct, rfi_flush_fallback_area);
  232. OFFSET(PACA_EXRFI, paca_struct, exrfi);
  233. OFFSET(PACA_L1D_FLUSH_SIZE, paca_struct, l1d_flush_size);
  234. #endif
  235. OFFSET(PACAHWCPUID, paca_struct, hw_cpu_id);
  236. OFFSET(PACAKEXECSTATE, paca_struct, kexec_state);
  237. OFFSET(PACA_DSCR_DEFAULT, paca_struct, dscr_default);
  238. OFFSET(ACCOUNT_STARTTIME, paca_struct, accounting.starttime);
  239. OFFSET(ACCOUNT_STARTTIME_USER, paca_struct, accounting.starttime_user);
  240. OFFSET(ACCOUNT_USER_TIME, paca_struct, accounting.utime);
  241. OFFSET(ACCOUNT_SYSTEM_TIME, paca_struct, accounting.stime);
  242. OFFSET(PACA_TRAP_SAVE, paca_struct, trap_save);
  243. OFFSET(PACA_NAPSTATELOST, paca_struct, nap_state_lost);
  244. OFFSET(PACA_SPRG_VDSO, paca_struct, sprg_vdso);
  245. #else /* CONFIG_PPC64 */
  246. #ifdef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
  247. OFFSET(ACCOUNT_STARTTIME, thread_info, accounting.starttime);
  248. OFFSET(ACCOUNT_STARTTIME_USER, thread_info, accounting.starttime_user);
  249. OFFSET(ACCOUNT_USER_TIME, thread_info, accounting.utime);
  250. OFFSET(ACCOUNT_SYSTEM_TIME, thread_info, accounting.stime);
  251. #endif
  252. #endif /* CONFIG_PPC64 */
  253. /* RTAS */
  254. OFFSET(RTASBASE, rtas_t, base);
  255. OFFSET(RTASENTRY, rtas_t, entry);
  256. /* Interrupt register frame */
  257. DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
  258. DEFINE(SWITCH_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs));
  259. #ifdef CONFIG_PPC64
  260. /* Create extra stack space for SRR0 and SRR1 when calling prom/rtas. */
  261. DEFINE(PROM_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs) + 16);
  262. DEFINE(RTAS_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs) + 16);
  263. #endif /* CONFIG_PPC64 */
  264. STACK_PT_REGS_OFFSET(GPR0, gpr[0]);
  265. STACK_PT_REGS_OFFSET(GPR1, gpr[1]);
  266. STACK_PT_REGS_OFFSET(GPR2, gpr[2]);
  267. STACK_PT_REGS_OFFSET(GPR3, gpr[3]);
  268. STACK_PT_REGS_OFFSET(GPR4, gpr[4]);
  269. STACK_PT_REGS_OFFSET(GPR5, gpr[5]);
  270. STACK_PT_REGS_OFFSET(GPR6, gpr[6]);
  271. STACK_PT_REGS_OFFSET(GPR7, gpr[7]);
  272. STACK_PT_REGS_OFFSET(GPR8, gpr[8]);
  273. STACK_PT_REGS_OFFSET(GPR9, gpr[9]);
  274. STACK_PT_REGS_OFFSET(GPR10, gpr[10]);
  275. STACK_PT_REGS_OFFSET(GPR11, gpr[11]);
  276. STACK_PT_REGS_OFFSET(GPR12, gpr[12]);
  277. STACK_PT_REGS_OFFSET(GPR13, gpr[13]);
  278. #ifndef CONFIG_PPC64
  279. STACK_PT_REGS_OFFSET(GPR14, gpr[14]);
  280. #endif /* CONFIG_PPC64 */
  281. /*
  282. * Note: these symbols include _ because they overlap with special
  283. * register names
  284. */
  285. STACK_PT_REGS_OFFSET(_NIP, nip);
  286. STACK_PT_REGS_OFFSET(_MSR, msr);
  287. STACK_PT_REGS_OFFSET(_CTR, ctr);
  288. STACK_PT_REGS_OFFSET(_LINK, link);
  289. STACK_PT_REGS_OFFSET(_CCR, ccr);
  290. STACK_PT_REGS_OFFSET(_XER, xer);
  291. STACK_PT_REGS_OFFSET(_DAR, dar);
  292. STACK_PT_REGS_OFFSET(_DSISR, dsisr);
  293. STACK_PT_REGS_OFFSET(ORIG_GPR3, orig_gpr3);
  294. STACK_PT_REGS_OFFSET(RESULT, result);
  295. STACK_PT_REGS_OFFSET(_TRAP, trap);
  296. #ifndef CONFIG_PPC64
  297. /*
  298. * The PowerPC 400-class & Book-E processors have neither the DAR
  299. * nor the DSISR SPRs. Hence, we overload them to hold the similar
  300. * DEAR and ESR SPRs for such processors. For critical interrupts
  301. * we use them to hold SRR0 and SRR1.
  302. */
  303. STACK_PT_REGS_OFFSET(_DEAR, dar);
  304. STACK_PT_REGS_OFFSET(_ESR, dsisr);
  305. #else /* CONFIG_PPC64 */
  306. STACK_PT_REGS_OFFSET(SOFTE, softe);
  307. /* These _only_ to be used with {PROM,RTAS}_FRAME_SIZE!!! */
  308. DEFINE(_SRR0, STACK_FRAME_OVERHEAD+sizeof(struct pt_regs));
  309. DEFINE(_SRR1, STACK_FRAME_OVERHEAD+sizeof(struct pt_regs)+8);
  310. #endif /* CONFIG_PPC64 */
  311. #if defined(CONFIG_PPC32)
  312. #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
  313. DEFINE(EXC_LVL_SIZE, STACK_EXC_LVL_FRAME_SIZE);
  314. DEFINE(MAS0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
  315. /* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
  316. DEFINE(MMUCR, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
  317. DEFINE(MAS1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas1));
  318. DEFINE(MAS2, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas2));
  319. DEFINE(MAS3, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas3));
  320. DEFINE(MAS6, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas6));
  321. DEFINE(MAS7, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas7));
  322. DEFINE(_SRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr0));
  323. DEFINE(_SRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr1));
  324. DEFINE(_CSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr0));
  325. DEFINE(_CSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr1));
  326. DEFINE(_DSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr0));
  327. DEFINE(_DSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr1));
  328. DEFINE(SAVED_KSP_LIMIT, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, saved_ksp_limit));
  329. #endif
  330. #endif
  331. #ifndef CONFIG_PPC64
  332. OFFSET(MM_PGD, mm_struct, pgd);
  333. #endif /* ! CONFIG_PPC64 */
  334. /* About the CPU features table */
  335. OFFSET(CPU_SPEC_FEATURES, cpu_spec, cpu_features);
  336. OFFSET(CPU_SPEC_SETUP, cpu_spec, cpu_setup);
  337. OFFSET(CPU_SPEC_RESTORE, cpu_spec, cpu_restore);
  338. OFFSET(pbe_address, pbe, address);
  339. OFFSET(pbe_orig_address, pbe, orig_address);
  340. OFFSET(pbe_next, pbe, next);
  341. #ifndef CONFIG_PPC64
  342. DEFINE(TASK_SIZE, TASK_SIZE);
  343. DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
  344. #endif /* ! CONFIG_PPC64 */
  345. /* datapage offsets for use by vdso */
  346. OFFSET(CFG_TB_ORIG_STAMP, vdso_data, tb_orig_stamp);
  347. OFFSET(CFG_TB_TICKS_PER_SEC, vdso_data, tb_ticks_per_sec);
  348. OFFSET(CFG_TB_TO_XS, vdso_data, tb_to_xs);
  349. OFFSET(CFG_TB_UPDATE_COUNT, vdso_data, tb_update_count);
  350. OFFSET(CFG_TZ_MINUTEWEST, vdso_data, tz_minuteswest);
  351. OFFSET(CFG_TZ_DSTTIME, vdso_data, tz_dsttime);
  352. OFFSET(CFG_SYSCALL_MAP32, vdso_data, syscall_map_32);
  353. OFFSET(WTOM_CLOCK_SEC, vdso_data, wtom_clock_sec);
  354. OFFSET(WTOM_CLOCK_NSEC, vdso_data, wtom_clock_nsec);
  355. OFFSET(STAMP_XTIME, vdso_data, stamp_xtime);
  356. OFFSET(STAMP_SEC_FRAC, vdso_data, stamp_sec_fraction);
  357. OFFSET(CLOCK_HRTIMER_RES, vdso_data, hrtimer_res);
  358. OFFSET(CFG_ICACHE_BLOCKSZ, vdso_data, icache_block_size);
  359. OFFSET(CFG_DCACHE_BLOCKSZ, vdso_data, dcache_block_size);
  360. OFFSET(CFG_ICACHE_LOGBLOCKSZ, vdso_data, icache_log_block_size);
  361. OFFSET(CFG_DCACHE_LOGBLOCKSZ, vdso_data, dcache_log_block_size);
  362. #ifdef CONFIG_PPC64
  363. OFFSET(CFG_SYSCALL_MAP64, vdso_data, syscall_map_64);
  364. OFFSET(TVAL64_TV_SEC, timeval, tv_sec);
  365. OFFSET(TVAL64_TV_USEC, timeval, tv_usec);
  366. OFFSET(TVAL32_TV_SEC, compat_timeval, tv_sec);
  367. OFFSET(TVAL32_TV_USEC, compat_timeval, tv_usec);
  368. OFFSET(TSPC64_TV_SEC, timespec, tv_sec);
  369. OFFSET(TSPC64_TV_NSEC, timespec, tv_nsec);
  370. OFFSET(TSPC32_TV_SEC, compat_timespec, tv_sec);
  371. OFFSET(TSPC32_TV_NSEC, compat_timespec, tv_nsec);
  372. #else
  373. OFFSET(TVAL32_TV_SEC, timeval, tv_sec);
  374. OFFSET(TVAL32_TV_USEC, timeval, tv_usec);
  375. OFFSET(TSPC32_TV_SEC, timespec, tv_sec);
  376. OFFSET(TSPC32_TV_NSEC, timespec, tv_nsec);
  377. #endif
  378. /* timeval/timezone offsets for use by vdso */
  379. OFFSET(TZONE_TZ_MINWEST, timezone, tz_minuteswest);
  380. OFFSET(TZONE_TZ_DSTTIME, timezone, tz_dsttime);
  381. /* Other bits used by the vdso */
  382. DEFINE(CLOCK_REALTIME, CLOCK_REALTIME);
  383. DEFINE(CLOCK_MONOTONIC, CLOCK_MONOTONIC);
  384. DEFINE(CLOCK_REALTIME_COARSE, CLOCK_REALTIME_COARSE);
  385. DEFINE(CLOCK_MONOTONIC_COARSE, CLOCK_MONOTONIC_COARSE);
  386. DEFINE(NSEC_PER_SEC, NSEC_PER_SEC);
  387. #ifdef CONFIG_BUG
  388. DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
  389. #endif
  390. #ifdef CONFIG_PPC_BOOK3S_64
  391. DEFINE(PGD_TABLE_SIZE, (sizeof(pgd_t) << max(RADIX_PGD_INDEX_SIZE, H_PGD_INDEX_SIZE)));
  392. #else
  393. DEFINE(PGD_TABLE_SIZE, PGD_TABLE_SIZE);
  394. #endif
  395. DEFINE(PTE_SIZE, sizeof(pte_t));
  396. #ifdef CONFIG_KVM
  397. OFFSET(VCPU_HOST_STACK, kvm_vcpu, arch.host_stack);
  398. OFFSET(VCPU_HOST_PID, kvm_vcpu, arch.host_pid);
  399. OFFSET(VCPU_GUEST_PID, kvm_vcpu, arch.pid);
  400. OFFSET(VCPU_GPRS, kvm_vcpu, arch.regs.gpr);
  401. OFFSET(VCPU_VRSAVE, kvm_vcpu, arch.vrsave);
  402. OFFSET(VCPU_FPRS, kvm_vcpu, arch.fp.fpr);
  403. #ifdef CONFIG_ALTIVEC
  404. OFFSET(VCPU_VRS, kvm_vcpu, arch.vr.vr);
  405. #endif
  406. OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
  407. OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
  408. OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
  409. #ifdef CONFIG_PPC_BOOK3S
  410. OFFSET(VCPU_TAR, kvm_vcpu, arch.tar);
  411. #endif
  412. OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
  413. OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
  414. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  415. OFFSET(VCPU_MSR, kvm_vcpu, arch.shregs.msr);
  416. OFFSET(VCPU_SRR0, kvm_vcpu, arch.shregs.srr0);
  417. OFFSET(VCPU_SRR1, kvm_vcpu, arch.shregs.srr1);
  418. OFFSET(VCPU_SPRG0, kvm_vcpu, arch.shregs.sprg0);
  419. OFFSET(VCPU_SPRG1, kvm_vcpu, arch.shregs.sprg1);
  420. OFFSET(VCPU_SPRG2, kvm_vcpu, arch.shregs.sprg2);
  421. OFFSET(VCPU_SPRG3, kvm_vcpu, arch.shregs.sprg3);
  422. #endif
  423. #ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
  424. OFFSET(VCPU_TB_RMENTRY, kvm_vcpu, arch.rm_entry);
  425. OFFSET(VCPU_TB_RMINTR, kvm_vcpu, arch.rm_intr);
  426. OFFSET(VCPU_TB_RMEXIT, kvm_vcpu, arch.rm_exit);
  427. OFFSET(VCPU_TB_GUEST, kvm_vcpu, arch.guest_time);
  428. OFFSET(VCPU_TB_CEDE, kvm_vcpu, arch.cede_time);
  429. OFFSET(VCPU_CUR_ACTIVITY, kvm_vcpu, arch.cur_activity);
  430. OFFSET(VCPU_ACTIVITY_START, kvm_vcpu, arch.cur_tb_start);
  431. OFFSET(TAS_SEQCOUNT, kvmhv_tb_accumulator, seqcount);
  432. OFFSET(TAS_TOTAL, kvmhv_tb_accumulator, tb_total);
  433. OFFSET(TAS_MIN, kvmhv_tb_accumulator, tb_min);
  434. OFFSET(TAS_MAX, kvmhv_tb_accumulator, tb_max);
  435. #endif
  436. OFFSET(VCPU_SHARED_SPRG3, kvm_vcpu_arch_shared, sprg3);
  437. OFFSET(VCPU_SHARED_SPRG4, kvm_vcpu_arch_shared, sprg4);
  438. OFFSET(VCPU_SHARED_SPRG5, kvm_vcpu_arch_shared, sprg5);
  439. OFFSET(VCPU_SHARED_SPRG6, kvm_vcpu_arch_shared, sprg6);
  440. OFFSET(VCPU_SHARED_SPRG7, kvm_vcpu_arch_shared, sprg7);
  441. OFFSET(VCPU_SHADOW_PID, kvm_vcpu, arch.shadow_pid);
  442. OFFSET(VCPU_SHADOW_PID1, kvm_vcpu, arch.shadow_pid1);
  443. OFFSET(VCPU_SHARED, kvm_vcpu, arch.shared);
  444. OFFSET(VCPU_SHARED_MSR, kvm_vcpu_arch_shared, msr);
  445. OFFSET(VCPU_SHADOW_MSR, kvm_vcpu, arch.shadow_msr);
  446. #if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_KVM_BOOK3S_PR_POSSIBLE)
  447. OFFSET(VCPU_SHAREDBE, kvm_vcpu, arch.shared_big_endian);
  448. #endif
  449. OFFSET(VCPU_SHARED_MAS0, kvm_vcpu_arch_shared, mas0);
  450. OFFSET(VCPU_SHARED_MAS1, kvm_vcpu_arch_shared, mas1);
  451. OFFSET(VCPU_SHARED_MAS2, kvm_vcpu_arch_shared, mas2);
  452. OFFSET(VCPU_SHARED_MAS7_3, kvm_vcpu_arch_shared, mas7_3);
  453. OFFSET(VCPU_SHARED_MAS4, kvm_vcpu_arch_shared, mas4);
  454. OFFSET(VCPU_SHARED_MAS6, kvm_vcpu_arch_shared, mas6);
  455. OFFSET(VCPU_KVM, kvm_vcpu, kvm);
  456. OFFSET(KVM_LPID, kvm, arch.lpid);
  457. /* book3s */
  458. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  459. OFFSET(KVM_TLB_SETS, kvm, arch.tlb_sets);
  460. OFFSET(KVM_SDR1, kvm, arch.sdr1);
  461. OFFSET(KVM_HOST_LPID, kvm, arch.host_lpid);
  462. OFFSET(KVM_HOST_LPCR, kvm, arch.host_lpcr);
  463. OFFSET(KVM_HOST_SDR1, kvm, arch.host_sdr1);
  464. OFFSET(KVM_NEED_FLUSH, kvm, arch.need_tlb_flush.bits);
  465. OFFSET(KVM_ENABLED_HCALLS, kvm, arch.enabled_hcalls);
  466. OFFSET(KVM_VRMA_SLB_V, kvm, arch.vrma_slb_v);
  467. OFFSET(KVM_RADIX, kvm, arch.radix);
  468. OFFSET(KVM_FWNMI, kvm, arch.fwnmi_enabled);
  469. OFFSET(VCPU_DSISR, kvm_vcpu, arch.shregs.dsisr);
  470. OFFSET(VCPU_DAR, kvm_vcpu, arch.shregs.dar);
  471. OFFSET(VCPU_VPA, kvm_vcpu, arch.vpa.pinned_addr);
  472. OFFSET(VCPU_VPA_DIRTY, kvm_vcpu, arch.vpa.dirty);
  473. OFFSET(VCPU_HEIR, kvm_vcpu, arch.emul_inst);
  474. OFFSET(VCPU_CPU, kvm_vcpu, cpu);
  475. OFFSET(VCPU_THREAD_CPU, kvm_vcpu, arch.thread_cpu);
  476. #endif
  477. #ifdef CONFIG_PPC_BOOK3S
  478. OFFSET(VCPU_PURR, kvm_vcpu, arch.purr);
  479. OFFSET(VCPU_SPURR, kvm_vcpu, arch.spurr);
  480. OFFSET(VCPU_IC, kvm_vcpu, arch.ic);
  481. OFFSET(VCPU_DSCR, kvm_vcpu, arch.dscr);
  482. OFFSET(VCPU_AMR, kvm_vcpu, arch.amr);
  483. OFFSET(VCPU_UAMOR, kvm_vcpu, arch.uamor);
  484. OFFSET(VCPU_IAMR, kvm_vcpu, arch.iamr);
  485. OFFSET(VCPU_CTRL, kvm_vcpu, arch.ctrl);
  486. OFFSET(VCPU_DABR, kvm_vcpu, arch.dabr);
  487. OFFSET(VCPU_DABRX, kvm_vcpu, arch.dabrx);
  488. OFFSET(VCPU_DAWR, kvm_vcpu, arch.dawr);
  489. OFFSET(VCPU_DAWRX, kvm_vcpu, arch.dawrx);
  490. OFFSET(VCPU_CIABR, kvm_vcpu, arch.ciabr);
  491. OFFSET(VCPU_HFLAGS, kvm_vcpu, arch.hflags);
  492. OFFSET(VCPU_DEC, kvm_vcpu, arch.dec);
  493. OFFSET(VCPU_DEC_EXPIRES, kvm_vcpu, arch.dec_expires);
  494. OFFSET(VCPU_PENDING_EXC, kvm_vcpu, arch.pending_exceptions);
  495. OFFSET(VCPU_CEDED, kvm_vcpu, arch.ceded);
  496. OFFSET(VCPU_PRODDED, kvm_vcpu, arch.prodded);
  497. OFFSET(VCPU_IRQ_PENDING, kvm_vcpu, arch.irq_pending);
  498. OFFSET(VCPU_DBELL_REQ, kvm_vcpu, arch.doorbell_request);
  499. OFFSET(VCPU_MMCR, kvm_vcpu, arch.mmcr);
  500. OFFSET(VCPU_PMC, kvm_vcpu, arch.pmc);
  501. OFFSET(VCPU_SPMC, kvm_vcpu, arch.spmc);
  502. OFFSET(VCPU_SIAR, kvm_vcpu, arch.siar);
  503. OFFSET(VCPU_SDAR, kvm_vcpu, arch.sdar);
  504. OFFSET(VCPU_SIER, kvm_vcpu, arch.sier);
  505. OFFSET(VCPU_SLB, kvm_vcpu, arch.slb);
  506. OFFSET(VCPU_SLB_MAX, kvm_vcpu, arch.slb_max);
  507. OFFSET(VCPU_SLB_NR, kvm_vcpu, arch.slb_nr);
  508. OFFSET(VCPU_FAULT_DSISR, kvm_vcpu, arch.fault_dsisr);
  509. OFFSET(VCPU_FAULT_DAR, kvm_vcpu, arch.fault_dar);
  510. OFFSET(VCPU_FAULT_GPA, kvm_vcpu, arch.fault_gpa);
  511. OFFSET(VCPU_INTR_MSR, kvm_vcpu, arch.intr_msr);
  512. OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
  513. OFFSET(VCPU_TRAP, kvm_vcpu, arch.trap);
  514. OFFSET(VCPU_CFAR, kvm_vcpu, arch.cfar);
  515. OFFSET(VCPU_PPR, kvm_vcpu, arch.ppr);
  516. OFFSET(VCPU_FSCR, kvm_vcpu, arch.fscr);
  517. OFFSET(VCPU_PSPB, kvm_vcpu, arch.pspb);
  518. OFFSET(VCPU_EBBHR, kvm_vcpu, arch.ebbhr);
  519. OFFSET(VCPU_EBBRR, kvm_vcpu, arch.ebbrr);
  520. OFFSET(VCPU_BESCR, kvm_vcpu, arch.bescr);
  521. OFFSET(VCPU_CSIGR, kvm_vcpu, arch.csigr);
  522. OFFSET(VCPU_TACR, kvm_vcpu, arch.tacr);
  523. OFFSET(VCPU_TCSCR, kvm_vcpu, arch.tcscr);
  524. OFFSET(VCPU_ACOP, kvm_vcpu, arch.acop);
  525. OFFSET(VCPU_WORT, kvm_vcpu, arch.wort);
  526. OFFSET(VCPU_TID, kvm_vcpu, arch.tid);
  527. OFFSET(VCPU_PSSCR, kvm_vcpu, arch.psscr);
  528. OFFSET(VCPU_HFSCR, kvm_vcpu, arch.hfscr);
  529. OFFSET(VCORE_ENTRY_EXIT, kvmppc_vcore, entry_exit_map);
  530. OFFSET(VCORE_IN_GUEST, kvmppc_vcore, in_guest);
  531. OFFSET(VCORE_NAPPING_THREADS, kvmppc_vcore, napping_threads);
  532. OFFSET(VCORE_KVM, kvmppc_vcore, kvm);
  533. OFFSET(VCORE_TB_OFFSET, kvmppc_vcore, tb_offset);
  534. OFFSET(VCORE_TB_OFFSET_APPL, kvmppc_vcore, tb_offset_applied);
  535. OFFSET(VCORE_LPCR, kvmppc_vcore, lpcr);
  536. OFFSET(VCORE_PCR, kvmppc_vcore, pcr);
  537. OFFSET(VCORE_DPDES, kvmppc_vcore, dpdes);
  538. OFFSET(VCORE_VTB, kvmppc_vcore, vtb);
  539. OFFSET(VCPU_SLB_E, kvmppc_slb, orige);
  540. OFFSET(VCPU_SLB_V, kvmppc_slb, origv);
  541. DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
  542. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  543. OFFSET(VCPU_TFHAR, kvm_vcpu, arch.tfhar);
  544. OFFSET(VCPU_TFIAR, kvm_vcpu, arch.tfiar);
  545. OFFSET(VCPU_TEXASR, kvm_vcpu, arch.texasr);
  546. OFFSET(VCPU_ORIG_TEXASR, kvm_vcpu, arch.orig_texasr);
  547. OFFSET(VCPU_GPR_TM, kvm_vcpu, arch.gpr_tm);
  548. OFFSET(VCPU_FPRS_TM, kvm_vcpu, arch.fp_tm.fpr);
  549. OFFSET(VCPU_VRS_TM, kvm_vcpu, arch.vr_tm.vr);
  550. OFFSET(VCPU_VRSAVE_TM, kvm_vcpu, arch.vrsave_tm);
  551. OFFSET(VCPU_CR_TM, kvm_vcpu, arch.cr_tm);
  552. OFFSET(VCPU_XER_TM, kvm_vcpu, arch.xer_tm);
  553. OFFSET(VCPU_LR_TM, kvm_vcpu, arch.lr_tm);
  554. OFFSET(VCPU_CTR_TM, kvm_vcpu, arch.ctr_tm);
  555. OFFSET(VCPU_AMR_TM, kvm_vcpu, arch.amr_tm);
  556. OFFSET(VCPU_PPR_TM, kvm_vcpu, arch.ppr_tm);
  557. OFFSET(VCPU_DSCR_TM, kvm_vcpu, arch.dscr_tm);
  558. OFFSET(VCPU_TAR_TM, kvm_vcpu, arch.tar_tm);
  559. #endif
  560. #ifdef CONFIG_PPC_BOOK3S_64
  561. #ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
  562. OFFSET(PACA_SVCPU, paca_struct, shadow_vcpu);
  563. # define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
  564. #else
  565. # define SVCPU_FIELD(x, f)
  566. #endif
  567. # define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
  568. #else /* 32-bit */
  569. # define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
  570. # define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
  571. #endif
  572. SVCPU_FIELD(SVCPU_CR, cr);
  573. SVCPU_FIELD(SVCPU_XER, xer);
  574. SVCPU_FIELD(SVCPU_CTR, ctr);
  575. SVCPU_FIELD(SVCPU_LR, lr);
  576. SVCPU_FIELD(SVCPU_PC, pc);
  577. SVCPU_FIELD(SVCPU_R0, gpr[0]);
  578. SVCPU_FIELD(SVCPU_R1, gpr[1]);
  579. SVCPU_FIELD(SVCPU_R2, gpr[2]);
  580. SVCPU_FIELD(SVCPU_R3, gpr[3]);
  581. SVCPU_FIELD(SVCPU_R4, gpr[4]);
  582. SVCPU_FIELD(SVCPU_R5, gpr[5]);
  583. SVCPU_FIELD(SVCPU_R6, gpr[6]);
  584. SVCPU_FIELD(SVCPU_R7, gpr[7]);
  585. SVCPU_FIELD(SVCPU_R8, gpr[8]);
  586. SVCPU_FIELD(SVCPU_R9, gpr[9]);
  587. SVCPU_FIELD(SVCPU_R10, gpr[10]);
  588. SVCPU_FIELD(SVCPU_R11, gpr[11]);
  589. SVCPU_FIELD(SVCPU_R12, gpr[12]);
  590. SVCPU_FIELD(SVCPU_R13, gpr[13]);
  591. SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
  592. SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
  593. SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
  594. SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
  595. #ifdef CONFIG_PPC_BOOK3S_32
  596. SVCPU_FIELD(SVCPU_SR, sr);
  597. #endif
  598. #ifdef CONFIG_PPC64
  599. SVCPU_FIELD(SVCPU_SLB, slb);
  600. SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
  601. SVCPU_FIELD(SVCPU_SHADOW_FSCR, shadow_fscr);
  602. #endif
  603. HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
  604. HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
  605. HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
  606. HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
  607. HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
  608. HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
  609. HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
  610. HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
  611. HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
  612. HSTATE_FIELD(HSTATE_NAPPING, napping);
  613. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  614. HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
  615. HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
  616. HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
  617. HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
  618. HSTATE_FIELD(HSTATE_XICS_PHYS, xics_phys);
  619. HSTATE_FIELD(HSTATE_XIVE_TIMA_PHYS, xive_tima_phys);
  620. HSTATE_FIELD(HSTATE_XIVE_TIMA_VIRT, xive_tima_virt);
  621. HSTATE_FIELD(HSTATE_SAVED_XIRR, saved_xirr);
  622. HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
  623. HSTATE_FIELD(HSTATE_PTID, ptid);
  624. HSTATE_FIELD(HSTATE_TID, tid);
  625. HSTATE_FIELD(HSTATE_FAKE_SUSPEND, fake_suspend);
  626. HSTATE_FIELD(HSTATE_MMCR0, host_mmcr[0]);
  627. HSTATE_FIELD(HSTATE_MMCR1, host_mmcr[1]);
  628. HSTATE_FIELD(HSTATE_MMCRA, host_mmcr[2]);
  629. HSTATE_FIELD(HSTATE_SIAR, host_mmcr[3]);
  630. HSTATE_FIELD(HSTATE_SDAR, host_mmcr[4]);
  631. HSTATE_FIELD(HSTATE_MMCR2, host_mmcr[5]);
  632. HSTATE_FIELD(HSTATE_SIER, host_mmcr[6]);
  633. HSTATE_FIELD(HSTATE_PMC1, host_pmc[0]);
  634. HSTATE_FIELD(HSTATE_PMC2, host_pmc[1]);
  635. HSTATE_FIELD(HSTATE_PMC3, host_pmc[2]);
  636. HSTATE_FIELD(HSTATE_PMC4, host_pmc[3]);
  637. HSTATE_FIELD(HSTATE_PMC5, host_pmc[4]);
  638. HSTATE_FIELD(HSTATE_PMC6, host_pmc[5]);
  639. HSTATE_FIELD(HSTATE_PURR, host_purr);
  640. HSTATE_FIELD(HSTATE_SPURR, host_spurr);
  641. HSTATE_FIELD(HSTATE_DSCR, host_dscr);
  642. HSTATE_FIELD(HSTATE_DABR, dabr);
  643. HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
  644. HSTATE_FIELD(HSTATE_SPLIT_MODE, kvm_split_mode);
  645. DEFINE(IPI_PRIORITY, IPI_PRIORITY);
  646. OFFSET(KVM_SPLIT_RPR, kvm_split_mode, rpr);
  647. OFFSET(KVM_SPLIT_PMMAR, kvm_split_mode, pmmar);
  648. OFFSET(KVM_SPLIT_LDBAR, kvm_split_mode, ldbar);
  649. OFFSET(KVM_SPLIT_DO_NAP, kvm_split_mode, do_nap);
  650. OFFSET(KVM_SPLIT_NAPPED, kvm_split_mode, napped);
  651. OFFSET(KVM_SPLIT_DO_SET, kvm_split_mode, do_set);
  652. OFFSET(KVM_SPLIT_DO_RESTORE, kvm_split_mode, do_restore);
  653. #endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
  654. #ifdef CONFIG_PPC_BOOK3S_64
  655. HSTATE_FIELD(HSTATE_CFAR, cfar);
  656. HSTATE_FIELD(HSTATE_PPR, ppr);
  657. HSTATE_FIELD(HSTATE_HOST_FSCR, host_fscr);
  658. #endif /* CONFIG_PPC_BOOK3S_64 */
  659. #else /* CONFIG_PPC_BOOK3S */
  660. OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
  661. OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
  662. OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
  663. OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
  664. OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
  665. OFFSET(VCPU_SPRG9, kvm_vcpu, arch.sprg9);
  666. OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
  667. OFFSET(VCPU_FAULT_DEAR, kvm_vcpu, arch.fault_dear);
  668. OFFSET(VCPU_FAULT_ESR, kvm_vcpu, arch.fault_esr);
  669. OFFSET(VCPU_CRIT_SAVE, kvm_vcpu, arch.crit_save);
  670. #endif /* CONFIG_PPC_BOOK3S */
  671. #endif /* CONFIG_KVM */
  672. #ifdef CONFIG_KVM_GUEST
  673. OFFSET(KVM_MAGIC_SCRATCH1, kvm_vcpu_arch_shared, scratch1);
  674. OFFSET(KVM_MAGIC_SCRATCH2, kvm_vcpu_arch_shared, scratch2);
  675. OFFSET(KVM_MAGIC_SCRATCH3, kvm_vcpu_arch_shared, scratch3);
  676. OFFSET(KVM_MAGIC_INT, kvm_vcpu_arch_shared, int_pending);
  677. OFFSET(KVM_MAGIC_MSR, kvm_vcpu_arch_shared, msr);
  678. OFFSET(KVM_MAGIC_CRITICAL, kvm_vcpu_arch_shared, critical);
  679. OFFSET(KVM_MAGIC_SR, kvm_vcpu_arch_shared, sr);
  680. #endif
  681. #ifdef CONFIG_44x
  682. DEFINE(PGD_T_LOG2, PGD_T_LOG2);
  683. DEFINE(PTE_T_LOG2, PTE_T_LOG2);
  684. #endif
  685. #ifdef CONFIG_PPC_FSL_BOOK3E
  686. DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
  687. OFFSET(TLBCAM_MAS0, tlbcam, MAS0);
  688. OFFSET(TLBCAM_MAS1, tlbcam, MAS1);
  689. OFFSET(TLBCAM_MAS2, tlbcam, MAS2);
  690. OFFSET(TLBCAM_MAS3, tlbcam, MAS3);
  691. OFFSET(TLBCAM_MAS7, tlbcam, MAS7);
  692. #endif
  693. #if defined(CONFIG_KVM) && defined(CONFIG_SPE)
  694. OFFSET(VCPU_EVR, kvm_vcpu, arch.evr[0]);
  695. OFFSET(VCPU_ACC, kvm_vcpu, arch.acc);
  696. OFFSET(VCPU_SPEFSCR, kvm_vcpu, arch.spefscr);
  697. OFFSET(VCPU_HOST_SPEFSCR, kvm_vcpu, arch.host_spefscr);
  698. #endif
  699. #ifdef CONFIG_KVM_BOOKE_HV
  700. OFFSET(VCPU_HOST_MAS4, kvm_vcpu, arch.host_mas4);
  701. OFFSET(VCPU_HOST_MAS6, kvm_vcpu, arch.host_mas6);
  702. #endif
  703. #ifdef CONFIG_KVM_XICS
  704. DEFINE(VCPU_XIVE_SAVED_STATE, offsetof(struct kvm_vcpu,
  705. arch.xive_saved_state));
  706. DEFINE(VCPU_XIVE_CAM_WORD, offsetof(struct kvm_vcpu,
  707. arch.xive_cam_word));
  708. DEFINE(VCPU_XIVE_PUSHED, offsetof(struct kvm_vcpu, arch.xive_pushed));
  709. DEFINE(VCPU_XIVE_ESC_ON, offsetof(struct kvm_vcpu, arch.xive_esc_on));
  710. DEFINE(VCPU_XIVE_ESC_RADDR, offsetof(struct kvm_vcpu, arch.xive_esc_raddr));
  711. DEFINE(VCPU_XIVE_ESC_VADDR, offsetof(struct kvm_vcpu, arch.xive_esc_vaddr));
  712. #endif
  713. #ifdef CONFIG_KVM_EXIT_TIMING
  714. OFFSET(VCPU_TIMING_EXIT_TBU, kvm_vcpu, arch.timing_exit.tv32.tbu);
  715. OFFSET(VCPU_TIMING_EXIT_TBL, kvm_vcpu, arch.timing_exit.tv32.tbl);
  716. OFFSET(VCPU_TIMING_LAST_ENTER_TBU, kvm_vcpu, arch.timing_last_enter.tv32.tbu);
  717. OFFSET(VCPU_TIMING_LAST_ENTER_TBL, kvm_vcpu, arch.timing_last_enter.tv32.tbl);
  718. #endif
  719. #ifdef CONFIG_PPC_POWERNV
  720. OFFSET(PACA_CORE_IDLE_STATE_PTR, paca_struct, core_idle_state_ptr);
  721. OFFSET(PACA_THREAD_IDLE_STATE, paca_struct, thread_idle_state);
  722. OFFSET(PACA_THREAD_MASK, paca_struct, thread_mask);
  723. OFFSET(PACA_SUBCORE_SIBLING_MASK, paca_struct, subcore_sibling_mask);
  724. OFFSET(PACA_REQ_PSSCR, paca_struct, requested_psscr);
  725. OFFSET(PACA_DONT_STOP, paca_struct, dont_stop);
  726. #define STOP_SPR(x, f) OFFSET(x, paca_struct, stop_sprs.f)
  727. STOP_SPR(STOP_PID, pid);
  728. STOP_SPR(STOP_LDBAR, ldbar);
  729. STOP_SPR(STOP_FSCR, fscr);
  730. STOP_SPR(STOP_HFSCR, hfscr);
  731. STOP_SPR(STOP_MMCR1, mmcr1);
  732. STOP_SPR(STOP_MMCR2, mmcr2);
  733. STOP_SPR(STOP_MMCRA, mmcra);
  734. #endif
  735. DEFINE(PPC_DBELL_SERVER, PPC_DBELL_SERVER);
  736. DEFINE(PPC_DBELL_MSGTYPE, PPC_DBELL_MSGTYPE);
  737. #ifdef CONFIG_PPC_8xx
  738. DEFINE(VIRT_IMMR_BASE, (u64)__fix_to_virt(FIX_IMMR_BASE));
  739. #endif
  740. return 0;
  741. }