cpu_setup_power.S 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * This file contains low level CPU setup functions.
  3. * Copyright (C) 2003 Benjamin Herrenschmidt (benh@kernel.crashing.org)
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. *
  10. */
  11. #include <asm/processor.h>
  12. #include <asm/page.h>
  13. #include <asm/cputable.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cache.h>
  17. #include <asm/book3s/64/mmu-hash.h>
  18. /* Entry: r3 = crap, r4 = ptr to cputable entry
  19. *
  20. * Note that we can be called twice for pseudo-PVRs
  21. */
  22. _GLOBAL(__setup_cpu_power7)
  23. mflr r11
  24. bl __init_hvmode_206
  25. mtlr r11
  26. beqlr
  27. li r0,0
  28. mtspr SPRN_LPID,r0
  29. mtspr SPRN_PCR,r0
  30. mfspr r3,SPRN_LPCR
  31. li r4,(LPCR_LPES1 >> LPCR_LPES_SH)
  32. bl __init_LPCR_ISA206
  33. mtlr r11
  34. blr
  35. _GLOBAL(__restore_cpu_power7)
  36. mflr r11
  37. mfmsr r3
  38. rldicl. r0,r3,4,63
  39. beqlr
  40. li r0,0
  41. mtspr SPRN_LPID,r0
  42. mtspr SPRN_PCR,r0
  43. mfspr r3,SPRN_LPCR
  44. li r4,(LPCR_LPES1 >> LPCR_LPES_SH)
  45. bl __init_LPCR_ISA206
  46. mtlr r11
  47. blr
  48. _GLOBAL(__setup_cpu_power8)
  49. mflr r11
  50. bl __init_FSCR
  51. bl __init_PMU
  52. bl __init_PMU_ISA207
  53. bl __init_hvmode_206
  54. mtlr r11
  55. beqlr
  56. li r0,0
  57. mtspr SPRN_LPID,r0
  58. mtspr SPRN_PCR,r0
  59. mfspr r3,SPRN_LPCR
  60. ori r3, r3, LPCR_PECEDH
  61. li r4,0 /* LPES = 0 */
  62. bl __init_LPCR_ISA206
  63. bl __init_HFSCR
  64. bl __init_PMU_HV
  65. bl __init_PMU_HV_ISA207
  66. mtlr r11
  67. blr
  68. _GLOBAL(__restore_cpu_power8)
  69. mflr r11
  70. bl __init_FSCR
  71. bl __init_PMU
  72. bl __init_PMU_ISA207
  73. mfmsr r3
  74. rldicl. r0,r3,4,63
  75. mtlr r11
  76. beqlr
  77. li r0,0
  78. mtspr SPRN_LPID,r0
  79. mtspr SPRN_PCR,r0
  80. mfspr r3,SPRN_LPCR
  81. ori r3, r3, LPCR_PECEDH
  82. li r4,0 /* LPES = 0 */
  83. bl __init_LPCR_ISA206
  84. bl __init_HFSCR
  85. bl __init_PMU_HV
  86. bl __init_PMU_HV_ISA207
  87. mtlr r11
  88. blr
  89. _GLOBAL(__setup_cpu_power9)
  90. mflr r11
  91. bl __init_FSCR
  92. bl __init_PMU
  93. bl __init_hvmode_206
  94. mtlr r11
  95. beqlr
  96. li r0,0
  97. mtspr SPRN_PSSCR,r0
  98. mtspr SPRN_LPID,r0
  99. mtspr SPRN_PID,r0
  100. mtspr SPRN_PCR,r0
  101. mfspr r3,SPRN_LPCR
  102. LOAD_REG_IMMEDIATE(r4, LPCR_PECEDH | LPCR_PECE_HVEE | LPCR_HVICE | LPCR_HEIC)
  103. or r3, r3, r4
  104. LOAD_REG_IMMEDIATE(r4, LPCR_UPRT | LPCR_HR)
  105. andc r3, r3, r4
  106. li r4,0 /* LPES = 0 */
  107. bl __init_LPCR_ISA300
  108. bl __init_HFSCR
  109. bl __init_PMU_HV
  110. mtlr r11
  111. blr
  112. _GLOBAL(__restore_cpu_power9)
  113. mflr r11
  114. bl __init_FSCR
  115. bl __init_PMU
  116. mfmsr r3
  117. rldicl. r0,r3,4,63
  118. mtlr r11
  119. beqlr
  120. li r0,0
  121. mtspr SPRN_PSSCR,r0
  122. mtspr SPRN_LPID,r0
  123. mtspr SPRN_PID,r0
  124. mtspr SPRN_PCR,r0
  125. mfspr r3,SPRN_LPCR
  126. LOAD_REG_IMMEDIATE(r4, LPCR_PECEDH | LPCR_PECE_HVEE | LPCR_HVICE | LPCR_HEIC)
  127. or r3, r3, r4
  128. LOAD_REG_IMMEDIATE(r4, LPCR_UPRT | LPCR_HR)
  129. andc r3, r3, r4
  130. li r4,0 /* LPES = 0 */
  131. bl __init_LPCR_ISA300
  132. bl __init_HFSCR
  133. bl __init_PMU_HV
  134. mtlr r11
  135. blr
  136. __init_hvmode_206:
  137. /* Disable CPU_FTR_HVMODE and exit if MSR:HV is not set */
  138. mfmsr r3
  139. rldicl. r0,r3,4,63
  140. bnelr
  141. ld r5,CPU_SPEC_FEATURES(r4)
  142. LOAD_REG_IMMEDIATE(r6,CPU_FTR_HVMODE)
  143. xor r5,r5,r6
  144. std r5,CPU_SPEC_FEATURES(r4)
  145. blr
  146. __init_LPCR_ISA206:
  147. /* Setup a sane LPCR:
  148. * Called with initial LPCR in R3 and desired LPES 2-bit value in R4
  149. *
  150. * LPES = 0b01 (HSRR0/1 used for 0x500)
  151. * PECE = 0b111
  152. * DPFD = 4
  153. * HDICE = 0
  154. * VC = 0b100 (VPM0=1, VPM1=0, ISL=0)
  155. * VRMASD = 0b10000 (L=1, LP=00)
  156. *
  157. * Other bits untouched for now
  158. */
  159. li r5,0x10
  160. rldimi r3,r5, LPCR_VRMASD_SH, 64-LPCR_VRMASD_SH-5
  161. /* POWER9 has no VRMASD */
  162. __init_LPCR_ISA300:
  163. rldimi r3,r4, LPCR_LPES_SH, 64-LPCR_LPES_SH-2
  164. ori r3,r3,(LPCR_PECE0|LPCR_PECE1|LPCR_PECE2)
  165. li r5,4
  166. rldimi r3,r5, LPCR_DPFD_SH, 64-LPCR_DPFD_SH-3
  167. clrrdi r3,r3,1 /* clear HDICE */
  168. li r5,4
  169. rldimi r3,r5, LPCR_VC_SH, 0
  170. mtspr SPRN_LPCR,r3
  171. isync
  172. blr
  173. __init_FSCR:
  174. mfspr r3,SPRN_FSCR
  175. ori r3,r3,FSCR_TAR|FSCR_EBB
  176. mtspr SPRN_FSCR,r3
  177. blr
  178. __init_HFSCR:
  179. mfspr r3,SPRN_HFSCR
  180. ori r3,r3,HFSCR_TAR|HFSCR_TM|HFSCR_BHRB|HFSCR_PM|\
  181. HFSCR_DSCR|HFSCR_VECVSX|HFSCR_FP|HFSCR_EBB|HFSCR_MSGP
  182. mtspr SPRN_HFSCR,r3
  183. blr
  184. __init_PMU_HV:
  185. li r5,0
  186. mtspr SPRN_MMCRC,r5
  187. blr
  188. __init_PMU_HV_ISA207:
  189. li r5,0
  190. mtspr SPRN_MMCRH,r5
  191. blr
  192. __init_PMU:
  193. li r5,0
  194. mtspr SPRN_MMCRA,r5
  195. mtspr SPRN_MMCR0,r5
  196. mtspr SPRN_MMCR1,r5
  197. mtspr SPRN_MMCR2,r5
  198. blr
  199. __init_PMU_ISA207:
  200. li r5,0
  201. mtspr SPRN_MMCRS,r5
  202. blr