cputable.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <linux/export.h>
  17. #include <linux/jump_label.h>
  18. #include <asm/oprofile_impl.h>
  19. #include <asm/cputable.h>
  20. #include <asm/prom.h> /* for PTRRELOC on ARCH=ppc */
  21. #include <asm/mmu.h>
  22. #include <asm/setup.h>
  23. static struct cpu_spec the_cpu_spec __read_mostly;
  24. struct cpu_spec* cur_cpu_spec __read_mostly = NULL;
  25. EXPORT_SYMBOL(cur_cpu_spec);
  26. /* The platform string corresponding to the real PVR */
  27. const char *powerpc_base_platform;
  28. /* NOTE:
  29. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  30. * the responsibility of the appropriate CPU save/restore functions to
  31. * eventually copy these settings over. Those save/restore aren't yet
  32. * part of the cputable though. That has to be fixed for both ppc32
  33. * and ppc64
  34. */
  35. #ifdef CONFIG_PPC32
  36. extern void __setup_cpu_e200(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_e500v1(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_e500v2(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_e500mc(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_440ep(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_440epx(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_440gx(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_440grx(unsigned long offset, struct cpu_spec* spec);
  44. extern void __setup_cpu_440spe(unsigned long offset, struct cpu_spec* spec);
  45. extern void __setup_cpu_440x5(unsigned long offset, struct cpu_spec* spec);
  46. extern void __setup_cpu_460ex(unsigned long offset, struct cpu_spec* spec);
  47. extern void __setup_cpu_460gt(unsigned long offset, struct cpu_spec* spec);
  48. extern void __setup_cpu_460sx(unsigned long offset, struct cpu_spec *spec);
  49. extern void __setup_cpu_apm821xx(unsigned long offset, struct cpu_spec *spec);
  50. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  51. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  52. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  53. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  54. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  55. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  56. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  57. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  58. #endif /* CONFIG_PPC32 */
  59. #ifdef CONFIG_PPC64
  60. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  61. extern void __setup_cpu_ppc970MP(unsigned long offset, struct cpu_spec* spec);
  62. extern void __setup_cpu_pa6t(unsigned long offset, struct cpu_spec* spec);
  63. extern void __restore_cpu_pa6t(void);
  64. extern void __restore_cpu_ppc970(void);
  65. extern void __setup_cpu_power7(unsigned long offset, struct cpu_spec* spec);
  66. extern void __restore_cpu_power7(void);
  67. extern void __setup_cpu_power8(unsigned long offset, struct cpu_spec* spec);
  68. extern void __restore_cpu_power8(void);
  69. extern void __setup_cpu_power9(unsigned long offset, struct cpu_spec* spec);
  70. extern void __restore_cpu_power9(void);
  71. extern long __machine_check_early_realmode_p7(struct pt_regs *regs);
  72. extern long __machine_check_early_realmode_p8(struct pt_regs *regs);
  73. extern long __machine_check_early_realmode_p9(struct pt_regs *regs);
  74. #endif /* CONFIG_PPC64 */
  75. #if defined(CONFIG_E500)
  76. extern void __setup_cpu_e5500(unsigned long offset, struct cpu_spec* spec);
  77. extern void __setup_cpu_e6500(unsigned long offset, struct cpu_spec* spec);
  78. extern void __restore_cpu_e5500(void);
  79. extern void __restore_cpu_e6500(void);
  80. #endif /* CONFIG_E500 */
  81. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  82. * ones as well...
  83. */
  84. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  85. PPC_FEATURE_HAS_MMU)
  86. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  87. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  88. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5 |\
  89. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  90. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS|\
  91. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  92. #define COMMON_USER_POWER6 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_05 |\
  93. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  94. PPC_FEATURE_TRUE_LE | \
  95. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  96. #define COMMON_USER_POWER7 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  97. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  98. PPC_FEATURE_TRUE_LE | \
  99. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  100. #define COMMON_USER2_POWER7 (PPC_FEATURE2_DSCR)
  101. #define COMMON_USER_POWER8 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  102. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  103. PPC_FEATURE_TRUE_LE | \
  104. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  105. #define COMMON_USER2_POWER8 (PPC_FEATURE2_ARCH_2_07 | \
  106. PPC_FEATURE2_HTM_COMP | \
  107. PPC_FEATURE2_HTM_NOSC_COMP | \
  108. PPC_FEATURE2_DSCR | \
  109. PPC_FEATURE2_ISEL | PPC_FEATURE2_TAR | \
  110. PPC_FEATURE2_VEC_CRYPTO)
  111. #define COMMON_USER_PA6T (COMMON_USER_PPC64 | PPC_FEATURE_PA6T |\
  112. PPC_FEATURE_TRUE_LE | \
  113. PPC_FEATURE_HAS_ALTIVEC_COMP)
  114. #define COMMON_USER_POWER9 COMMON_USER_POWER8
  115. #define COMMON_USER2_POWER9 (COMMON_USER2_POWER8 | \
  116. PPC_FEATURE2_ARCH_3_00 | \
  117. PPC_FEATURE2_HAS_IEEE128 | \
  118. PPC_FEATURE2_DARN )
  119. #ifdef CONFIG_PPC_BOOK3E_64
  120. #define COMMON_USER_BOOKE (COMMON_USER_PPC64 | PPC_FEATURE_BOOKE)
  121. #else
  122. #define COMMON_USER_BOOKE (PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU | \
  123. PPC_FEATURE_BOOKE)
  124. #endif
  125. static struct cpu_spec __initdata cpu_specs[] = {
  126. #ifdef CONFIG_PPC_BOOK3S_64
  127. { /* PPC970 */
  128. .pvr_mask = 0xffff0000,
  129. .pvr_value = 0x00390000,
  130. .cpu_name = "PPC970",
  131. .cpu_features = CPU_FTRS_PPC970,
  132. .cpu_user_features = COMMON_USER_POWER4 |
  133. PPC_FEATURE_HAS_ALTIVEC_COMP,
  134. .mmu_features = MMU_FTRS_PPC970,
  135. .icache_bsize = 128,
  136. .dcache_bsize = 128,
  137. .num_pmcs = 8,
  138. .pmc_type = PPC_PMC_IBM,
  139. .cpu_setup = __setup_cpu_ppc970,
  140. .cpu_restore = __restore_cpu_ppc970,
  141. .oprofile_cpu_type = "ppc64/970",
  142. .oprofile_type = PPC_OPROFILE_POWER4,
  143. .platform = "ppc970",
  144. },
  145. { /* PPC970FX */
  146. .pvr_mask = 0xffff0000,
  147. .pvr_value = 0x003c0000,
  148. .cpu_name = "PPC970FX",
  149. .cpu_features = CPU_FTRS_PPC970,
  150. .cpu_user_features = COMMON_USER_POWER4 |
  151. PPC_FEATURE_HAS_ALTIVEC_COMP,
  152. .mmu_features = MMU_FTRS_PPC970,
  153. .icache_bsize = 128,
  154. .dcache_bsize = 128,
  155. .num_pmcs = 8,
  156. .pmc_type = PPC_PMC_IBM,
  157. .cpu_setup = __setup_cpu_ppc970,
  158. .cpu_restore = __restore_cpu_ppc970,
  159. .oprofile_cpu_type = "ppc64/970",
  160. .oprofile_type = PPC_OPROFILE_POWER4,
  161. .platform = "ppc970",
  162. },
  163. { /* PPC970MP DD1.0 - no DEEPNAP, use regular 970 init */
  164. .pvr_mask = 0xffffffff,
  165. .pvr_value = 0x00440100,
  166. .cpu_name = "PPC970MP",
  167. .cpu_features = CPU_FTRS_PPC970,
  168. .cpu_user_features = COMMON_USER_POWER4 |
  169. PPC_FEATURE_HAS_ALTIVEC_COMP,
  170. .mmu_features = MMU_FTRS_PPC970,
  171. .icache_bsize = 128,
  172. .dcache_bsize = 128,
  173. .num_pmcs = 8,
  174. .pmc_type = PPC_PMC_IBM,
  175. .cpu_setup = __setup_cpu_ppc970,
  176. .cpu_restore = __restore_cpu_ppc970,
  177. .oprofile_cpu_type = "ppc64/970MP",
  178. .oprofile_type = PPC_OPROFILE_POWER4,
  179. .platform = "ppc970",
  180. },
  181. { /* PPC970MP */
  182. .pvr_mask = 0xffff0000,
  183. .pvr_value = 0x00440000,
  184. .cpu_name = "PPC970MP",
  185. .cpu_features = CPU_FTRS_PPC970,
  186. .cpu_user_features = COMMON_USER_POWER4 |
  187. PPC_FEATURE_HAS_ALTIVEC_COMP,
  188. .mmu_features = MMU_FTRS_PPC970,
  189. .icache_bsize = 128,
  190. .dcache_bsize = 128,
  191. .num_pmcs = 8,
  192. .pmc_type = PPC_PMC_IBM,
  193. .cpu_setup = __setup_cpu_ppc970MP,
  194. .cpu_restore = __restore_cpu_ppc970,
  195. .oprofile_cpu_type = "ppc64/970MP",
  196. .oprofile_type = PPC_OPROFILE_POWER4,
  197. .platform = "ppc970",
  198. },
  199. { /* PPC970GX */
  200. .pvr_mask = 0xffff0000,
  201. .pvr_value = 0x00450000,
  202. .cpu_name = "PPC970GX",
  203. .cpu_features = CPU_FTRS_PPC970,
  204. .cpu_user_features = COMMON_USER_POWER4 |
  205. PPC_FEATURE_HAS_ALTIVEC_COMP,
  206. .mmu_features = MMU_FTRS_PPC970,
  207. .icache_bsize = 128,
  208. .dcache_bsize = 128,
  209. .num_pmcs = 8,
  210. .pmc_type = PPC_PMC_IBM,
  211. .cpu_setup = __setup_cpu_ppc970,
  212. .oprofile_cpu_type = "ppc64/970",
  213. .oprofile_type = PPC_OPROFILE_POWER4,
  214. .platform = "ppc970",
  215. },
  216. { /* Power5 GR */
  217. .pvr_mask = 0xffff0000,
  218. .pvr_value = 0x003a0000,
  219. .cpu_name = "POWER5 (gr)",
  220. .cpu_features = CPU_FTRS_POWER5,
  221. .cpu_user_features = COMMON_USER_POWER5,
  222. .mmu_features = MMU_FTRS_POWER5,
  223. .icache_bsize = 128,
  224. .dcache_bsize = 128,
  225. .num_pmcs = 6,
  226. .pmc_type = PPC_PMC_IBM,
  227. .oprofile_cpu_type = "ppc64/power5",
  228. .oprofile_type = PPC_OPROFILE_POWER4,
  229. /* SIHV / SIPR bits are implemented on POWER4+ (GQ)
  230. * and above but only works on POWER5 and above
  231. */
  232. .oprofile_mmcra_sihv = MMCRA_SIHV,
  233. .oprofile_mmcra_sipr = MMCRA_SIPR,
  234. .platform = "power5",
  235. },
  236. { /* Power5++ */
  237. .pvr_mask = 0xffffff00,
  238. .pvr_value = 0x003b0300,
  239. .cpu_name = "POWER5+ (gs)",
  240. .cpu_features = CPU_FTRS_POWER5,
  241. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  242. .mmu_features = MMU_FTRS_POWER5,
  243. .icache_bsize = 128,
  244. .dcache_bsize = 128,
  245. .num_pmcs = 6,
  246. .oprofile_cpu_type = "ppc64/power5++",
  247. .oprofile_type = PPC_OPROFILE_POWER4,
  248. .oprofile_mmcra_sihv = MMCRA_SIHV,
  249. .oprofile_mmcra_sipr = MMCRA_SIPR,
  250. .platform = "power5+",
  251. },
  252. { /* Power5 GS */
  253. .pvr_mask = 0xffff0000,
  254. .pvr_value = 0x003b0000,
  255. .cpu_name = "POWER5+ (gs)",
  256. .cpu_features = CPU_FTRS_POWER5,
  257. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  258. .mmu_features = MMU_FTRS_POWER5,
  259. .icache_bsize = 128,
  260. .dcache_bsize = 128,
  261. .num_pmcs = 6,
  262. .pmc_type = PPC_PMC_IBM,
  263. .oprofile_cpu_type = "ppc64/power5+",
  264. .oprofile_type = PPC_OPROFILE_POWER4,
  265. .oprofile_mmcra_sihv = MMCRA_SIHV,
  266. .oprofile_mmcra_sipr = MMCRA_SIPR,
  267. .platform = "power5+",
  268. },
  269. { /* POWER6 in P5+ mode; 2.04-compliant processor */
  270. .pvr_mask = 0xffffffff,
  271. .pvr_value = 0x0f000001,
  272. .cpu_name = "POWER5+",
  273. .cpu_features = CPU_FTRS_POWER5,
  274. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  275. .mmu_features = MMU_FTRS_POWER5,
  276. .icache_bsize = 128,
  277. .dcache_bsize = 128,
  278. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  279. .oprofile_type = PPC_OPROFILE_POWER4,
  280. .platform = "power5+",
  281. },
  282. { /* Power6 */
  283. .pvr_mask = 0xffff0000,
  284. .pvr_value = 0x003e0000,
  285. .cpu_name = "POWER6 (raw)",
  286. .cpu_features = CPU_FTRS_POWER6,
  287. .cpu_user_features = COMMON_USER_POWER6 |
  288. PPC_FEATURE_POWER6_EXT,
  289. .mmu_features = MMU_FTRS_POWER6,
  290. .icache_bsize = 128,
  291. .dcache_bsize = 128,
  292. .num_pmcs = 6,
  293. .pmc_type = PPC_PMC_IBM,
  294. .oprofile_cpu_type = "ppc64/power6",
  295. .oprofile_type = PPC_OPROFILE_POWER4,
  296. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  297. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  298. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  299. POWER6_MMCRA_OTHER,
  300. .platform = "power6x",
  301. },
  302. { /* 2.05-compliant processor, i.e. Power6 "architected" mode */
  303. .pvr_mask = 0xffffffff,
  304. .pvr_value = 0x0f000002,
  305. .cpu_name = "POWER6 (architected)",
  306. .cpu_features = CPU_FTRS_POWER6,
  307. .cpu_user_features = COMMON_USER_POWER6,
  308. .mmu_features = MMU_FTRS_POWER6,
  309. .icache_bsize = 128,
  310. .dcache_bsize = 128,
  311. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  312. .oprofile_type = PPC_OPROFILE_POWER4,
  313. .platform = "power6",
  314. },
  315. { /* 2.06-compliant processor, i.e. Power7 "architected" mode */
  316. .pvr_mask = 0xffffffff,
  317. .pvr_value = 0x0f000003,
  318. .cpu_name = "POWER7 (architected)",
  319. .cpu_features = CPU_FTRS_POWER7,
  320. .cpu_user_features = COMMON_USER_POWER7,
  321. .cpu_user_features2 = COMMON_USER2_POWER7,
  322. .mmu_features = MMU_FTRS_POWER7,
  323. .icache_bsize = 128,
  324. .dcache_bsize = 128,
  325. .oprofile_type = PPC_OPROFILE_POWER4,
  326. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  327. .cpu_setup = __setup_cpu_power7,
  328. .cpu_restore = __restore_cpu_power7,
  329. .machine_check_early = __machine_check_early_realmode_p7,
  330. .platform = "power7",
  331. },
  332. { /* 2.07-compliant processor, i.e. Power8 "architected" mode */
  333. .pvr_mask = 0xffffffff,
  334. .pvr_value = 0x0f000004,
  335. .cpu_name = "POWER8 (architected)",
  336. .cpu_features = CPU_FTRS_POWER8,
  337. .cpu_user_features = COMMON_USER_POWER8,
  338. .cpu_user_features2 = COMMON_USER2_POWER8,
  339. .mmu_features = MMU_FTRS_POWER8,
  340. .icache_bsize = 128,
  341. .dcache_bsize = 128,
  342. .oprofile_type = PPC_OPROFILE_INVALID,
  343. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  344. .cpu_setup = __setup_cpu_power8,
  345. .cpu_restore = __restore_cpu_power8,
  346. .machine_check_early = __machine_check_early_realmode_p8,
  347. .platform = "power8",
  348. },
  349. { /* 3.00-compliant processor, i.e. Power9 "architected" mode */
  350. .pvr_mask = 0xffffffff,
  351. .pvr_value = 0x0f000005,
  352. .cpu_name = "POWER9 (architected)",
  353. .cpu_features = CPU_FTRS_POWER9,
  354. .cpu_user_features = COMMON_USER_POWER9,
  355. .cpu_user_features2 = COMMON_USER2_POWER9,
  356. .mmu_features = MMU_FTRS_POWER9,
  357. .icache_bsize = 128,
  358. .dcache_bsize = 128,
  359. .oprofile_type = PPC_OPROFILE_INVALID,
  360. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  361. .cpu_setup = __setup_cpu_power9,
  362. .cpu_restore = __restore_cpu_power9,
  363. .platform = "power9",
  364. },
  365. { /* Power7 */
  366. .pvr_mask = 0xffff0000,
  367. .pvr_value = 0x003f0000,
  368. .cpu_name = "POWER7 (raw)",
  369. .cpu_features = CPU_FTRS_POWER7,
  370. .cpu_user_features = COMMON_USER_POWER7,
  371. .cpu_user_features2 = COMMON_USER2_POWER7,
  372. .mmu_features = MMU_FTRS_POWER7,
  373. .icache_bsize = 128,
  374. .dcache_bsize = 128,
  375. .num_pmcs = 6,
  376. .pmc_type = PPC_PMC_IBM,
  377. .oprofile_cpu_type = "ppc64/power7",
  378. .oprofile_type = PPC_OPROFILE_POWER4,
  379. .cpu_setup = __setup_cpu_power7,
  380. .cpu_restore = __restore_cpu_power7,
  381. .machine_check_early = __machine_check_early_realmode_p7,
  382. .platform = "power7",
  383. },
  384. { /* Power7+ */
  385. .pvr_mask = 0xffff0000,
  386. .pvr_value = 0x004A0000,
  387. .cpu_name = "POWER7+ (raw)",
  388. .cpu_features = CPU_FTRS_POWER7,
  389. .cpu_user_features = COMMON_USER_POWER7,
  390. .cpu_user_features2 = COMMON_USER2_POWER7,
  391. .mmu_features = MMU_FTRS_POWER7,
  392. .icache_bsize = 128,
  393. .dcache_bsize = 128,
  394. .num_pmcs = 6,
  395. .pmc_type = PPC_PMC_IBM,
  396. .oprofile_cpu_type = "ppc64/power7",
  397. .oprofile_type = PPC_OPROFILE_POWER4,
  398. .cpu_setup = __setup_cpu_power7,
  399. .cpu_restore = __restore_cpu_power7,
  400. .machine_check_early = __machine_check_early_realmode_p7,
  401. .platform = "power7+",
  402. },
  403. { /* Power8E */
  404. .pvr_mask = 0xffff0000,
  405. .pvr_value = 0x004b0000,
  406. .cpu_name = "POWER8E (raw)",
  407. .cpu_features = CPU_FTRS_POWER8E,
  408. .cpu_user_features = COMMON_USER_POWER8,
  409. .cpu_user_features2 = COMMON_USER2_POWER8,
  410. .mmu_features = MMU_FTRS_POWER8,
  411. .icache_bsize = 128,
  412. .dcache_bsize = 128,
  413. .num_pmcs = 6,
  414. .pmc_type = PPC_PMC_IBM,
  415. .oprofile_cpu_type = "ppc64/power8",
  416. .oprofile_type = PPC_OPROFILE_INVALID,
  417. .cpu_setup = __setup_cpu_power8,
  418. .cpu_restore = __restore_cpu_power8,
  419. .machine_check_early = __machine_check_early_realmode_p8,
  420. .platform = "power8",
  421. },
  422. { /* Power8NVL */
  423. .pvr_mask = 0xffff0000,
  424. .pvr_value = 0x004c0000,
  425. .cpu_name = "POWER8NVL (raw)",
  426. .cpu_features = CPU_FTRS_POWER8,
  427. .cpu_user_features = COMMON_USER_POWER8,
  428. .cpu_user_features2 = COMMON_USER2_POWER8,
  429. .mmu_features = MMU_FTRS_POWER8,
  430. .icache_bsize = 128,
  431. .dcache_bsize = 128,
  432. .num_pmcs = 6,
  433. .pmc_type = PPC_PMC_IBM,
  434. .oprofile_cpu_type = "ppc64/power8",
  435. .oprofile_type = PPC_OPROFILE_INVALID,
  436. .cpu_setup = __setup_cpu_power8,
  437. .cpu_restore = __restore_cpu_power8,
  438. .machine_check_early = __machine_check_early_realmode_p8,
  439. .platform = "power8",
  440. },
  441. { /* Power8 */
  442. .pvr_mask = 0xffff0000,
  443. .pvr_value = 0x004d0000,
  444. .cpu_name = "POWER8 (raw)",
  445. .cpu_features = CPU_FTRS_POWER8,
  446. .cpu_user_features = COMMON_USER_POWER8,
  447. .cpu_user_features2 = COMMON_USER2_POWER8,
  448. .mmu_features = MMU_FTRS_POWER8,
  449. .icache_bsize = 128,
  450. .dcache_bsize = 128,
  451. .num_pmcs = 6,
  452. .pmc_type = PPC_PMC_IBM,
  453. .oprofile_cpu_type = "ppc64/power8",
  454. .oprofile_type = PPC_OPROFILE_INVALID,
  455. .cpu_setup = __setup_cpu_power8,
  456. .cpu_restore = __restore_cpu_power8,
  457. .machine_check_early = __machine_check_early_realmode_p8,
  458. .platform = "power8",
  459. },
  460. { /* Power9 DD2.0 */
  461. .pvr_mask = 0xffffefff,
  462. .pvr_value = 0x004e0200,
  463. .cpu_name = "POWER9 (raw)",
  464. .cpu_features = CPU_FTRS_POWER9_DD2_0,
  465. .cpu_user_features = COMMON_USER_POWER9,
  466. .cpu_user_features2 = COMMON_USER2_POWER9,
  467. .mmu_features = MMU_FTRS_POWER9,
  468. .icache_bsize = 128,
  469. .dcache_bsize = 128,
  470. .num_pmcs = 6,
  471. .pmc_type = PPC_PMC_IBM,
  472. .oprofile_cpu_type = "ppc64/power9",
  473. .oprofile_type = PPC_OPROFILE_INVALID,
  474. .cpu_setup = __setup_cpu_power9,
  475. .cpu_restore = __restore_cpu_power9,
  476. .machine_check_early = __machine_check_early_realmode_p9,
  477. .platform = "power9",
  478. },
  479. { /* Power9 DD 2.1 */
  480. .pvr_mask = 0xffffefff,
  481. .pvr_value = 0x004e0201,
  482. .cpu_name = "POWER9 (raw)",
  483. .cpu_features = CPU_FTRS_POWER9_DD2_1,
  484. .cpu_user_features = COMMON_USER_POWER9,
  485. .cpu_user_features2 = COMMON_USER2_POWER9,
  486. .mmu_features = MMU_FTRS_POWER9,
  487. .icache_bsize = 128,
  488. .dcache_bsize = 128,
  489. .num_pmcs = 6,
  490. .pmc_type = PPC_PMC_IBM,
  491. .oprofile_cpu_type = "ppc64/power9",
  492. .oprofile_type = PPC_OPROFILE_INVALID,
  493. .cpu_setup = __setup_cpu_power9,
  494. .cpu_restore = __restore_cpu_power9,
  495. .machine_check_early = __machine_check_early_realmode_p9,
  496. .platform = "power9",
  497. },
  498. { /* Power9 DD2.2 or later */
  499. .pvr_mask = 0xffff0000,
  500. .pvr_value = 0x004e0000,
  501. .cpu_name = "POWER9 (raw)",
  502. .cpu_features = CPU_FTRS_POWER9_DD2_2,
  503. .cpu_user_features = COMMON_USER_POWER9,
  504. .cpu_user_features2 = COMMON_USER2_POWER9,
  505. .mmu_features = MMU_FTRS_POWER9,
  506. .icache_bsize = 128,
  507. .dcache_bsize = 128,
  508. .num_pmcs = 6,
  509. .pmc_type = PPC_PMC_IBM,
  510. .oprofile_cpu_type = "ppc64/power9",
  511. .oprofile_type = PPC_OPROFILE_INVALID,
  512. .cpu_setup = __setup_cpu_power9,
  513. .cpu_restore = __restore_cpu_power9,
  514. .machine_check_early = __machine_check_early_realmode_p9,
  515. .platform = "power9",
  516. },
  517. { /* Cell Broadband Engine */
  518. .pvr_mask = 0xffff0000,
  519. .pvr_value = 0x00700000,
  520. .cpu_name = "Cell Broadband Engine",
  521. .cpu_features = CPU_FTRS_CELL,
  522. .cpu_user_features = COMMON_USER_PPC64 |
  523. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP |
  524. PPC_FEATURE_SMT,
  525. .mmu_features = MMU_FTRS_CELL,
  526. .icache_bsize = 128,
  527. .dcache_bsize = 128,
  528. .num_pmcs = 4,
  529. .pmc_type = PPC_PMC_IBM,
  530. .oprofile_cpu_type = "ppc64/cell-be",
  531. .oprofile_type = PPC_OPROFILE_CELL,
  532. .platform = "ppc-cell-be",
  533. },
  534. { /* PA Semi PA6T */
  535. .pvr_mask = 0x7fff0000,
  536. .pvr_value = 0x00900000,
  537. .cpu_name = "PA6T",
  538. .cpu_features = CPU_FTRS_PA6T,
  539. .cpu_user_features = COMMON_USER_PA6T,
  540. .mmu_features = MMU_FTRS_PA6T,
  541. .icache_bsize = 64,
  542. .dcache_bsize = 64,
  543. .num_pmcs = 6,
  544. .pmc_type = PPC_PMC_PA6T,
  545. .cpu_setup = __setup_cpu_pa6t,
  546. .cpu_restore = __restore_cpu_pa6t,
  547. .oprofile_cpu_type = "ppc64/pa6t",
  548. .oprofile_type = PPC_OPROFILE_PA6T,
  549. .platform = "pa6t",
  550. },
  551. { /* default match */
  552. .pvr_mask = 0x00000000,
  553. .pvr_value = 0x00000000,
  554. .cpu_name = "POWER5 (compatible)",
  555. .cpu_features = CPU_FTRS_COMPATIBLE,
  556. .cpu_user_features = COMMON_USER_PPC64,
  557. .mmu_features = MMU_FTRS_POWER,
  558. .icache_bsize = 128,
  559. .dcache_bsize = 128,
  560. .num_pmcs = 6,
  561. .pmc_type = PPC_PMC_IBM,
  562. .platform = "power5",
  563. }
  564. #endif /* CONFIG_PPC_BOOK3S_64 */
  565. #ifdef CONFIG_PPC32
  566. #ifdef CONFIG_PPC_BOOK3S_32
  567. { /* 601 */
  568. .pvr_mask = 0xffff0000,
  569. .pvr_value = 0x00010000,
  570. .cpu_name = "601",
  571. .cpu_features = CPU_FTRS_PPC601,
  572. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  573. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  574. .mmu_features = MMU_FTR_HPTE_TABLE,
  575. .icache_bsize = 32,
  576. .dcache_bsize = 32,
  577. .machine_check = machine_check_generic,
  578. .platform = "ppc601",
  579. },
  580. { /* 603 */
  581. .pvr_mask = 0xffff0000,
  582. .pvr_value = 0x00030000,
  583. .cpu_name = "603",
  584. .cpu_features = CPU_FTRS_603,
  585. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  586. .mmu_features = 0,
  587. .icache_bsize = 32,
  588. .dcache_bsize = 32,
  589. .cpu_setup = __setup_cpu_603,
  590. .machine_check = machine_check_generic,
  591. .platform = "ppc603",
  592. },
  593. { /* 603e */
  594. .pvr_mask = 0xffff0000,
  595. .pvr_value = 0x00060000,
  596. .cpu_name = "603e",
  597. .cpu_features = CPU_FTRS_603,
  598. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  599. .mmu_features = 0,
  600. .icache_bsize = 32,
  601. .dcache_bsize = 32,
  602. .cpu_setup = __setup_cpu_603,
  603. .machine_check = machine_check_generic,
  604. .platform = "ppc603",
  605. },
  606. { /* 603ev */
  607. .pvr_mask = 0xffff0000,
  608. .pvr_value = 0x00070000,
  609. .cpu_name = "603ev",
  610. .cpu_features = CPU_FTRS_603,
  611. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  612. .mmu_features = 0,
  613. .icache_bsize = 32,
  614. .dcache_bsize = 32,
  615. .cpu_setup = __setup_cpu_603,
  616. .machine_check = machine_check_generic,
  617. .platform = "ppc603",
  618. },
  619. { /* 604 */
  620. .pvr_mask = 0xffff0000,
  621. .pvr_value = 0x00040000,
  622. .cpu_name = "604",
  623. .cpu_features = CPU_FTRS_604,
  624. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  625. .mmu_features = MMU_FTR_HPTE_TABLE,
  626. .icache_bsize = 32,
  627. .dcache_bsize = 32,
  628. .num_pmcs = 2,
  629. .cpu_setup = __setup_cpu_604,
  630. .machine_check = machine_check_generic,
  631. .platform = "ppc604",
  632. },
  633. { /* 604e */
  634. .pvr_mask = 0xfffff000,
  635. .pvr_value = 0x00090000,
  636. .cpu_name = "604e",
  637. .cpu_features = CPU_FTRS_604,
  638. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  639. .mmu_features = MMU_FTR_HPTE_TABLE,
  640. .icache_bsize = 32,
  641. .dcache_bsize = 32,
  642. .num_pmcs = 4,
  643. .cpu_setup = __setup_cpu_604,
  644. .machine_check = machine_check_generic,
  645. .platform = "ppc604",
  646. },
  647. { /* 604r */
  648. .pvr_mask = 0xffff0000,
  649. .pvr_value = 0x00090000,
  650. .cpu_name = "604r",
  651. .cpu_features = CPU_FTRS_604,
  652. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  653. .mmu_features = MMU_FTR_HPTE_TABLE,
  654. .icache_bsize = 32,
  655. .dcache_bsize = 32,
  656. .num_pmcs = 4,
  657. .cpu_setup = __setup_cpu_604,
  658. .machine_check = machine_check_generic,
  659. .platform = "ppc604",
  660. },
  661. { /* 604ev */
  662. .pvr_mask = 0xffff0000,
  663. .pvr_value = 0x000a0000,
  664. .cpu_name = "604ev",
  665. .cpu_features = CPU_FTRS_604,
  666. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  667. .mmu_features = MMU_FTR_HPTE_TABLE,
  668. .icache_bsize = 32,
  669. .dcache_bsize = 32,
  670. .num_pmcs = 4,
  671. .cpu_setup = __setup_cpu_604,
  672. .machine_check = machine_check_generic,
  673. .platform = "ppc604",
  674. },
  675. { /* 740/750 (0x4202, don't support TAU ?) */
  676. .pvr_mask = 0xffffffff,
  677. .pvr_value = 0x00084202,
  678. .cpu_name = "740/750",
  679. .cpu_features = CPU_FTRS_740_NOTAU,
  680. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  681. .mmu_features = MMU_FTR_HPTE_TABLE,
  682. .icache_bsize = 32,
  683. .dcache_bsize = 32,
  684. .num_pmcs = 4,
  685. .cpu_setup = __setup_cpu_750,
  686. .machine_check = machine_check_generic,
  687. .platform = "ppc750",
  688. },
  689. { /* 750CX (80100 and 8010x?) */
  690. .pvr_mask = 0xfffffff0,
  691. .pvr_value = 0x00080100,
  692. .cpu_name = "750CX",
  693. .cpu_features = CPU_FTRS_750,
  694. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  695. .mmu_features = MMU_FTR_HPTE_TABLE,
  696. .icache_bsize = 32,
  697. .dcache_bsize = 32,
  698. .num_pmcs = 4,
  699. .cpu_setup = __setup_cpu_750cx,
  700. .machine_check = machine_check_generic,
  701. .platform = "ppc750",
  702. },
  703. { /* 750CX (82201 and 82202) */
  704. .pvr_mask = 0xfffffff0,
  705. .pvr_value = 0x00082200,
  706. .cpu_name = "750CX",
  707. .cpu_features = CPU_FTRS_750,
  708. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  709. .mmu_features = MMU_FTR_HPTE_TABLE,
  710. .icache_bsize = 32,
  711. .dcache_bsize = 32,
  712. .num_pmcs = 4,
  713. .pmc_type = PPC_PMC_IBM,
  714. .cpu_setup = __setup_cpu_750cx,
  715. .machine_check = machine_check_generic,
  716. .platform = "ppc750",
  717. },
  718. { /* 750CXe (82214) */
  719. .pvr_mask = 0xfffffff0,
  720. .pvr_value = 0x00082210,
  721. .cpu_name = "750CXe",
  722. .cpu_features = CPU_FTRS_750,
  723. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  724. .mmu_features = MMU_FTR_HPTE_TABLE,
  725. .icache_bsize = 32,
  726. .dcache_bsize = 32,
  727. .num_pmcs = 4,
  728. .pmc_type = PPC_PMC_IBM,
  729. .cpu_setup = __setup_cpu_750cx,
  730. .machine_check = machine_check_generic,
  731. .platform = "ppc750",
  732. },
  733. { /* 750CXe "Gekko" (83214) */
  734. .pvr_mask = 0xffffffff,
  735. .pvr_value = 0x00083214,
  736. .cpu_name = "750CXe",
  737. .cpu_features = CPU_FTRS_750,
  738. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  739. .mmu_features = MMU_FTR_HPTE_TABLE,
  740. .icache_bsize = 32,
  741. .dcache_bsize = 32,
  742. .num_pmcs = 4,
  743. .pmc_type = PPC_PMC_IBM,
  744. .cpu_setup = __setup_cpu_750cx,
  745. .machine_check = machine_check_generic,
  746. .platform = "ppc750",
  747. },
  748. { /* 750CL (and "Broadway") */
  749. .pvr_mask = 0xfffff0e0,
  750. .pvr_value = 0x00087000,
  751. .cpu_name = "750CL",
  752. .cpu_features = CPU_FTRS_750CL,
  753. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  754. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  755. .icache_bsize = 32,
  756. .dcache_bsize = 32,
  757. .num_pmcs = 4,
  758. .pmc_type = PPC_PMC_IBM,
  759. .cpu_setup = __setup_cpu_750,
  760. .machine_check = machine_check_generic,
  761. .platform = "ppc750",
  762. .oprofile_cpu_type = "ppc/750",
  763. .oprofile_type = PPC_OPROFILE_G4,
  764. },
  765. { /* 745/755 */
  766. .pvr_mask = 0xfffff000,
  767. .pvr_value = 0x00083000,
  768. .cpu_name = "745/755",
  769. .cpu_features = CPU_FTRS_750,
  770. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  771. .mmu_features = MMU_FTR_HPTE_TABLE,
  772. .icache_bsize = 32,
  773. .dcache_bsize = 32,
  774. .num_pmcs = 4,
  775. .pmc_type = PPC_PMC_IBM,
  776. .cpu_setup = __setup_cpu_750,
  777. .machine_check = machine_check_generic,
  778. .platform = "ppc750",
  779. },
  780. { /* 750FX rev 1.x */
  781. .pvr_mask = 0xffffff00,
  782. .pvr_value = 0x70000100,
  783. .cpu_name = "750FX",
  784. .cpu_features = CPU_FTRS_750FX1,
  785. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  786. .mmu_features = MMU_FTR_HPTE_TABLE,
  787. .icache_bsize = 32,
  788. .dcache_bsize = 32,
  789. .num_pmcs = 4,
  790. .pmc_type = PPC_PMC_IBM,
  791. .cpu_setup = __setup_cpu_750,
  792. .machine_check = machine_check_generic,
  793. .platform = "ppc750",
  794. .oprofile_cpu_type = "ppc/750",
  795. .oprofile_type = PPC_OPROFILE_G4,
  796. },
  797. { /* 750FX rev 2.0 must disable HID0[DPM] */
  798. .pvr_mask = 0xffffffff,
  799. .pvr_value = 0x70000200,
  800. .cpu_name = "750FX",
  801. .cpu_features = CPU_FTRS_750FX2,
  802. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  803. .mmu_features = MMU_FTR_HPTE_TABLE,
  804. .icache_bsize = 32,
  805. .dcache_bsize = 32,
  806. .num_pmcs = 4,
  807. .pmc_type = PPC_PMC_IBM,
  808. .cpu_setup = __setup_cpu_750,
  809. .machine_check = machine_check_generic,
  810. .platform = "ppc750",
  811. .oprofile_cpu_type = "ppc/750",
  812. .oprofile_type = PPC_OPROFILE_G4,
  813. },
  814. { /* 750FX (All revs except 2.0) */
  815. .pvr_mask = 0xffff0000,
  816. .pvr_value = 0x70000000,
  817. .cpu_name = "750FX",
  818. .cpu_features = CPU_FTRS_750FX,
  819. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  820. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  821. .icache_bsize = 32,
  822. .dcache_bsize = 32,
  823. .num_pmcs = 4,
  824. .pmc_type = PPC_PMC_IBM,
  825. .cpu_setup = __setup_cpu_750fx,
  826. .machine_check = machine_check_generic,
  827. .platform = "ppc750",
  828. .oprofile_cpu_type = "ppc/750",
  829. .oprofile_type = PPC_OPROFILE_G4,
  830. },
  831. { /* 750GX */
  832. .pvr_mask = 0xffff0000,
  833. .pvr_value = 0x70020000,
  834. .cpu_name = "750GX",
  835. .cpu_features = CPU_FTRS_750GX,
  836. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  837. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  838. .icache_bsize = 32,
  839. .dcache_bsize = 32,
  840. .num_pmcs = 4,
  841. .pmc_type = PPC_PMC_IBM,
  842. .cpu_setup = __setup_cpu_750fx,
  843. .machine_check = machine_check_generic,
  844. .platform = "ppc750",
  845. .oprofile_cpu_type = "ppc/750",
  846. .oprofile_type = PPC_OPROFILE_G4,
  847. },
  848. { /* 740/750 (L2CR bit need fixup for 740) */
  849. .pvr_mask = 0xffff0000,
  850. .pvr_value = 0x00080000,
  851. .cpu_name = "740/750",
  852. .cpu_features = CPU_FTRS_740,
  853. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  854. .mmu_features = MMU_FTR_HPTE_TABLE,
  855. .icache_bsize = 32,
  856. .dcache_bsize = 32,
  857. .num_pmcs = 4,
  858. .pmc_type = PPC_PMC_IBM,
  859. .cpu_setup = __setup_cpu_750,
  860. .machine_check = machine_check_generic,
  861. .platform = "ppc750",
  862. },
  863. { /* 7400 rev 1.1 ? (no TAU) */
  864. .pvr_mask = 0xffffffff,
  865. .pvr_value = 0x000c1101,
  866. .cpu_name = "7400 (1.1)",
  867. .cpu_features = CPU_FTRS_7400_NOTAU,
  868. .cpu_user_features = COMMON_USER |
  869. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  870. .mmu_features = MMU_FTR_HPTE_TABLE,
  871. .icache_bsize = 32,
  872. .dcache_bsize = 32,
  873. .num_pmcs = 4,
  874. .pmc_type = PPC_PMC_G4,
  875. .cpu_setup = __setup_cpu_7400,
  876. .machine_check = machine_check_generic,
  877. .platform = "ppc7400",
  878. },
  879. { /* 7400 */
  880. .pvr_mask = 0xffff0000,
  881. .pvr_value = 0x000c0000,
  882. .cpu_name = "7400",
  883. .cpu_features = CPU_FTRS_7400,
  884. .cpu_user_features = COMMON_USER |
  885. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  886. .mmu_features = MMU_FTR_HPTE_TABLE,
  887. .icache_bsize = 32,
  888. .dcache_bsize = 32,
  889. .num_pmcs = 4,
  890. .pmc_type = PPC_PMC_G4,
  891. .cpu_setup = __setup_cpu_7400,
  892. .machine_check = machine_check_generic,
  893. .platform = "ppc7400",
  894. },
  895. { /* 7410 */
  896. .pvr_mask = 0xffff0000,
  897. .pvr_value = 0x800c0000,
  898. .cpu_name = "7410",
  899. .cpu_features = CPU_FTRS_7400,
  900. .cpu_user_features = COMMON_USER |
  901. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  902. .mmu_features = MMU_FTR_HPTE_TABLE,
  903. .icache_bsize = 32,
  904. .dcache_bsize = 32,
  905. .num_pmcs = 4,
  906. .pmc_type = PPC_PMC_G4,
  907. .cpu_setup = __setup_cpu_7410,
  908. .machine_check = machine_check_generic,
  909. .platform = "ppc7400",
  910. },
  911. { /* 7450 2.0 - no doze/nap */
  912. .pvr_mask = 0xffffffff,
  913. .pvr_value = 0x80000200,
  914. .cpu_name = "7450",
  915. .cpu_features = CPU_FTRS_7450_20,
  916. .cpu_user_features = COMMON_USER |
  917. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  918. .mmu_features = MMU_FTR_HPTE_TABLE,
  919. .icache_bsize = 32,
  920. .dcache_bsize = 32,
  921. .num_pmcs = 6,
  922. .pmc_type = PPC_PMC_G4,
  923. .cpu_setup = __setup_cpu_745x,
  924. .oprofile_cpu_type = "ppc/7450",
  925. .oprofile_type = PPC_OPROFILE_G4,
  926. .machine_check = machine_check_generic,
  927. .platform = "ppc7450",
  928. },
  929. { /* 7450 2.1 */
  930. .pvr_mask = 0xffffffff,
  931. .pvr_value = 0x80000201,
  932. .cpu_name = "7450",
  933. .cpu_features = CPU_FTRS_7450_21,
  934. .cpu_user_features = COMMON_USER |
  935. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  936. .mmu_features = MMU_FTR_HPTE_TABLE,
  937. .icache_bsize = 32,
  938. .dcache_bsize = 32,
  939. .num_pmcs = 6,
  940. .pmc_type = PPC_PMC_G4,
  941. .cpu_setup = __setup_cpu_745x,
  942. .oprofile_cpu_type = "ppc/7450",
  943. .oprofile_type = PPC_OPROFILE_G4,
  944. .machine_check = machine_check_generic,
  945. .platform = "ppc7450",
  946. },
  947. { /* 7450 2.3 and newer */
  948. .pvr_mask = 0xffff0000,
  949. .pvr_value = 0x80000000,
  950. .cpu_name = "7450",
  951. .cpu_features = CPU_FTRS_7450_23,
  952. .cpu_user_features = COMMON_USER |
  953. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  954. .mmu_features = MMU_FTR_HPTE_TABLE,
  955. .icache_bsize = 32,
  956. .dcache_bsize = 32,
  957. .num_pmcs = 6,
  958. .pmc_type = PPC_PMC_G4,
  959. .cpu_setup = __setup_cpu_745x,
  960. .oprofile_cpu_type = "ppc/7450",
  961. .oprofile_type = PPC_OPROFILE_G4,
  962. .machine_check = machine_check_generic,
  963. .platform = "ppc7450",
  964. },
  965. { /* 7455 rev 1.x */
  966. .pvr_mask = 0xffffff00,
  967. .pvr_value = 0x80010100,
  968. .cpu_name = "7455",
  969. .cpu_features = CPU_FTRS_7455_1,
  970. .cpu_user_features = COMMON_USER |
  971. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  972. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  973. .icache_bsize = 32,
  974. .dcache_bsize = 32,
  975. .num_pmcs = 6,
  976. .pmc_type = PPC_PMC_G4,
  977. .cpu_setup = __setup_cpu_745x,
  978. .oprofile_cpu_type = "ppc/7450",
  979. .oprofile_type = PPC_OPROFILE_G4,
  980. .machine_check = machine_check_generic,
  981. .platform = "ppc7450",
  982. },
  983. { /* 7455 rev 2.0 */
  984. .pvr_mask = 0xffffffff,
  985. .pvr_value = 0x80010200,
  986. .cpu_name = "7455",
  987. .cpu_features = CPU_FTRS_7455_20,
  988. .cpu_user_features = COMMON_USER |
  989. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  990. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  991. .icache_bsize = 32,
  992. .dcache_bsize = 32,
  993. .num_pmcs = 6,
  994. .pmc_type = PPC_PMC_G4,
  995. .cpu_setup = __setup_cpu_745x,
  996. .oprofile_cpu_type = "ppc/7450",
  997. .oprofile_type = PPC_OPROFILE_G4,
  998. .machine_check = machine_check_generic,
  999. .platform = "ppc7450",
  1000. },
  1001. { /* 7455 others */
  1002. .pvr_mask = 0xffff0000,
  1003. .pvr_value = 0x80010000,
  1004. .cpu_name = "7455",
  1005. .cpu_features = CPU_FTRS_7455,
  1006. .cpu_user_features = COMMON_USER |
  1007. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1008. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1009. .icache_bsize = 32,
  1010. .dcache_bsize = 32,
  1011. .num_pmcs = 6,
  1012. .pmc_type = PPC_PMC_G4,
  1013. .cpu_setup = __setup_cpu_745x,
  1014. .oprofile_cpu_type = "ppc/7450",
  1015. .oprofile_type = PPC_OPROFILE_G4,
  1016. .machine_check = machine_check_generic,
  1017. .platform = "ppc7450",
  1018. },
  1019. { /* 7447/7457 Rev 1.0 */
  1020. .pvr_mask = 0xffffffff,
  1021. .pvr_value = 0x80020100,
  1022. .cpu_name = "7447/7457",
  1023. .cpu_features = CPU_FTRS_7447_10,
  1024. .cpu_user_features = COMMON_USER |
  1025. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1026. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1027. .icache_bsize = 32,
  1028. .dcache_bsize = 32,
  1029. .num_pmcs = 6,
  1030. .pmc_type = PPC_PMC_G4,
  1031. .cpu_setup = __setup_cpu_745x,
  1032. .oprofile_cpu_type = "ppc/7450",
  1033. .oprofile_type = PPC_OPROFILE_G4,
  1034. .machine_check = machine_check_generic,
  1035. .platform = "ppc7450",
  1036. },
  1037. { /* 7447/7457 Rev 1.1 */
  1038. .pvr_mask = 0xffffffff,
  1039. .pvr_value = 0x80020101,
  1040. .cpu_name = "7447/7457",
  1041. .cpu_features = CPU_FTRS_7447_10,
  1042. .cpu_user_features = COMMON_USER |
  1043. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1044. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1045. .icache_bsize = 32,
  1046. .dcache_bsize = 32,
  1047. .num_pmcs = 6,
  1048. .pmc_type = PPC_PMC_G4,
  1049. .cpu_setup = __setup_cpu_745x,
  1050. .oprofile_cpu_type = "ppc/7450",
  1051. .oprofile_type = PPC_OPROFILE_G4,
  1052. .machine_check = machine_check_generic,
  1053. .platform = "ppc7450",
  1054. },
  1055. { /* 7447/7457 Rev 1.2 and later */
  1056. .pvr_mask = 0xffff0000,
  1057. .pvr_value = 0x80020000,
  1058. .cpu_name = "7447/7457",
  1059. .cpu_features = CPU_FTRS_7447,
  1060. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1061. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1062. .icache_bsize = 32,
  1063. .dcache_bsize = 32,
  1064. .num_pmcs = 6,
  1065. .pmc_type = PPC_PMC_G4,
  1066. .cpu_setup = __setup_cpu_745x,
  1067. .oprofile_cpu_type = "ppc/7450",
  1068. .oprofile_type = PPC_OPROFILE_G4,
  1069. .machine_check = machine_check_generic,
  1070. .platform = "ppc7450",
  1071. },
  1072. { /* 7447A */
  1073. .pvr_mask = 0xffff0000,
  1074. .pvr_value = 0x80030000,
  1075. .cpu_name = "7447A",
  1076. .cpu_features = CPU_FTRS_7447A,
  1077. .cpu_user_features = COMMON_USER |
  1078. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1079. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1080. .icache_bsize = 32,
  1081. .dcache_bsize = 32,
  1082. .num_pmcs = 6,
  1083. .pmc_type = PPC_PMC_G4,
  1084. .cpu_setup = __setup_cpu_745x,
  1085. .oprofile_cpu_type = "ppc/7450",
  1086. .oprofile_type = PPC_OPROFILE_G4,
  1087. .machine_check = machine_check_generic,
  1088. .platform = "ppc7450",
  1089. },
  1090. { /* 7448 */
  1091. .pvr_mask = 0xffff0000,
  1092. .pvr_value = 0x80040000,
  1093. .cpu_name = "7448",
  1094. .cpu_features = CPU_FTRS_7448,
  1095. .cpu_user_features = COMMON_USER |
  1096. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1097. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1098. .icache_bsize = 32,
  1099. .dcache_bsize = 32,
  1100. .num_pmcs = 6,
  1101. .pmc_type = PPC_PMC_G4,
  1102. .cpu_setup = __setup_cpu_745x,
  1103. .oprofile_cpu_type = "ppc/7450",
  1104. .oprofile_type = PPC_OPROFILE_G4,
  1105. .machine_check = machine_check_generic,
  1106. .platform = "ppc7450",
  1107. },
  1108. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  1109. .pvr_mask = 0x7fff0000,
  1110. .pvr_value = 0x00810000,
  1111. .cpu_name = "82xx",
  1112. .cpu_features = CPU_FTRS_82XX,
  1113. .cpu_user_features = COMMON_USER,
  1114. .mmu_features = 0,
  1115. .icache_bsize = 32,
  1116. .dcache_bsize = 32,
  1117. .cpu_setup = __setup_cpu_603,
  1118. .machine_check = machine_check_generic,
  1119. .platform = "ppc603",
  1120. },
  1121. { /* All G2_LE (603e core, plus some) have the same pvr */
  1122. .pvr_mask = 0x7fff0000,
  1123. .pvr_value = 0x00820000,
  1124. .cpu_name = "G2_LE",
  1125. .cpu_features = CPU_FTRS_G2_LE,
  1126. .cpu_user_features = COMMON_USER,
  1127. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1128. .icache_bsize = 32,
  1129. .dcache_bsize = 32,
  1130. .cpu_setup = __setup_cpu_603,
  1131. .machine_check = machine_check_generic,
  1132. .platform = "ppc603",
  1133. },
  1134. #ifdef CONFIG_PPC_83xx
  1135. { /* e300c1 (a 603e core, plus some) on 83xx */
  1136. .pvr_mask = 0x7fff0000,
  1137. .pvr_value = 0x00830000,
  1138. .cpu_name = "e300c1",
  1139. .cpu_features = CPU_FTRS_E300,
  1140. .cpu_user_features = COMMON_USER,
  1141. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1142. .icache_bsize = 32,
  1143. .dcache_bsize = 32,
  1144. .cpu_setup = __setup_cpu_603,
  1145. .machine_check = machine_check_83xx,
  1146. .platform = "ppc603",
  1147. },
  1148. { /* e300c2 (an e300c1 core, plus some, minus FPU) on 83xx */
  1149. .pvr_mask = 0x7fff0000,
  1150. .pvr_value = 0x00840000,
  1151. .cpu_name = "e300c2",
  1152. .cpu_features = CPU_FTRS_E300C2,
  1153. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1154. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1155. MMU_FTR_NEED_DTLB_SW_LRU,
  1156. .icache_bsize = 32,
  1157. .dcache_bsize = 32,
  1158. .cpu_setup = __setup_cpu_603,
  1159. .machine_check = machine_check_83xx,
  1160. .platform = "ppc603",
  1161. },
  1162. { /* e300c3 (e300c1, plus one IU, half cache size) on 83xx */
  1163. .pvr_mask = 0x7fff0000,
  1164. .pvr_value = 0x00850000,
  1165. .cpu_name = "e300c3",
  1166. .cpu_features = CPU_FTRS_E300,
  1167. .cpu_user_features = COMMON_USER,
  1168. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1169. MMU_FTR_NEED_DTLB_SW_LRU,
  1170. .icache_bsize = 32,
  1171. .dcache_bsize = 32,
  1172. .cpu_setup = __setup_cpu_603,
  1173. .machine_check = machine_check_83xx,
  1174. .num_pmcs = 4,
  1175. .oprofile_cpu_type = "ppc/e300",
  1176. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1177. .platform = "ppc603",
  1178. },
  1179. { /* e300c4 (e300c1, plus one IU) */
  1180. .pvr_mask = 0x7fff0000,
  1181. .pvr_value = 0x00860000,
  1182. .cpu_name = "e300c4",
  1183. .cpu_features = CPU_FTRS_E300,
  1184. .cpu_user_features = COMMON_USER,
  1185. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1186. MMU_FTR_NEED_DTLB_SW_LRU,
  1187. .icache_bsize = 32,
  1188. .dcache_bsize = 32,
  1189. .cpu_setup = __setup_cpu_603,
  1190. .machine_check = machine_check_83xx,
  1191. .num_pmcs = 4,
  1192. .oprofile_cpu_type = "ppc/e300",
  1193. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1194. .platform = "ppc603",
  1195. },
  1196. #endif
  1197. { /* default match, we assume split I/D cache & TB (non-601)... */
  1198. .pvr_mask = 0x00000000,
  1199. .pvr_value = 0x00000000,
  1200. .cpu_name = "(generic PPC)",
  1201. .cpu_features = CPU_FTRS_CLASSIC32,
  1202. .cpu_user_features = COMMON_USER,
  1203. .mmu_features = MMU_FTR_HPTE_TABLE,
  1204. .icache_bsize = 32,
  1205. .dcache_bsize = 32,
  1206. .machine_check = machine_check_generic,
  1207. .platform = "ppc603",
  1208. },
  1209. #endif /* CONFIG_PPC_BOOK3S_32 */
  1210. #ifdef CONFIG_PPC_8xx
  1211. { /* 8xx */
  1212. .pvr_mask = 0xffff0000,
  1213. .pvr_value = PVR_8xx,
  1214. .cpu_name = "8xx",
  1215. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  1216. * if the 8xx code is there.... */
  1217. .cpu_features = CPU_FTRS_8XX,
  1218. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1219. .mmu_features = MMU_FTR_TYPE_8xx,
  1220. .icache_bsize = 16,
  1221. .dcache_bsize = 16,
  1222. .machine_check = machine_check_8xx,
  1223. .platform = "ppc823",
  1224. },
  1225. #endif /* CONFIG_PPC_8xx */
  1226. #ifdef CONFIG_40x
  1227. { /* 403GC */
  1228. .pvr_mask = 0xffffff00,
  1229. .pvr_value = 0x00200200,
  1230. .cpu_name = "403GC",
  1231. .cpu_features = CPU_FTRS_40X,
  1232. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1233. .mmu_features = MMU_FTR_TYPE_40x,
  1234. .icache_bsize = 16,
  1235. .dcache_bsize = 16,
  1236. .machine_check = machine_check_4xx,
  1237. .platform = "ppc403",
  1238. },
  1239. { /* 403GCX */
  1240. .pvr_mask = 0xffffff00,
  1241. .pvr_value = 0x00201400,
  1242. .cpu_name = "403GCX",
  1243. .cpu_features = CPU_FTRS_40X,
  1244. .cpu_user_features = PPC_FEATURE_32 |
  1245. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  1246. .mmu_features = MMU_FTR_TYPE_40x,
  1247. .icache_bsize = 16,
  1248. .dcache_bsize = 16,
  1249. .machine_check = machine_check_4xx,
  1250. .platform = "ppc403",
  1251. },
  1252. { /* 403G ?? */
  1253. .pvr_mask = 0xffff0000,
  1254. .pvr_value = 0x00200000,
  1255. .cpu_name = "403G ??",
  1256. .cpu_features = CPU_FTRS_40X,
  1257. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1258. .mmu_features = MMU_FTR_TYPE_40x,
  1259. .icache_bsize = 16,
  1260. .dcache_bsize = 16,
  1261. .machine_check = machine_check_4xx,
  1262. .platform = "ppc403",
  1263. },
  1264. { /* 405GP */
  1265. .pvr_mask = 0xffff0000,
  1266. .pvr_value = 0x40110000,
  1267. .cpu_name = "405GP",
  1268. .cpu_features = CPU_FTRS_40X,
  1269. .cpu_user_features = PPC_FEATURE_32 |
  1270. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1271. .mmu_features = MMU_FTR_TYPE_40x,
  1272. .icache_bsize = 32,
  1273. .dcache_bsize = 32,
  1274. .machine_check = machine_check_4xx,
  1275. .platform = "ppc405",
  1276. },
  1277. { /* STB 03xxx */
  1278. .pvr_mask = 0xffff0000,
  1279. .pvr_value = 0x40130000,
  1280. .cpu_name = "STB03xxx",
  1281. .cpu_features = CPU_FTRS_40X,
  1282. .cpu_user_features = PPC_FEATURE_32 |
  1283. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1284. .mmu_features = MMU_FTR_TYPE_40x,
  1285. .icache_bsize = 32,
  1286. .dcache_bsize = 32,
  1287. .machine_check = machine_check_4xx,
  1288. .platform = "ppc405",
  1289. },
  1290. { /* STB 04xxx */
  1291. .pvr_mask = 0xffff0000,
  1292. .pvr_value = 0x41810000,
  1293. .cpu_name = "STB04xxx",
  1294. .cpu_features = CPU_FTRS_40X,
  1295. .cpu_user_features = PPC_FEATURE_32 |
  1296. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1297. .mmu_features = MMU_FTR_TYPE_40x,
  1298. .icache_bsize = 32,
  1299. .dcache_bsize = 32,
  1300. .machine_check = machine_check_4xx,
  1301. .platform = "ppc405",
  1302. },
  1303. { /* NP405L */
  1304. .pvr_mask = 0xffff0000,
  1305. .pvr_value = 0x41610000,
  1306. .cpu_name = "NP405L",
  1307. .cpu_features = CPU_FTRS_40X,
  1308. .cpu_user_features = PPC_FEATURE_32 |
  1309. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1310. .mmu_features = MMU_FTR_TYPE_40x,
  1311. .icache_bsize = 32,
  1312. .dcache_bsize = 32,
  1313. .machine_check = machine_check_4xx,
  1314. .platform = "ppc405",
  1315. },
  1316. { /* NP4GS3 */
  1317. .pvr_mask = 0xffff0000,
  1318. .pvr_value = 0x40B10000,
  1319. .cpu_name = "NP4GS3",
  1320. .cpu_features = CPU_FTRS_40X,
  1321. .cpu_user_features = PPC_FEATURE_32 |
  1322. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1323. .mmu_features = MMU_FTR_TYPE_40x,
  1324. .icache_bsize = 32,
  1325. .dcache_bsize = 32,
  1326. .machine_check = machine_check_4xx,
  1327. .platform = "ppc405",
  1328. },
  1329. { /* NP405H */
  1330. .pvr_mask = 0xffff0000,
  1331. .pvr_value = 0x41410000,
  1332. .cpu_name = "NP405H",
  1333. .cpu_features = CPU_FTRS_40X,
  1334. .cpu_user_features = PPC_FEATURE_32 |
  1335. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1336. .mmu_features = MMU_FTR_TYPE_40x,
  1337. .icache_bsize = 32,
  1338. .dcache_bsize = 32,
  1339. .machine_check = machine_check_4xx,
  1340. .platform = "ppc405",
  1341. },
  1342. { /* 405GPr */
  1343. .pvr_mask = 0xffff0000,
  1344. .pvr_value = 0x50910000,
  1345. .cpu_name = "405GPr",
  1346. .cpu_features = CPU_FTRS_40X,
  1347. .cpu_user_features = PPC_FEATURE_32 |
  1348. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1349. .mmu_features = MMU_FTR_TYPE_40x,
  1350. .icache_bsize = 32,
  1351. .dcache_bsize = 32,
  1352. .machine_check = machine_check_4xx,
  1353. .platform = "ppc405",
  1354. },
  1355. { /* STBx25xx */
  1356. .pvr_mask = 0xffff0000,
  1357. .pvr_value = 0x51510000,
  1358. .cpu_name = "STBx25xx",
  1359. .cpu_features = CPU_FTRS_40X,
  1360. .cpu_user_features = PPC_FEATURE_32 |
  1361. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1362. .mmu_features = MMU_FTR_TYPE_40x,
  1363. .icache_bsize = 32,
  1364. .dcache_bsize = 32,
  1365. .machine_check = machine_check_4xx,
  1366. .platform = "ppc405",
  1367. },
  1368. { /* 405LP */
  1369. .pvr_mask = 0xffff0000,
  1370. .pvr_value = 0x41F10000,
  1371. .cpu_name = "405LP",
  1372. .cpu_features = CPU_FTRS_40X,
  1373. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1374. .mmu_features = MMU_FTR_TYPE_40x,
  1375. .icache_bsize = 32,
  1376. .dcache_bsize = 32,
  1377. .machine_check = machine_check_4xx,
  1378. .platform = "ppc405",
  1379. },
  1380. { /* Xilinx Virtex-II Pro */
  1381. .pvr_mask = 0xfffff000,
  1382. .pvr_value = 0x20010000,
  1383. .cpu_name = "Virtex-II Pro",
  1384. .cpu_features = CPU_FTRS_40X,
  1385. .cpu_user_features = PPC_FEATURE_32 |
  1386. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1387. .mmu_features = MMU_FTR_TYPE_40x,
  1388. .icache_bsize = 32,
  1389. .dcache_bsize = 32,
  1390. .machine_check = machine_check_4xx,
  1391. .platform = "ppc405",
  1392. },
  1393. { /* Xilinx Virtex-4 FX */
  1394. .pvr_mask = 0xfffff000,
  1395. .pvr_value = 0x20011000,
  1396. .cpu_name = "Virtex-4 FX",
  1397. .cpu_features = CPU_FTRS_40X,
  1398. .cpu_user_features = PPC_FEATURE_32 |
  1399. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1400. .mmu_features = MMU_FTR_TYPE_40x,
  1401. .icache_bsize = 32,
  1402. .dcache_bsize = 32,
  1403. .machine_check = machine_check_4xx,
  1404. .platform = "ppc405",
  1405. },
  1406. { /* 405EP */
  1407. .pvr_mask = 0xffff0000,
  1408. .pvr_value = 0x51210000,
  1409. .cpu_name = "405EP",
  1410. .cpu_features = CPU_FTRS_40X,
  1411. .cpu_user_features = PPC_FEATURE_32 |
  1412. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1413. .mmu_features = MMU_FTR_TYPE_40x,
  1414. .icache_bsize = 32,
  1415. .dcache_bsize = 32,
  1416. .machine_check = machine_check_4xx,
  1417. .platform = "ppc405",
  1418. },
  1419. { /* 405EX Rev. A/B with Security */
  1420. .pvr_mask = 0xffff000f,
  1421. .pvr_value = 0x12910007,
  1422. .cpu_name = "405EX Rev. A/B",
  1423. .cpu_features = CPU_FTRS_40X,
  1424. .cpu_user_features = PPC_FEATURE_32 |
  1425. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1426. .mmu_features = MMU_FTR_TYPE_40x,
  1427. .icache_bsize = 32,
  1428. .dcache_bsize = 32,
  1429. .machine_check = machine_check_4xx,
  1430. .platform = "ppc405",
  1431. },
  1432. { /* 405EX Rev. C without Security */
  1433. .pvr_mask = 0xffff000f,
  1434. .pvr_value = 0x1291000d,
  1435. .cpu_name = "405EX Rev. C",
  1436. .cpu_features = CPU_FTRS_40X,
  1437. .cpu_user_features = PPC_FEATURE_32 |
  1438. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1439. .mmu_features = MMU_FTR_TYPE_40x,
  1440. .icache_bsize = 32,
  1441. .dcache_bsize = 32,
  1442. .machine_check = machine_check_4xx,
  1443. .platform = "ppc405",
  1444. },
  1445. { /* 405EX Rev. C with Security */
  1446. .pvr_mask = 0xffff000f,
  1447. .pvr_value = 0x1291000f,
  1448. .cpu_name = "405EX Rev. C",
  1449. .cpu_features = CPU_FTRS_40X,
  1450. .cpu_user_features = PPC_FEATURE_32 |
  1451. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1452. .mmu_features = MMU_FTR_TYPE_40x,
  1453. .icache_bsize = 32,
  1454. .dcache_bsize = 32,
  1455. .machine_check = machine_check_4xx,
  1456. .platform = "ppc405",
  1457. },
  1458. { /* 405EX Rev. D without Security */
  1459. .pvr_mask = 0xffff000f,
  1460. .pvr_value = 0x12910003,
  1461. .cpu_name = "405EX Rev. D",
  1462. .cpu_features = CPU_FTRS_40X,
  1463. .cpu_user_features = PPC_FEATURE_32 |
  1464. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1465. .mmu_features = MMU_FTR_TYPE_40x,
  1466. .icache_bsize = 32,
  1467. .dcache_bsize = 32,
  1468. .machine_check = machine_check_4xx,
  1469. .platform = "ppc405",
  1470. },
  1471. { /* 405EX Rev. D with Security */
  1472. .pvr_mask = 0xffff000f,
  1473. .pvr_value = 0x12910005,
  1474. .cpu_name = "405EX Rev. D",
  1475. .cpu_features = CPU_FTRS_40X,
  1476. .cpu_user_features = PPC_FEATURE_32 |
  1477. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1478. .mmu_features = MMU_FTR_TYPE_40x,
  1479. .icache_bsize = 32,
  1480. .dcache_bsize = 32,
  1481. .machine_check = machine_check_4xx,
  1482. .platform = "ppc405",
  1483. },
  1484. { /* 405EXr Rev. A/B without Security */
  1485. .pvr_mask = 0xffff000f,
  1486. .pvr_value = 0x12910001,
  1487. .cpu_name = "405EXr Rev. A/B",
  1488. .cpu_features = CPU_FTRS_40X,
  1489. .cpu_user_features = PPC_FEATURE_32 |
  1490. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1491. .mmu_features = MMU_FTR_TYPE_40x,
  1492. .icache_bsize = 32,
  1493. .dcache_bsize = 32,
  1494. .machine_check = machine_check_4xx,
  1495. .platform = "ppc405",
  1496. },
  1497. { /* 405EXr Rev. C without Security */
  1498. .pvr_mask = 0xffff000f,
  1499. .pvr_value = 0x12910009,
  1500. .cpu_name = "405EXr Rev. C",
  1501. .cpu_features = CPU_FTRS_40X,
  1502. .cpu_user_features = PPC_FEATURE_32 |
  1503. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1504. .mmu_features = MMU_FTR_TYPE_40x,
  1505. .icache_bsize = 32,
  1506. .dcache_bsize = 32,
  1507. .machine_check = machine_check_4xx,
  1508. .platform = "ppc405",
  1509. },
  1510. { /* 405EXr Rev. C with Security */
  1511. .pvr_mask = 0xffff000f,
  1512. .pvr_value = 0x1291000b,
  1513. .cpu_name = "405EXr Rev. C",
  1514. .cpu_features = CPU_FTRS_40X,
  1515. .cpu_user_features = PPC_FEATURE_32 |
  1516. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1517. .mmu_features = MMU_FTR_TYPE_40x,
  1518. .icache_bsize = 32,
  1519. .dcache_bsize = 32,
  1520. .machine_check = machine_check_4xx,
  1521. .platform = "ppc405",
  1522. },
  1523. { /* 405EXr Rev. D without Security */
  1524. .pvr_mask = 0xffff000f,
  1525. .pvr_value = 0x12910000,
  1526. .cpu_name = "405EXr Rev. D",
  1527. .cpu_features = CPU_FTRS_40X,
  1528. .cpu_user_features = PPC_FEATURE_32 |
  1529. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1530. .mmu_features = MMU_FTR_TYPE_40x,
  1531. .icache_bsize = 32,
  1532. .dcache_bsize = 32,
  1533. .machine_check = machine_check_4xx,
  1534. .platform = "ppc405",
  1535. },
  1536. { /* 405EXr Rev. D with Security */
  1537. .pvr_mask = 0xffff000f,
  1538. .pvr_value = 0x12910002,
  1539. .cpu_name = "405EXr Rev. D",
  1540. .cpu_features = CPU_FTRS_40X,
  1541. .cpu_user_features = PPC_FEATURE_32 |
  1542. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1543. .mmu_features = MMU_FTR_TYPE_40x,
  1544. .icache_bsize = 32,
  1545. .dcache_bsize = 32,
  1546. .machine_check = machine_check_4xx,
  1547. .platform = "ppc405",
  1548. },
  1549. {
  1550. /* 405EZ */
  1551. .pvr_mask = 0xffff0000,
  1552. .pvr_value = 0x41510000,
  1553. .cpu_name = "405EZ",
  1554. .cpu_features = CPU_FTRS_40X,
  1555. .cpu_user_features = PPC_FEATURE_32 |
  1556. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1557. .mmu_features = MMU_FTR_TYPE_40x,
  1558. .icache_bsize = 32,
  1559. .dcache_bsize = 32,
  1560. .machine_check = machine_check_4xx,
  1561. .platform = "ppc405",
  1562. },
  1563. { /* APM8018X */
  1564. .pvr_mask = 0xffff0000,
  1565. .pvr_value = 0x7ff11432,
  1566. .cpu_name = "APM8018X",
  1567. .cpu_features = CPU_FTRS_40X,
  1568. .cpu_user_features = PPC_FEATURE_32 |
  1569. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1570. .mmu_features = MMU_FTR_TYPE_40x,
  1571. .icache_bsize = 32,
  1572. .dcache_bsize = 32,
  1573. .machine_check = machine_check_4xx,
  1574. .platform = "ppc405",
  1575. },
  1576. { /* default match */
  1577. .pvr_mask = 0x00000000,
  1578. .pvr_value = 0x00000000,
  1579. .cpu_name = "(generic 40x PPC)",
  1580. .cpu_features = CPU_FTRS_40X,
  1581. .cpu_user_features = PPC_FEATURE_32 |
  1582. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1583. .mmu_features = MMU_FTR_TYPE_40x,
  1584. .icache_bsize = 32,
  1585. .dcache_bsize = 32,
  1586. .machine_check = machine_check_4xx,
  1587. .platform = "ppc405",
  1588. }
  1589. #endif /* CONFIG_40x */
  1590. #ifdef CONFIG_44x
  1591. {
  1592. .pvr_mask = 0xf0000fff,
  1593. .pvr_value = 0x40000850,
  1594. .cpu_name = "440GR Rev. A",
  1595. .cpu_features = CPU_FTRS_44X,
  1596. .cpu_user_features = COMMON_USER_BOOKE,
  1597. .mmu_features = MMU_FTR_TYPE_44x,
  1598. .icache_bsize = 32,
  1599. .dcache_bsize = 32,
  1600. .machine_check = machine_check_4xx,
  1601. .platform = "ppc440",
  1602. },
  1603. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1604. .pvr_mask = 0xf0000fff,
  1605. .pvr_value = 0x40000858,
  1606. .cpu_name = "440EP Rev. A",
  1607. .cpu_features = CPU_FTRS_44X,
  1608. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1609. .mmu_features = MMU_FTR_TYPE_44x,
  1610. .icache_bsize = 32,
  1611. .dcache_bsize = 32,
  1612. .cpu_setup = __setup_cpu_440ep,
  1613. .machine_check = machine_check_4xx,
  1614. .platform = "ppc440",
  1615. },
  1616. {
  1617. .pvr_mask = 0xf0000fff,
  1618. .pvr_value = 0x400008d3,
  1619. .cpu_name = "440GR Rev. B",
  1620. .cpu_features = CPU_FTRS_44X,
  1621. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1622. .mmu_features = MMU_FTR_TYPE_44x,
  1623. .icache_bsize = 32,
  1624. .dcache_bsize = 32,
  1625. .machine_check = machine_check_4xx,
  1626. .platform = "ppc440",
  1627. },
  1628. { /* Matches both physical and logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1629. .pvr_mask = 0xf0000ff7,
  1630. .pvr_value = 0x400008d4,
  1631. .cpu_name = "440EP Rev. C",
  1632. .cpu_features = CPU_FTRS_44X,
  1633. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1634. .mmu_features = MMU_FTR_TYPE_44x,
  1635. .icache_bsize = 32,
  1636. .dcache_bsize = 32,
  1637. .cpu_setup = __setup_cpu_440ep,
  1638. .machine_check = machine_check_4xx,
  1639. .platform = "ppc440",
  1640. },
  1641. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1642. .pvr_mask = 0xf0000fff,
  1643. .pvr_value = 0x400008db,
  1644. .cpu_name = "440EP Rev. B",
  1645. .cpu_features = CPU_FTRS_44X,
  1646. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1647. .mmu_features = MMU_FTR_TYPE_44x,
  1648. .icache_bsize = 32,
  1649. .dcache_bsize = 32,
  1650. .cpu_setup = __setup_cpu_440ep,
  1651. .machine_check = machine_check_4xx,
  1652. .platform = "ppc440",
  1653. },
  1654. { /* 440GRX */
  1655. .pvr_mask = 0xf0000ffb,
  1656. .pvr_value = 0x200008D0,
  1657. .cpu_name = "440GRX",
  1658. .cpu_features = CPU_FTRS_44X,
  1659. .cpu_user_features = COMMON_USER_BOOKE,
  1660. .mmu_features = MMU_FTR_TYPE_44x,
  1661. .icache_bsize = 32,
  1662. .dcache_bsize = 32,
  1663. .cpu_setup = __setup_cpu_440grx,
  1664. .machine_check = machine_check_440A,
  1665. .platform = "ppc440",
  1666. },
  1667. { /* Use logical PVR for 440EPx (logical pvr = pvr | 0x8) */
  1668. .pvr_mask = 0xf0000ffb,
  1669. .pvr_value = 0x200008D8,
  1670. .cpu_name = "440EPX",
  1671. .cpu_features = CPU_FTRS_44X,
  1672. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1673. .mmu_features = MMU_FTR_TYPE_44x,
  1674. .icache_bsize = 32,
  1675. .dcache_bsize = 32,
  1676. .cpu_setup = __setup_cpu_440epx,
  1677. .machine_check = machine_check_440A,
  1678. .platform = "ppc440",
  1679. },
  1680. { /* 440GP Rev. B */
  1681. .pvr_mask = 0xf0000fff,
  1682. .pvr_value = 0x40000440,
  1683. .cpu_name = "440GP Rev. B",
  1684. .cpu_features = CPU_FTRS_44X,
  1685. .cpu_user_features = COMMON_USER_BOOKE,
  1686. .mmu_features = MMU_FTR_TYPE_44x,
  1687. .icache_bsize = 32,
  1688. .dcache_bsize = 32,
  1689. .machine_check = machine_check_4xx,
  1690. .platform = "ppc440gp",
  1691. },
  1692. { /* 440GP Rev. C */
  1693. .pvr_mask = 0xf0000fff,
  1694. .pvr_value = 0x40000481,
  1695. .cpu_name = "440GP Rev. C",
  1696. .cpu_features = CPU_FTRS_44X,
  1697. .cpu_user_features = COMMON_USER_BOOKE,
  1698. .mmu_features = MMU_FTR_TYPE_44x,
  1699. .icache_bsize = 32,
  1700. .dcache_bsize = 32,
  1701. .machine_check = machine_check_4xx,
  1702. .platform = "ppc440gp",
  1703. },
  1704. { /* 440GX Rev. A */
  1705. .pvr_mask = 0xf0000fff,
  1706. .pvr_value = 0x50000850,
  1707. .cpu_name = "440GX Rev. A",
  1708. .cpu_features = CPU_FTRS_44X,
  1709. .cpu_user_features = COMMON_USER_BOOKE,
  1710. .mmu_features = MMU_FTR_TYPE_44x,
  1711. .icache_bsize = 32,
  1712. .dcache_bsize = 32,
  1713. .cpu_setup = __setup_cpu_440gx,
  1714. .machine_check = machine_check_440A,
  1715. .platform = "ppc440",
  1716. },
  1717. { /* 440GX Rev. B */
  1718. .pvr_mask = 0xf0000fff,
  1719. .pvr_value = 0x50000851,
  1720. .cpu_name = "440GX Rev. B",
  1721. .cpu_features = CPU_FTRS_44X,
  1722. .cpu_user_features = COMMON_USER_BOOKE,
  1723. .mmu_features = MMU_FTR_TYPE_44x,
  1724. .icache_bsize = 32,
  1725. .dcache_bsize = 32,
  1726. .cpu_setup = __setup_cpu_440gx,
  1727. .machine_check = machine_check_440A,
  1728. .platform = "ppc440",
  1729. },
  1730. { /* 440GX Rev. C */
  1731. .pvr_mask = 0xf0000fff,
  1732. .pvr_value = 0x50000892,
  1733. .cpu_name = "440GX Rev. C",
  1734. .cpu_features = CPU_FTRS_44X,
  1735. .cpu_user_features = COMMON_USER_BOOKE,
  1736. .mmu_features = MMU_FTR_TYPE_44x,
  1737. .icache_bsize = 32,
  1738. .dcache_bsize = 32,
  1739. .cpu_setup = __setup_cpu_440gx,
  1740. .machine_check = machine_check_440A,
  1741. .platform = "ppc440",
  1742. },
  1743. { /* 440GX Rev. F */
  1744. .pvr_mask = 0xf0000fff,
  1745. .pvr_value = 0x50000894,
  1746. .cpu_name = "440GX Rev. F",
  1747. .cpu_features = CPU_FTRS_44X,
  1748. .cpu_user_features = COMMON_USER_BOOKE,
  1749. .mmu_features = MMU_FTR_TYPE_44x,
  1750. .icache_bsize = 32,
  1751. .dcache_bsize = 32,
  1752. .cpu_setup = __setup_cpu_440gx,
  1753. .machine_check = machine_check_440A,
  1754. .platform = "ppc440",
  1755. },
  1756. { /* 440SP Rev. A */
  1757. .pvr_mask = 0xfff00fff,
  1758. .pvr_value = 0x53200891,
  1759. .cpu_name = "440SP Rev. A",
  1760. .cpu_features = CPU_FTRS_44X,
  1761. .cpu_user_features = COMMON_USER_BOOKE,
  1762. .mmu_features = MMU_FTR_TYPE_44x,
  1763. .icache_bsize = 32,
  1764. .dcache_bsize = 32,
  1765. .machine_check = machine_check_4xx,
  1766. .platform = "ppc440",
  1767. },
  1768. { /* 440SPe Rev. A */
  1769. .pvr_mask = 0xfff00fff,
  1770. .pvr_value = 0x53400890,
  1771. .cpu_name = "440SPe Rev. A",
  1772. .cpu_features = CPU_FTRS_44X,
  1773. .cpu_user_features = COMMON_USER_BOOKE,
  1774. .mmu_features = MMU_FTR_TYPE_44x,
  1775. .icache_bsize = 32,
  1776. .dcache_bsize = 32,
  1777. .cpu_setup = __setup_cpu_440spe,
  1778. .machine_check = machine_check_440A,
  1779. .platform = "ppc440",
  1780. },
  1781. { /* 440SPe Rev. B */
  1782. .pvr_mask = 0xfff00fff,
  1783. .pvr_value = 0x53400891,
  1784. .cpu_name = "440SPe Rev. B",
  1785. .cpu_features = CPU_FTRS_44X,
  1786. .cpu_user_features = COMMON_USER_BOOKE,
  1787. .mmu_features = MMU_FTR_TYPE_44x,
  1788. .icache_bsize = 32,
  1789. .dcache_bsize = 32,
  1790. .cpu_setup = __setup_cpu_440spe,
  1791. .machine_check = machine_check_440A,
  1792. .platform = "ppc440",
  1793. },
  1794. { /* 440 in Xilinx Virtex-5 FXT */
  1795. .pvr_mask = 0xfffffff0,
  1796. .pvr_value = 0x7ff21910,
  1797. .cpu_name = "440 in Virtex-5 FXT",
  1798. .cpu_features = CPU_FTRS_44X,
  1799. .cpu_user_features = COMMON_USER_BOOKE,
  1800. .mmu_features = MMU_FTR_TYPE_44x,
  1801. .icache_bsize = 32,
  1802. .dcache_bsize = 32,
  1803. .cpu_setup = __setup_cpu_440x5,
  1804. .machine_check = machine_check_440A,
  1805. .platform = "ppc440",
  1806. },
  1807. { /* 460EX */
  1808. .pvr_mask = 0xffff0006,
  1809. .pvr_value = 0x13020002,
  1810. .cpu_name = "460EX",
  1811. .cpu_features = CPU_FTRS_440x6,
  1812. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1813. .mmu_features = MMU_FTR_TYPE_44x,
  1814. .icache_bsize = 32,
  1815. .dcache_bsize = 32,
  1816. .cpu_setup = __setup_cpu_460ex,
  1817. .machine_check = machine_check_440A,
  1818. .platform = "ppc440",
  1819. },
  1820. { /* 460EX Rev B */
  1821. .pvr_mask = 0xffff0007,
  1822. .pvr_value = 0x13020004,
  1823. .cpu_name = "460EX Rev. B",
  1824. .cpu_features = CPU_FTRS_440x6,
  1825. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1826. .mmu_features = MMU_FTR_TYPE_44x,
  1827. .icache_bsize = 32,
  1828. .dcache_bsize = 32,
  1829. .cpu_setup = __setup_cpu_460ex,
  1830. .machine_check = machine_check_440A,
  1831. .platform = "ppc440",
  1832. },
  1833. { /* 460GT */
  1834. .pvr_mask = 0xffff0006,
  1835. .pvr_value = 0x13020000,
  1836. .cpu_name = "460GT",
  1837. .cpu_features = CPU_FTRS_440x6,
  1838. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1839. .mmu_features = MMU_FTR_TYPE_44x,
  1840. .icache_bsize = 32,
  1841. .dcache_bsize = 32,
  1842. .cpu_setup = __setup_cpu_460gt,
  1843. .machine_check = machine_check_440A,
  1844. .platform = "ppc440",
  1845. },
  1846. { /* 460GT Rev B */
  1847. .pvr_mask = 0xffff0007,
  1848. .pvr_value = 0x13020005,
  1849. .cpu_name = "460GT Rev. B",
  1850. .cpu_features = CPU_FTRS_440x6,
  1851. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1852. .mmu_features = MMU_FTR_TYPE_44x,
  1853. .icache_bsize = 32,
  1854. .dcache_bsize = 32,
  1855. .cpu_setup = __setup_cpu_460gt,
  1856. .machine_check = machine_check_440A,
  1857. .platform = "ppc440",
  1858. },
  1859. { /* 460SX */
  1860. .pvr_mask = 0xffffff00,
  1861. .pvr_value = 0x13541800,
  1862. .cpu_name = "460SX",
  1863. .cpu_features = CPU_FTRS_44X,
  1864. .cpu_user_features = COMMON_USER_BOOKE,
  1865. .mmu_features = MMU_FTR_TYPE_44x,
  1866. .icache_bsize = 32,
  1867. .dcache_bsize = 32,
  1868. .cpu_setup = __setup_cpu_460sx,
  1869. .machine_check = machine_check_440A,
  1870. .platform = "ppc440",
  1871. },
  1872. { /* 464 in APM821xx */
  1873. .pvr_mask = 0xfffffff0,
  1874. .pvr_value = 0x12C41C80,
  1875. .cpu_name = "APM821XX",
  1876. .cpu_features = CPU_FTRS_44X,
  1877. .cpu_user_features = COMMON_USER_BOOKE |
  1878. PPC_FEATURE_HAS_FPU,
  1879. .mmu_features = MMU_FTR_TYPE_44x,
  1880. .icache_bsize = 32,
  1881. .dcache_bsize = 32,
  1882. .cpu_setup = __setup_cpu_apm821xx,
  1883. .machine_check = machine_check_440A,
  1884. .platform = "ppc440",
  1885. },
  1886. #ifdef CONFIG_PPC_47x
  1887. { /* 476 DD2 core */
  1888. .pvr_mask = 0xffffffff,
  1889. .pvr_value = 0x11a52080,
  1890. .cpu_name = "476",
  1891. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1892. .cpu_user_features = COMMON_USER_BOOKE |
  1893. PPC_FEATURE_HAS_FPU,
  1894. .mmu_features = MMU_FTR_TYPE_47x |
  1895. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1896. .icache_bsize = 32,
  1897. .dcache_bsize = 128,
  1898. .machine_check = machine_check_47x,
  1899. .platform = "ppc470",
  1900. },
  1901. { /* 476fpe */
  1902. .pvr_mask = 0xffff0000,
  1903. .pvr_value = 0x7ff50000,
  1904. .cpu_name = "476fpe",
  1905. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1906. .cpu_user_features = COMMON_USER_BOOKE |
  1907. PPC_FEATURE_HAS_FPU,
  1908. .mmu_features = MMU_FTR_TYPE_47x |
  1909. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1910. .icache_bsize = 32,
  1911. .dcache_bsize = 128,
  1912. .machine_check = machine_check_47x,
  1913. .platform = "ppc470",
  1914. },
  1915. { /* 476 iss */
  1916. .pvr_mask = 0xffff0000,
  1917. .pvr_value = 0x00050000,
  1918. .cpu_name = "476",
  1919. .cpu_features = CPU_FTRS_47X,
  1920. .cpu_user_features = COMMON_USER_BOOKE |
  1921. PPC_FEATURE_HAS_FPU,
  1922. .mmu_features = MMU_FTR_TYPE_47x |
  1923. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1924. .icache_bsize = 32,
  1925. .dcache_bsize = 128,
  1926. .machine_check = machine_check_47x,
  1927. .platform = "ppc470",
  1928. },
  1929. { /* 476 others */
  1930. .pvr_mask = 0xffff0000,
  1931. .pvr_value = 0x11a50000,
  1932. .cpu_name = "476",
  1933. .cpu_features = CPU_FTRS_47X,
  1934. .cpu_user_features = COMMON_USER_BOOKE |
  1935. PPC_FEATURE_HAS_FPU,
  1936. .mmu_features = MMU_FTR_TYPE_47x |
  1937. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1938. .icache_bsize = 32,
  1939. .dcache_bsize = 128,
  1940. .machine_check = machine_check_47x,
  1941. .platform = "ppc470",
  1942. },
  1943. #endif /* CONFIG_PPC_47x */
  1944. { /* default match */
  1945. .pvr_mask = 0x00000000,
  1946. .pvr_value = 0x00000000,
  1947. .cpu_name = "(generic 44x PPC)",
  1948. .cpu_features = CPU_FTRS_44X,
  1949. .cpu_user_features = COMMON_USER_BOOKE,
  1950. .mmu_features = MMU_FTR_TYPE_44x,
  1951. .icache_bsize = 32,
  1952. .dcache_bsize = 32,
  1953. .machine_check = machine_check_4xx,
  1954. .platform = "ppc440",
  1955. }
  1956. #endif /* CONFIG_44x */
  1957. #ifdef CONFIG_E200
  1958. { /* e200z5 */
  1959. .pvr_mask = 0xfff00000,
  1960. .pvr_value = 0x81000000,
  1961. .cpu_name = "e200z5",
  1962. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1963. .cpu_features = CPU_FTRS_E200,
  1964. .cpu_user_features = COMMON_USER_BOOKE |
  1965. PPC_FEATURE_HAS_EFP_SINGLE |
  1966. PPC_FEATURE_UNIFIED_CACHE,
  1967. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1968. .dcache_bsize = 32,
  1969. .machine_check = machine_check_e200,
  1970. .platform = "ppc5554",
  1971. },
  1972. { /* e200z6 */
  1973. .pvr_mask = 0xfff00000,
  1974. .pvr_value = 0x81100000,
  1975. .cpu_name = "e200z6",
  1976. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1977. .cpu_features = CPU_FTRS_E200,
  1978. .cpu_user_features = COMMON_USER_BOOKE |
  1979. PPC_FEATURE_HAS_SPE_COMP |
  1980. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  1981. PPC_FEATURE_UNIFIED_CACHE,
  1982. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1983. .dcache_bsize = 32,
  1984. .machine_check = machine_check_e200,
  1985. .platform = "ppc5554",
  1986. },
  1987. { /* default match */
  1988. .pvr_mask = 0x00000000,
  1989. .pvr_value = 0x00000000,
  1990. .cpu_name = "(generic E200 PPC)",
  1991. .cpu_features = CPU_FTRS_E200,
  1992. .cpu_user_features = COMMON_USER_BOOKE |
  1993. PPC_FEATURE_HAS_EFP_SINGLE |
  1994. PPC_FEATURE_UNIFIED_CACHE,
  1995. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1996. .dcache_bsize = 32,
  1997. .cpu_setup = __setup_cpu_e200,
  1998. .machine_check = machine_check_e200,
  1999. .platform = "ppc5554",
  2000. }
  2001. #endif /* CONFIG_E200 */
  2002. #endif /* CONFIG_PPC32 */
  2003. #ifdef CONFIG_E500
  2004. #ifdef CONFIG_PPC32
  2005. #ifndef CONFIG_PPC_E500MC
  2006. { /* e500 */
  2007. .pvr_mask = 0xffff0000,
  2008. .pvr_value = 0x80200000,
  2009. .cpu_name = "e500",
  2010. .cpu_features = CPU_FTRS_E500,
  2011. .cpu_user_features = COMMON_USER_BOOKE |
  2012. PPC_FEATURE_HAS_SPE_COMP |
  2013. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2014. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2015. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2016. .icache_bsize = 32,
  2017. .dcache_bsize = 32,
  2018. .num_pmcs = 4,
  2019. .oprofile_cpu_type = "ppc/e500",
  2020. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2021. .cpu_setup = __setup_cpu_e500v1,
  2022. .machine_check = machine_check_e500,
  2023. .platform = "ppc8540",
  2024. },
  2025. { /* e500v2 */
  2026. .pvr_mask = 0xffff0000,
  2027. .pvr_value = 0x80210000,
  2028. .cpu_name = "e500v2",
  2029. .cpu_features = CPU_FTRS_E500_2,
  2030. .cpu_user_features = COMMON_USER_BOOKE |
  2031. PPC_FEATURE_HAS_SPE_COMP |
  2032. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2033. PPC_FEATURE_HAS_EFP_DOUBLE_COMP,
  2034. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2035. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS,
  2036. .icache_bsize = 32,
  2037. .dcache_bsize = 32,
  2038. .num_pmcs = 4,
  2039. .oprofile_cpu_type = "ppc/e500",
  2040. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2041. .cpu_setup = __setup_cpu_e500v2,
  2042. .machine_check = machine_check_e500,
  2043. .platform = "ppc8548",
  2044. .cpu_down_flush = cpu_down_flush_e500v2,
  2045. },
  2046. #else
  2047. { /* e500mc */
  2048. .pvr_mask = 0xffff0000,
  2049. .pvr_value = 0x80230000,
  2050. .cpu_name = "e500mc",
  2051. .cpu_features = CPU_FTRS_E500MC,
  2052. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2053. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2054. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2055. MMU_FTR_USE_TLBILX,
  2056. .icache_bsize = 64,
  2057. .dcache_bsize = 64,
  2058. .num_pmcs = 4,
  2059. .oprofile_cpu_type = "ppc/e500mc",
  2060. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2061. .cpu_setup = __setup_cpu_e500mc,
  2062. .machine_check = machine_check_e500mc,
  2063. .platform = "ppce500mc",
  2064. .cpu_down_flush = cpu_down_flush_e500mc,
  2065. },
  2066. #endif /* CONFIG_PPC_E500MC */
  2067. #endif /* CONFIG_PPC32 */
  2068. #ifdef CONFIG_PPC_E500MC
  2069. { /* e5500 */
  2070. .pvr_mask = 0xffff0000,
  2071. .pvr_value = 0x80240000,
  2072. .cpu_name = "e5500",
  2073. .cpu_features = CPU_FTRS_E5500,
  2074. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2075. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2076. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2077. MMU_FTR_USE_TLBILX,
  2078. .icache_bsize = 64,
  2079. .dcache_bsize = 64,
  2080. .num_pmcs = 4,
  2081. .oprofile_cpu_type = "ppc/e500mc",
  2082. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2083. .cpu_setup = __setup_cpu_e5500,
  2084. #ifndef CONFIG_PPC32
  2085. .cpu_restore = __restore_cpu_e5500,
  2086. #endif
  2087. .machine_check = machine_check_e500mc,
  2088. .platform = "ppce5500",
  2089. .cpu_down_flush = cpu_down_flush_e5500,
  2090. },
  2091. { /* e6500 */
  2092. .pvr_mask = 0xffff0000,
  2093. .pvr_value = 0x80400000,
  2094. .cpu_name = "e6500",
  2095. .cpu_features = CPU_FTRS_E6500,
  2096. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU |
  2097. PPC_FEATURE_HAS_ALTIVEC_COMP,
  2098. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2099. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2100. MMU_FTR_USE_TLBILX,
  2101. .icache_bsize = 64,
  2102. .dcache_bsize = 64,
  2103. .num_pmcs = 6,
  2104. .oprofile_cpu_type = "ppc/e6500",
  2105. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2106. .cpu_setup = __setup_cpu_e6500,
  2107. #ifndef CONFIG_PPC32
  2108. .cpu_restore = __restore_cpu_e6500,
  2109. #endif
  2110. .machine_check = machine_check_e500mc,
  2111. .platform = "ppce6500",
  2112. .cpu_down_flush = cpu_down_flush_e6500,
  2113. },
  2114. #endif /* CONFIG_PPC_E500MC */
  2115. #ifdef CONFIG_PPC32
  2116. { /* default match */
  2117. .pvr_mask = 0x00000000,
  2118. .pvr_value = 0x00000000,
  2119. .cpu_name = "(generic E500 PPC)",
  2120. .cpu_features = CPU_FTRS_E500,
  2121. .cpu_user_features = COMMON_USER_BOOKE |
  2122. PPC_FEATURE_HAS_SPE_COMP |
  2123. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2124. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2125. .icache_bsize = 32,
  2126. .dcache_bsize = 32,
  2127. .machine_check = machine_check_e500,
  2128. .platform = "powerpc",
  2129. }
  2130. #endif /* CONFIG_PPC32 */
  2131. #endif /* CONFIG_E500 */
  2132. };
  2133. void __init set_cur_cpu_spec(struct cpu_spec *s)
  2134. {
  2135. struct cpu_spec *t = &the_cpu_spec;
  2136. t = PTRRELOC(t);
  2137. *t = *s;
  2138. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2139. }
  2140. static struct cpu_spec * __init setup_cpu_spec(unsigned long offset,
  2141. struct cpu_spec *s)
  2142. {
  2143. struct cpu_spec *t = &the_cpu_spec;
  2144. struct cpu_spec old;
  2145. t = PTRRELOC(t);
  2146. old = *t;
  2147. /* Copy everything, then do fixups */
  2148. *t = *s;
  2149. /*
  2150. * If we are overriding a previous value derived from the real
  2151. * PVR with a new value obtained using a logical PVR value,
  2152. * don't modify the performance monitor fields.
  2153. */
  2154. if (old.num_pmcs && !s->num_pmcs) {
  2155. t->num_pmcs = old.num_pmcs;
  2156. t->pmc_type = old.pmc_type;
  2157. t->oprofile_type = old.oprofile_type;
  2158. t->oprofile_mmcra_sihv = old.oprofile_mmcra_sihv;
  2159. t->oprofile_mmcra_sipr = old.oprofile_mmcra_sipr;
  2160. t->oprofile_mmcra_clear = old.oprofile_mmcra_clear;
  2161. /*
  2162. * If we have passed through this logic once before and
  2163. * have pulled the default case because the real PVR was
  2164. * not found inside cpu_specs[], then we are possibly
  2165. * running in compatibility mode. In that case, let the
  2166. * oprofiler know which set of compatibility counters to
  2167. * pull from by making sure the oprofile_cpu_type string
  2168. * is set to that of compatibility mode. If the
  2169. * oprofile_cpu_type already has a value, then we are
  2170. * possibly overriding a real PVR with a logical one,
  2171. * and, in that case, keep the current value for
  2172. * oprofile_cpu_type. Futhermore, let's ensure that the
  2173. * fix for the PMAO bug is enabled on compatibility mode.
  2174. */
  2175. if (old.oprofile_cpu_type != NULL) {
  2176. t->oprofile_cpu_type = old.oprofile_cpu_type;
  2177. t->oprofile_type = old.oprofile_type;
  2178. t->cpu_features |= old.cpu_features & CPU_FTR_PMAO_BUG;
  2179. }
  2180. }
  2181. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2182. /*
  2183. * Set the base platform string once; assumes
  2184. * we're called with real pvr first.
  2185. */
  2186. if (*PTRRELOC(&powerpc_base_platform) == NULL)
  2187. *PTRRELOC(&powerpc_base_platform) = t->platform;
  2188. #if defined(CONFIG_PPC64) || defined(CONFIG_BOOKE)
  2189. /* ppc64 and booke expect identify_cpu to also call setup_cpu for
  2190. * that processor. I will consolidate that at a later time, for now,
  2191. * just use #ifdef. We also don't need to PTRRELOC the function
  2192. * pointer on ppc64 and booke as we are running at 0 in real mode
  2193. * on ppc64 and reloc_offset is always 0 on booke.
  2194. */
  2195. if (t->cpu_setup) {
  2196. t->cpu_setup(offset, t);
  2197. }
  2198. #endif /* CONFIG_PPC64 || CONFIG_BOOKE */
  2199. return t;
  2200. }
  2201. struct cpu_spec * __init identify_cpu(unsigned long offset, unsigned int pvr)
  2202. {
  2203. struct cpu_spec *s = cpu_specs;
  2204. int i;
  2205. s = PTRRELOC(s);
  2206. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2207. if ((pvr & s->pvr_mask) == s->pvr_value)
  2208. return setup_cpu_spec(offset, s);
  2209. }
  2210. BUG();
  2211. return NULL;
  2212. }
  2213. /*
  2214. * Used by cpufeatures to get the name for CPUs with a PVR table.
  2215. * If they don't hae a PVR table, cpufeatures gets the name from
  2216. * cpu device-tree node.
  2217. */
  2218. void __init identify_cpu_name(unsigned int pvr)
  2219. {
  2220. struct cpu_spec *s = cpu_specs;
  2221. struct cpu_spec *t = &the_cpu_spec;
  2222. int i;
  2223. s = PTRRELOC(s);
  2224. t = PTRRELOC(t);
  2225. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2226. if ((pvr & s->pvr_mask) == s->pvr_value) {
  2227. t->cpu_name = s->cpu_name;
  2228. return;
  2229. }
  2230. }
  2231. }
  2232. #ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
  2233. struct static_key_true cpu_feature_keys[NUM_CPU_FTR_KEYS] = {
  2234. [0 ... NUM_CPU_FTR_KEYS - 1] = STATIC_KEY_TRUE_INIT
  2235. };
  2236. EXPORT_SYMBOL_GPL(cpu_feature_keys);
  2237. void __init cpu_feature_keys_init(void)
  2238. {
  2239. int i;
  2240. for (i = 0; i < NUM_CPU_FTR_KEYS; i++) {
  2241. unsigned long f = 1ul << i;
  2242. if (!(cur_cpu_spec->cpu_features & f))
  2243. static_branch_disable(&cpu_feature_keys[i]);
  2244. }
  2245. }
  2246. struct static_key_true mmu_feature_keys[NUM_MMU_FTR_KEYS] = {
  2247. [0 ... NUM_MMU_FTR_KEYS - 1] = STATIC_KEY_TRUE_INIT
  2248. };
  2249. EXPORT_SYMBOL_GPL(mmu_feature_keys);
  2250. void __init mmu_feature_keys_init(void)
  2251. {
  2252. int i;
  2253. for (i = 0; i < NUM_MMU_FTR_KEYS; i++) {
  2254. unsigned long f = 1ul << i;
  2255. if (!(cur_cpu_spec->mmu_features & f))
  2256. static_branch_disable(&mmu_feature_keys[i]);
  2257. }
  2258. }
  2259. #endif