exceptions-64e.S 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. #include <asm/hw_irq.h>
  27. #include <asm/kvm_asm.h>
  28. #include <asm/kvm_booke_hv_asm.h>
  29. #include <asm/feature-fixups.h>
  30. /* XXX This will ultimately add space for a special exception save
  31. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  32. * when taking special interrupts. For now we don't support that,
  33. * special interrupts from within a non-standard level will probably
  34. * blow you up
  35. */
  36. #define SPECIAL_EXC_SRR0 0
  37. #define SPECIAL_EXC_SRR1 1
  38. #define SPECIAL_EXC_SPRG_GEN 2
  39. #define SPECIAL_EXC_SPRG_TLB 3
  40. #define SPECIAL_EXC_MAS0 4
  41. #define SPECIAL_EXC_MAS1 5
  42. #define SPECIAL_EXC_MAS2 6
  43. #define SPECIAL_EXC_MAS3 7
  44. #define SPECIAL_EXC_MAS6 8
  45. #define SPECIAL_EXC_MAS7 9
  46. #define SPECIAL_EXC_MAS5 10 /* E.HV only */
  47. #define SPECIAL_EXC_MAS8 11 /* E.HV only */
  48. #define SPECIAL_EXC_IRQHAPPENED 12
  49. #define SPECIAL_EXC_DEAR 13
  50. #define SPECIAL_EXC_ESR 14
  51. #define SPECIAL_EXC_SOFTE 15
  52. #define SPECIAL_EXC_CSRR0 16
  53. #define SPECIAL_EXC_CSRR1 17
  54. /* must be even to keep 16-byte stack alignment */
  55. #define SPECIAL_EXC_END 18
  56. #define SPECIAL_EXC_FRAME_SIZE (INT_FRAME_SIZE + SPECIAL_EXC_END * 8)
  57. #define SPECIAL_EXC_FRAME_OFFS (INT_FRAME_SIZE - 288)
  58. #define SPECIAL_EXC_STORE(reg, name) \
  59. std reg, (SPECIAL_EXC_##name * 8 + SPECIAL_EXC_FRAME_OFFS)(r1)
  60. #define SPECIAL_EXC_LOAD(reg, name) \
  61. ld reg, (SPECIAL_EXC_##name * 8 + SPECIAL_EXC_FRAME_OFFS)(r1)
  62. special_reg_save:
  63. lbz r9,PACAIRQHAPPENED(r13)
  64. RECONCILE_IRQ_STATE(r3,r4)
  65. /*
  66. * We only need (or have stack space) to save this stuff if
  67. * we interrupted the kernel.
  68. */
  69. ld r3,_MSR(r1)
  70. andi. r3,r3,MSR_PR
  71. bnelr
  72. /* Copy info into temporary exception thread info */
  73. ld r11,PACAKSAVE(r13)
  74. CURRENT_THREAD_INFO(r11, r11)
  75. CURRENT_THREAD_INFO(r12, r1)
  76. ld r10,TI_FLAGS(r11)
  77. std r10,TI_FLAGS(r12)
  78. ld r10,TI_PREEMPT(r11)
  79. std r10,TI_PREEMPT(r12)
  80. ld r10,TI_TASK(r11)
  81. std r10,TI_TASK(r12)
  82. /*
  83. * Advance to the next TLB exception frame for handler
  84. * types that don't do it automatically.
  85. */
  86. LOAD_REG_ADDR(r11,extlb_level_exc)
  87. lwz r12,0(r11)
  88. mfspr r10,SPRN_SPRG_TLB_EXFRAME
  89. add r10,r10,r12
  90. mtspr SPRN_SPRG_TLB_EXFRAME,r10
  91. /*
  92. * Save registers needed to allow nesting of certain exceptions
  93. * (such as TLB misses) inside special exception levels
  94. */
  95. mfspr r10,SPRN_SRR0
  96. SPECIAL_EXC_STORE(r10,SRR0)
  97. mfspr r10,SPRN_SRR1
  98. SPECIAL_EXC_STORE(r10,SRR1)
  99. mfspr r10,SPRN_SPRG_GEN_SCRATCH
  100. SPECIAL_EXC_STORE(r10,SPRG_GEN)
  101. mfspr r10,SPRN_SPRG_TLB_SCRATCH
  102. SPECIAL_EXC_STORE(r10,SPRG_TLB)
  103. mfspr r10,SPRN_MAS0
  104. SPECIAL_EXC_STORE(r10,MAS0)
  105. mfspr r10,SPRN_MAS1
  106. SPECIAL_EXC_STORE(r10,MAS1)
  107. mfspr r10,SPRN_MAS2
  108. SPECIAL_EXC_STORE(r10,MAS2)
  109. mfspr r10,SPRN_MAS3
  110. SPECIAL_EXC_STORE(r10,MAS3)
  111. mfspr r10,SPRN_MAS6
  112. SPECIAL_EXC_STORE(r10,MAS6)
  113. mfspr r10,SPRN_MAS7
  114. SPECIAL_EXC_STORE(r10,MAS7)
  115. BEGIN_FTR_SECTION
  116. mfspr r10,SPRN_MAS5
  117. SPECIAL_EXC_STORE(r10,MAS5)
  118. mfspr r10,SPRN_MAS8
  119. SPECIAL_EXC_STORE(r10,MAS8)
  120. /* MAS5/8 could have inappropriate values if we interrupted KVM code */
  121. li r10,0
  122. mtspr SPRN_MAS5,r10
  123. mtspr SPRN_MAS8,r10
  124. END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
  125. SPECIAL_EXC_STORE(r9,IRQHAPPENED)
  126. mfspr r10,SPRN_DEAR
  127. SPECIAL_EXC_STORE(r10,DEAR)
  128. mfspr r10,SPRN_ESR
  129. SPECIAL_EXC_STORE(r10,ESR)
  130. lbz r10,PACAIRQSOFTMASK(r13)
  131. SPECIAL_EXC_STORE(r10,SOFTE)
  132. ld r10,_NIP(r1)
  133. SPECIAL_EXC_STORE(r10,CSRR0)
  134. ld r10,_MSR(r1)
  135. SPECIAL_EXC_STORE(r10,CSRR1)
  136. blr
  137. ret_from_level_except:
  138. ld r3,_MSR(r1)
  139. andi. r3,r3,MSR_PR
  140. beq 1f
  141. b ret_from_except
  142. 1:
  143. LOAD_REG_ADDR(r11,extlb_level_exc)
  144. lwz r12,0(r11)
  145. mfspr r10,SPRN_SPRG_TLB_EXFRAME
  146. sub r10,r10,r12
  147. mtspr SPRN_SPRG_TLB_EXFRAME,r10
  148. /*
  149. * It's possible that the special level exception interrupted a
  150. * TLB miss handler, and inserted the same entry that the
  151. * interrupted handler was about to insert. On CPUs without TLB
  152. * write conditional, this can result in a duplicate TLB entry.
  153. * Wipe all non-bolted entries to be safe.
  154. *
  155. * Note that this doesn't protect against any TLB misses
  156. * we may take accessing the stack from here to the end of
  157. * the special level exception. It's not clear how we can
  158. * reasonably protect against that, but only CPUs with
  159. * neither TLB write conditional nor bolted kernel memory
  160. * are affected. Do any such CPUs even exist?
  161. */
  162. PPC_TLBILX_ALL(0,R0)
  163. REST_NVGPRS(r1)
  164. SPECIAL_EXC_LOAD(r10,SRR0)
  165. mtspr SPRN_SRR0,r10
  166. SPECIAL_EXC_LOAD(r10,SRR1)
  167. mtspr SPRN_SRR1,r10
  168. SPECIAL_EXC_LOAD(r10,SPRG_GEN)
  169. mtspr SPRN_SPRG_GEN_SCRATCH,r10
  170. SPECIAL_EXC_LOAD(r10,SPRG_TLB)
  171. mtspr SPRN_SPRG_TLB_SCRATCH,r10
  172. SPECIAL_EXC_LOAD(r10,MAS0)
  173. mtspr SPRN_MAS0,r10
  174. SPECIAL_EXC_LOAD(r10,MAS1)
  175. mtspr SPRN_MAS1,r10
  176. SPECIAL_EXC_LOAD(r10,MAS2)
  177. mtspr SPRN_MAS2,r10
  178. SPECIAL_EXC_LOAD(r10,MAS3)
  179. mtspr SPRN_MAS3,r10
  180. SPECIAL_EXC_LOAD(r10,MAS6)
  181. mtspr SPRN_MAS6,r10
  182. SPECIAL_EXC_LOAD(r10,MAS7)
  183. mtspr SPRN_MAS7,r10
  184. BEGIN_FTR_SECTION
  185. SPECIAL_EXC_LOAD(r10,MAS5)
  186. mtspr SPRN_MAS5,r10
  187. SPECIAL_EXC_LOAD(r10,MAS8)
  188. mtspr SPRN_MAS8,r10
  189. END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
  190. lbz r6,PACAIRQSOFTMASK(r13)
  191. ld r5,SOFTE(r1)
  192. /* Interrupts had better not already be enabled... */
  193. tweqi r6,IRQS_ENABLED
  194. andi. r6,r5,IRQS_DISABLED
  195. bne 1f
  196. TRACE_ENABLE_INTS
  197. stb r5,PACAIRQSOFTMASK(r13)
  198. 1:
  199. /*
  200. * Restore PACAIRQHAPPENED rather than setting it based on
  201. * the return MSR[EE], since we could have interrupted
  202. * __check_irq_replay() or other inconsistent transitory
  203. * states that must remain that way.
  204. */
  205. SPECIAL_EXC_LOAD(r10,IRQHAPPENED)
  206. stb r10,PACAIRQHAPPENED(r13)
  207. SPECIAL_EXC_LOAD(r10,DEAR)
  208. mtspr SPRN_DEAR,r10
  209. SPECIAL_EXC_LOAD(r10,ESR)
  210. mtspr SPRN_ESR,r10
  211. stdcx. r0,0,r1 /* to clear the reservation */
  212. REST_4GPRS(2, r1)
  213. REST_4GPRS(6, r1)
  214. ld r10,_CTR(r1)
  215. ld r11,_XER(r1)
  216. mtctr r10
  217. mtxer r11
  218. blr
  219. .macro ret_from_level srr0 srr1 paca_ex scratch
  220. bl ret_from_level_except
  221. ld r10,_LINK(r1)
  222. ld r11,_CCR(r1)
  223. ld r0,GPR13(r1)
  224. mtlr r10
  225. mtcr r11
  226. ld r10,GPR10(r1)
  227. ld r11,GPR11(r1)
  228. ld r12,GPR12(r1)
  229. mtspr \scratch,r0
  230. std r10,\paca_ex+EX_R10(r13);
  231. std r11,\paca_ex+EX_R11(r13);
  232. ld r10,_NIP(r1)
  233. ld r11,_MSR(r1)
  234. ld r0,GPR0(r1)
  235. ld r1,GPR1(r1)
  236. mtspr \srr0,r10
  237. mtspr \srr1,r11
  238. ld r10,\paca_ex+EX_R10(r13)
  239. ld r11,\paca_ex+EX_R11(r13)
  240. mfspr r13,\scratch
  241. .endm
  242. ret_from_crit_except:
  243. ret_from_level SPRN_CSRR0 SPRN_CSRR1 PACA_EXCRIT SPRN_SPRG_CRIT_SCRATCH
  244. rfci
  245. ret_from_mc_except:
  246. ret_from_level SPRN_MCSRR0 SPRN_MCSRR1 PACA_EXMC SPRN_SPRG_MC_SCRATCH
  247. rfmci
  248. /* Exception prolog code for all exceptions */
  249. #define EXCEPTION_PROLOG(n, intnum, type, addition) \
  250. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  251. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  252. std r10,PACA_EX##type+EX_R10(r13); \
  253. std r11,PACA_EX##type+EX_R11(r13); \
  254. mfcr r10; /* save CR */ \
  255. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  256. DO_KVM intnum,SPRN_##type##_SRR1; /* KVM hook */ \
  257. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  258. addition; /* additional code for that exc. */ \
  259. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  260. type##_SET_KSTACK; /* get special stack if necessary */\
  261. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  262. beq 1f; /* branch around if supervisor */ \
  263. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  264. 1: type##_BTB_FLUSH \
  265. cmpdi cr1,r1,0; /* check if SP makes sense */ \
  266. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  267. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  268. /* Exception type-specific macros */
  269. #define GEN_SET_KSTACK \
  270. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  271. #define SPRN_GEN_SRR0 SPRN_SRR0
  272. #define SPRN_GEN_SRR1 SPRN_SRR1
  273. #define GDBELL_SET_KSTACK GEN_SET_KSTACK
  274. #define SPRN_GDBELL_SRR0 SPRN_GSRR0
  275. #define SPRN_GDBELL_SRR1 SPRN_GSRR1
  276. #define CRIT_SET_KSTACK \
  277. ld r1,PACA_CRIT_STACK(r13); \
  278. subi r1,r1,SPECIAL_EXC_FRAME_SIZE
  279. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  280. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  281. #define DBG_SET_KSTACK \
  282. ld r1,PACA_DBG_STACK(r13); \
  283. subi r1,r1,SPECIAL_EXC_FRAME_SIZE
  284. #define SPRN_DBG_SRR0 SPRN_DSRR0
  285. #define SPRN_DBG_SRR1 SPRN_DSRR1
  286. #define MC_SET_KSTACK \
  287. ld r1,PACA_MC_STACK(r13); \
  288. subi r1,r1,SPECIAL_EXC_FRAME_SIZE
  289. #define SPRN_MC_SRR0 SPRN_MCSRR0
  290. #define SPRN_MC_SRR1 SPRN_MCSRR1
  291. #ifdef CONFIG_PPC_FSL_BOOK3E
  292. #define GEN_BTB_FLUSH \
  293. START_BTB_FLUSH_SECTION \
  294. beq 1f; \
  295. BTB_FLUSH(r10) \
  296. 1: \
  297. END_BTB_FLUSH_SECTION
  298. #define CRIT_BTB_FLUSH \
  299. START_BTB_FLUSH_SECTION \
  300. BTB_FLUSH(r10) \
  301. END_BTB_FLUSH_SECTION
  302. #define DBG_BTB_FLUSH CRIT_BTB_FLUSH
  303. #define MC_BTB_FLUSH CRIT_BTB_FLUSH
  304. #define GDBELL_BTB_FLUSH GEN_BTB_FLUSH
  305. #else
  306. #define GEN_BTB_FLUSH
  307. #define CRIT_BTB_FLUSH
  308. #define DBG_BTB_FLUSH
  309. #define MC_BTB_FLUSH
  310. #define GDBELL_BTB_FLUSH
  311. #endif
  312. #define NORMAL_EXCEPTION_PROLOG(n, intnum, addition) \
  313. EXCEPTION_PROLOG(n, intnum, GEN, addition##_GEN(n))
  314. #define CRIT_EXCEPTION_PROLOG(n, intnum, addition) \
  315. EXCEPTION_PROLOG(n, intnum, CRIT, addition##_CRIT(n))
  316. #define DBG_EXCEPTION_PROLOG(n, intnum, addition) \
  317. EXCEPTION_PROLOG(n, intnum, DBG, addition##_DBG(n))
  318. #define MC_EXCEPTION_PROLOG(n, intnum, addition) \
  319. EXCEPTION_PROLOG(n, intnum, MC, addition##_MC(n))
  320. #define GDBELL_EXCEPTION_PROLOG(n, intnum, addition) \
  321. EXCEPTION_PROLOG(n, intnum, GDBELL, addition##_GDBELL(n))
  322. /* Variants of the "addition" argument for the prolog
  323. */
  324. #define PROLOG_ADDITION_NONE_GEN(n)
  325. #define PROLOG_ADDITION_NONE_GDBELL(n)
  326. #define PROLOG_ADDITION_NONE_CRIT(n)
  327. #define PROLOG_ADDITION_NONE_DBG(n)
  328. #define PROLOG_ADDITION_NONE_MC(n)
  329. #define PROLOG_ADDITION_MASKABLE_GEN(n) \
  330. lbz r10,PACAIRQSOFTMASK(r13); /* are irqs soft-masked? */ \
  331. andi. r10,r10,IRQS_DISABLED; /* yes -> go out of line */ \
  332. bne masked_interrupt_book3e_##n
  333. #define PROLOG_ADDITION_2REGS_GEN(n) \
  334. std r14,PACA_EXGEN+EX_R14(r13); \
  335. std r15,PACA_EXGEN+EX_R15(r13)
  336. #define PROLOG_ADDITION_1REG_GEN(n) \
  337. std r14,PACA_EXGEN+EX_R14(r13);
  338. #define PROLOG_ADDITION_2REGS_CRIT(n) \
  339. std r14,PACA_EXCRIT+EX_R14(r13); \
  340. std r15,PACA_EXCRIT+EX_R15(r13)
  341. #define PROLOG_ADDITION_2REGS_DBG(n) \
  342. std r14,PACA_EXDBG+EX_R14(r13); \
  343. std r15,PACA_EXDBG+EX_R15(r13)
  344. #define PROLOG_ADDITION_2REGS_MC(n) \
  345. std r14,PACA_EXMC+EX_R14(r13); \
  346. std r15,PACA_EXMC+EX_R15(r13)
  347. /* Core exception code for all exceptions except TLB misses. */
  348. #define EXCEPTION_COMMON_LVL(n, scratch, excf) \
  349. exc_##n##_common: \
  350. std r0,GPR0(r1); /* save r0 in stackframe */ \
  351. std r2,GPR2(r1); /* save r2 in stackframe */ \
  352. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  353. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  354. std r9,GPR9(r1); /* save r9 in stackframe */ \
  355. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  356. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  357. beq 2f; /* if from kernel mode */ \
  358. ACCOUNT_CPU_USER_ENTRY(r13,r10,r11);/* accounting (uses cr0+eq) */ \
  359. 2: ld r3,excf+EX_R10(r13); /* get back r10 */ \
  360. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  361. mfspr r5,scratch; /* get back r13 */ \
  362. std r12,GPR12(r1); /* save r12 in stackframe */ \
  363. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  364. mflr r6; /* save LR in stackframe */ \
  365. mfctr r7; /* save CTR in stackframe */ \
  366. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  367. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  368. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  369. lbz r11,PACAIRQSOFTMASK(r13); /* get current IRQ softe */ \
  370. ld r12,exception_marker@toc(r2); \
  371. li r0,0; \
  372. std r3,GPR10(r1); /* save r10 to stackframe */ \
  373. std r4,GPR11(r1); /* save r11 to stackframe */ \
  374. std r5,GPR13(r1); /* save it to stackframe */ \
  375. std r6,_LINK(r1); \
  376. std r7,_CTR(r1); \
  377. std r8,_XER(r1); \
  378. li r3,(n)+1; /* indicate partial regs in trap */ \
  379. std r9,0(r1); /* store stack frame back link */ \
  380. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  381. std r9,GPR1(r1); /* store stack frame back link */ \
  382. std r11,SOFTE(r1); /* and save it to stackframe */ \
  383. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  384. std r3,_TRAP(r1); /* set trap number */ \
  385. std r0,RESULT(r1); /* clear regs->result */
  386. #define EXCEPTION_COMMON(n) \
  387. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_GEN_SCRATCH, PACA_EXGEN)
  388. #define EXCEPTION_COMMON_CRIT(n) \
  389. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_CRIT_SCRATCH, PACA_EXCRIT)
  390. #define EXCEPTION_COMMON_MC(n) \
  391. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_MC_SCRATCH, PACA_EXMC)
  392. #define EXCEPTION_COMMON_DBG(n) \
  393. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_DBG_SCRATCH, PACA_EXDBG)
  394. /*
  395. * This is meant for exceptions that don't immediately hard-enable. We
  396. * set a bit in paca->irq_happened to ensure that a subsequent call to
  397. * arch_local_irq_restore() will properly hard-enable and avoid the
  398. * fast-path, and then reconcile irq state.
  399. */
  400. #define INTS_DISABLE RECONCILE_IRQ_STATE(r3,r4)
  401. /*
  402. * This is called by exceptions that don't use INTS_DISABLE (that did not
  403. * touch irq indicators in the PACA). This will restore MSR:EE to it's
  404. * previous value
  405. *
  406. * XXX In the long run, we may want to open-code it in order to separate the
  407. * load from the wrtee, thus limiting the latency caused by the dependency
  408. * but at this point, I'll favor code clarity until we have a near to final
  409. * implementation
  410. */
  411. #define INTS_RESTORE_HARD \
  412. ld r11,_MSR(r1); \
  413. wrtee r11;
  414. /* XXX FIXME: Restore r14/r15 when necessary */
  415. #define BAD_STACK_TRAMPOLINE(n) \
  416. exc_##n##_bad_stack: \
  417. li r1,(n); /* get exception number */ \
  418. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  419. b bad_stack_book3e; /* bad stack error */
  420. /* WARNING: If you change the layout of this stub, make sure you check
  421. * the debug exception handler which handles single stepping
  422. * into exceptions from userspace, and the MM code in
  423. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  424. * and would need to be updated if that branch is moved
  425. */
  426. #define EXCEPTION_STUB(loc, label) \
  427. . = interrupt_base_book3e + loc; \
  428. nop; /* To make debug interrupts happy */ \
  429. b exc_##label##_book3e;
  430. #define ACK_NONE(r)
  431. #define ACK_DEC(r) \
  432. lis r,TSR_DIS@h; \
  433. mtspr SPRN_TSR,r
  434. #define ACK_FIT(r) \
  435. lis r,TSR_FIS@h; \
  436. mtspr SPRN_TSR,r
  437. /* Used by asynchronous interrupt that may happen in the idle loop.
  438. *
  439. * This check if the thread was in the idle loop, and if yes, returns
  440. * to the caller rather than the PC. This is to avoid a race if
  441. * interrupts happen before the wait instruction.
  442. */
  443. #define CHECK_NAPPING() \
  444. CURRENT_THREAD_INFO(r11, r1); \
  445. ld r10,TI_LOCAL_FLAGS(r11); \
  446. andi. r9,r10,_TLF_NAPPING; \
  447. beq+ 1f; \
  448. ld r8,_LINK(r1); \
  449. rlwinm r7,r10,0,~_TLF_NAPPING; \
  450. std r8,_NIP(r1); \
  451. std r7,TI_LOCAL_FLAGS(r11); \
  452. 1:
  453. #define MASKABLE_EXCEPTION(trapnum, intnum, label, hdlr, ack) \
  454. START_EXCEPTION(label); \
  455. NORMAL_EXCEPTION_PROLOG(trapnum, intnum, PROLOG_ADDITION_MASKABLE)\
  456. EXCEPTION_COMMON(trapnum) \
  457. INTS_DISABLE; \
  458. ack(r8); \
  459. CHECK_NAPPING(); \
  460. addi r3,r1,STACK_FRAME_OVERHEAD; \
  461. bl hdlr; \
  462. b ret_from_except_lite;
  463. /* This value is used to mark exception frames on the stack. */
  464. .section ".toc","aw"
  465. exception_marker:
  466. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  467. /*
  468. * And here we have the exception vectors !
  469. */
  470. .text
  471. .balign 0x1000
  472. .globl interrupt_base_book3e
  473. interrupt_base_book3e: /* fake trap */
  474. EXCEPTION_STUB(0x000, machine_check)
  475. EXCEPTION_STUB(0x020, critical_input) /* 0x0100 */
  476. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  477. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  478. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  479. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  480. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  481. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  482. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  483. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  484. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  485. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  486. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  487. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  488. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  489. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  490. EXCEPTION_STUB(0x200, altivec_unavailable)
  491. EXCEPTION_STUB(0x220, altivec_assist)
  492. EXCEPTION_STUB(0x260, perfmon)
  493. EXCEPTION_STUB(0x280, doorbell)
  494. EXCEPTION_STUB(0x2a0, doorbell_crit)
  495. EXCEPTION_STUB(0x2c0, guest_doorbell)
  496. EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
  497. EXCEPTION_STUB(0x300, hypercall)
  498. EXCEPTION_STUB(0x320, ehpriv)
  499. EXCEPTION_STUB(0x340, lrat_error)
  500. .globl __end_interrupts
  501. __end_interrupts:
  502. /* Critical Input Interrupt */
  503. START_EXCEPTION(critical_input);
  504. CRIT_EXCEPTION_PROLOG(0x100, BOOKE_INTERRUPT_CRITICAL,
  505. PROLOG_ADDITION_NONE)
  506. EXCEPTION_COMMON_CRIT(0x100)
  507. bl save_nvgprs
  508. bl special_reg_save
  509. CHECK_NAPPING();
  510. addi r3,r1,STACK_FRAME_OVERHEAD
  511. bl unknown_exception
  512. b ret_from_crit_except
  513. /* Machine Check Interrupt */
  514. START_EXCEPTION(machine_check);
  515. MC_EXCEPTION_PROLOG(0x000, BOOKE_INTERRUPT_MACHINE_CHECK,
  516. PROLOG_ADDITION_NONE)
  517. EXCEPTION_COMMON_MC(0x000)
  518. bl save_nvgprs
  519. bl special_reg_save
  520. CHECK_NAPPING();
  521. addi r3,r1,STACK_FRAME_OVERHEAD
  522. bl machine_check_exception
  523. b ret_from_mc_except
  524. /* Data Storage Interrupt */
  525. START_EXCEPTION(data_storage)
  526. NORMAL_EXCEPTION_PROLOG(0x300, BOOKE_INTERRUPT_DATA_STORAGE,
  527. PROLOG_ADDITION_2REGS)
  528. mfspr r14,SPRN_DEAR
  529. mfspr r15,SPRN_ESR
  530. EXCEPTION_COMMON(0x300)
  531. INTS_DISABLE
  532. b storage_fault_common
  533. /* Instruction Storage Interrupt */
  534. START_EXCEPTION(instruction_storage);
  535. NORMAL_EXCEPTION_PROLOG(0x400, BOOKE_INTERRUPT_INST_STORAGE,
  536. PROLOG_ADDITION_2REGS)
  537. li r15,0
  538. mr r14,r10
  539. EXCEPTION_COMMON(0x400)
  540. INTS_DISABLE
  541. b storage_fault_common
  542. /* External Input Interrupt */
  543. MASKABLE_EXCEPTION(0x500, BOOKE_INTERRUPT_EXTERNAL,
  544. external_input, do_IRQ, ACK_NONE)
  545. /* Alignment */
  546. START_EXCEPTION(alignment);
  547. NORMAL_EXCEPTION_PROLOG(0x600, BOOKE_INTERRUPT_ALIGNMENT,
  548. PROLOG_ADDITION_2REGS)
  549. mfspr r14,SPRN_DEAR
  550. mfspr r15,SPRN_ESR
  551. EXCEPTION_COMMON(0x600)
  552. b alignment_more /* no room, go out of line */
  553. /* Program Interrupt */
  554. START_EXCEPTION(program);
  555. NORMAL_EXCEPTION_PROLOG(0x700, BOOKE_INTERRUPT_PROGRAM,
  556. PROLOG_ADDITION_1REG)
  557. mfspr r14,SPRN_ESR
  558. EXCEPTION_COMMON(0x700)
  559. INTS_DISABLE
  560. std r14,_DSISR(r1)
  561. addi r3,r1,STACK_FRAME_OVERHEAD
  562. ld r14,PACA_EXGEN+EX_R14(r13)
  563. bl save_nvgprs
  564. bl program_check_exception
  565. b ret_from_except
  566. /* Floating Point Unavailable Interrupt */
  567. START_EXCEPTION(fp_unavailable);
  568. NORMAL_EXCEPTION_PROLOG(0x800, BOOKE_INTERRUPT_FP_UNAVAIL,
  569. PROLOG_ADDITION_NONE)
  570. /* we can probably do a shorter exception entry for that one... */
  571. EXCEPTION_COMMON(0x800)
  572. ld r12,_MSR(r1)
  573. andi. r0,r12,MSR_PR;
  574. beq- 1f
  575. bl load_up_fpu
  576. b fast_exception_return
  577. 1: INTS_DISABLE
  578. bl save_nvgprs
  579. addi r3,r1,STACK_FRAME_OVERHEAD
  580. bl kernel_fp_unavailable_exception
  581. b ret_from_except
  582. /* Altivec Unavailable Interrupt */
  583. START_EXCEPTION(altivec_unavailable);
  584. NORMAL_EXCEPTION_PROLOG(0x200, BOOKE_INTERRUPT_ALTIVEC_UNAVAIL,
  585. PROLOG_ADDITION_NONE)
  586. /* we can probably do a shorter exception entry for that one... */
  587. EXCEPTION_COMMON(0x200)
  588. #ifdef CONFIG_ALTIVEC
  589. BEGIN_FTR_SECTION
  590. ld r12,_MSR(r1)
  591. andi. r0,r12,MSR_PR;
  592. beq- 1f
  593. bl load_up_altivec
  594. b fast_exception_return
  595. 1:
  596. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  597. #endif
  598. INTS_DISABLE
  599. bl save_nvgprs
  600. addi r3,r1,STACK_FRAME_OVERHEAD
  601. bl altivec_unavailable_exception
  602. b ret_from_except
  603. /* AltiVec Assist */
  604. START_EXCEPTION(altivec_assist);
  605. NORMAL_EXCEPTION_PROLOG(0x220,
  606. BOOKE_INTERRUPT_ALTIVEC_ASSIST,
  607. PROLOG_ADDITION_NONE)
  608. EXCEPTION_COMMON(0x220)
  609. INTS_DISABLE
  610. bl save_nvgprs
  611. addi r3,r1,STACK_FRAME_OVERHEAD
  612. #ifdef CONFIG_ALTIVEC
  613. BEGIN_FTR_SECTION
  614. bl altivec_assist_exception
  615. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  616. #else
  617. bl unknown_exception
  618. #endif
  619. b ret_from_except
  620. /* Decrementer Interrupt */
  621. MASKABLE_EXCEPTION(0x900, BOOKE_INTERRUPT_DECREMENTER,
  622. decrementer, timer_interrupt, ACK_DEC)
  623. /* Fixed Interval Timer Interrupt */
  624. MASKABLE_EXCEPTION(0x980, BOOKE_INTERRUPT_FIT,
  625. fixed_interval, unknown_exception, ACK_FIT)
  626. /* Watchdog Timer Interrupt */
  627. START_EXCEPTION(watchdog);
  628. CRIT_EXCEPTION_PROLOG(0x9f0, BOOKE_INTERRUPT_WATCHDOG,
  629. PROLOG_ADDITION_NONE)
  630. EXCEPTION_COMMON_CRIT(0x9f0)
  631. bl save_nvgprs
  632. bl special_reg_save
  633. CHECK_NAPPING();
  634. addi r3,r1,STACK_FRAME_OVERHEAD
  635. #ifdef CONFIG_BOOKE_WDT
  636. bl WatchdogException
  637. #else
  638. bl unknown_exception
  639. #endif
  640. b ret_from_crit_except
  641. /* System Call Interrupt */
  642. START_EXCEPTION(system_call)
  643. mr r9,r13 /* keep a copy of userland r13 */
  644. mfspr r11,SPRN_SRR0 /* get return address */
  645. mfspr r12,SPRN_SRR1 /* get previous MSR */
  646. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  647. b system_call_common
  648. /* Auxiliary Processor Unavailable Interrupt */
  649. START_EXCEPTION(ap_unavailable);
  650. NORMAL_EXCEPTION_PROLOG(0xf20, BOOKE_INTERRUPT_AP_UNAVAIL,
  651. PROLOG_ADDITION_NONE)
  652. EXCEPTION_COMMON(0xf20)
  653. INTS_DISABLE
  654. bl save_nvgprs
  655. addi r3,r1,STACK_FRAME_OVERHEAD
  656. bl unknown_exception
  657. b ret_from_except
  658. /* Debug exception as a critical interrupt*/
  659. START_EXCEPTION(debug_crit);
  660. CRIT_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  661. PROLOG_ADDITION_2REGS)
  662. /*
  663. * If there is a single step or branch-taken exception in an
  664. * exception entry sequence, it was probably meant to apply to
  665. * the code where the exception occurred (since exception entry
  666. * doesn't turn off DE automatically). We simulate the effect
  667. * of turning off DE on entry to an exception handler by turning
  668. * off DE in the CSRR1 value and clearing the debug status.
  669. */
  670. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  671. andis. r15,r14,(DBSR_IC|DBSR_BT)@h
  672. beq+ 1f
  673. #ifdef CONFIG_RELOCATABLE
  674. ld r15,PACATOC(r13)
  675. ld r14,interrupt_base_book3e@got(r15)
  676. ld r15,__end_interrupts@got(r15)
  677. #else
  678. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  679. LOAD_REG_IMMEDIATE(r15,__end_interrupts)
  680. #endif
  681. cmpld cr0,r10,r14
  682. cmpld cr1,r10,r15
  683. blt+ cr0,1f
  684. bge+ cr1,1f
  685. /* here it looks like we got an inappropriate debug exception. */
  686. lis r14,(DBSR_IC|DBSR_BT)@h /* clear the event */
  687. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  688. mtspr SPRN_DBSR,r14
  689. mtspr SPRN_CSRR1,r11
  690. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  691. ld r1,PACA_EXCRIT+EX_R1(r13)
  692. ld r14,PACA_EXCRIT+EX_R14(r13)
  693. ld r15,PACA_EXCRIT+EX_R15(r13)
  694. mtcr r10
  695. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  696. ld r11,PACA_EXCRIT+EX_R11(r13)
  697. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  698. rfci
  699. /* Normal debug exception */
  700. /* XXX We only handle coming from userspace for now since we can't
  701. * quite save properly an interrupted kernel state yet
  702. */
  703. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  704. beq kernel_dbg_exc; /* if from kernel mode */
  705. /* Now we mash up things to make it look like we are coming on a
  706. * normal exception
  707. */
  708. mfspr r14,SPRN_DBSR
  709. EXCEPTION_COMMON_CRIT(0xd00)
  710. std r14,_DSISR(r1)
  711. addi r3,r1,STACK_FRAME_OVERHEAD
  712. mr r4,r14
  713. ld r14,PACA_EXCRIT+EX_R14(r13)
  714. ld r15,PACA_EXCRIT+EX_R15(r13)
  715. bl save_nvgprs
  716. bl DebugException
  717. b ret_from_except
  718. kernel_dbg_exc:
  719. b . /* NYI */
  720. /* Debug exception as a debug interrupt*/
  721. START_EXCEPTION(debug_debug);
  722. DBG_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  723. PROLOG_ADDITION_2REGS)
  724. /*
  725. * If there is a single step or branch-taken exception in an
  726. * exception entry sequence, it was probably meant to apply to
  727. * the code where the exception occurred (since exception entry
  728. * doesn't turn off DE automatically). We simulate the effect
  729. * of turning off DE on entry to an exception handler by turning
  730. * off DE in the DSRR1 value and clearing the debug status.
  731. */
  732. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  733. andis. r15,r14,(DBSR_IC|DBSR_BT)@h
  734. beq+ 1f
  735. #ifdef CONFIG_RELOCATABLE
  736. ld r15,PACATOC(r13)
  737. ld r14,interrupt_base_book3e@got(r15)
  738. ld r15,__end_interrupts@got(r15)
  739. #else
  740. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  741. LOAD_REG_IMMEDIATE(r15,__end_interrupts)
  742. #endif
  743. cmpld cr0,r10,r14
  744. cmpld cr1,r10,r15
  745. blt+ cr0,1f
  746. bge+ cr1,1f
  747. /* here it looks like we got an inappropriate debug exception. */
  748. lis r14,(DBSR_IC|DBSR_BT)@h /* clear the event */
  749. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  750. mtspr SPRN_DBSR,r14
  751. mtspr SPRN_DSRR1,r11
  752. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  753. ld r1,PACA_EXDBG+EX_R1(r13)
  754. ld r14,PACA_EXDBG+EX_R14(r13)
  755. ld r15,PACA_EXDBG+EX_R15(r13)
  756. mtcr r10
  757. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  758. ld r11,PACA_EXDBG+EX_R11(r13)
  759. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  760. rfdi
  761. /* Normal debug exception */
  762. /* XXX We only handle coming from userspace for now since we can't
  763. * quite save properly an interrupted kernel state yet
  764. */
  765. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  766. beq kernel_dbg_exc; /* if from kernel mode */
  767. /* Now we mash up things to make it look like we are coming on a
  768. * normal exception
  769. */
  770. mfspr r14,SPRN_DBSR
  771. EXCEPTION_COMMON_DBG(0xd08)
  772. INTS_DISABLE
  773. std r14,_DSISR(r1)
  774. addi r3,r1,STACK_FRAME_OVERHEAD
  775. mr r4,r14
  776. ld r14,PACA_EXDBG+EX_R14(r13)
  777. ld r15,PACA_EXDBG+EX_R15(r13)
  778. bl save_nvgprs
  779. bl DebugException
  780. b ret_from_except
  781. START_EXCEPTION(perfmon);
  782. NORMAL_EXCEPTION_PROLOG(0x260, BOOKE_INTERRUPT_PERFORMANCE_MONITOR,
  783. PROLOG_ADDITION_NONE)
  784. EXCEPTION_COMMON(0x260)
  785. INTS_DISABLE
  786. CHECK_NAPPING()
  787. addi r3,r1,STACK_FRAME_OVERHEAD
  788. bl performance_monitor_exception
  789. b ret_from_except_lite
  790. /* Doorbell interrupt */
  791. MASKABLE_EXCEPTION(0x280, BOOKE_INTERRUPT_DOORBELL,
  792. doorbell, doorbell_exception, ACK_NONE)
  793. /* Doorbell critical Interrupt */
  794. START_EXCEPTION(doorbell_crit);
  795. CRIT_EXCEPTION_PROLOG(0x2a0, BOOKE_INTERRUPT_DOORBELL_CRITICAL,
  796. PROLOG_ADDITION_NONE)
  797. EXCEPTION_COMMON_CRIT(0x2a0)
  798. bl save_nvgprs
  799. bl special_reg_save
  800. CHECK_NAPPING();
  801. addi r3,r1,STACK_FRAME_OVERHEAD
  802. bl unknown_exception
  803. b ret_from_crit_except
  804. /*
  805. * Guest doorbell interrupt
  806. * This general exception use GSRRx save/restore registers
  807. */
  808. START_EXCEPTION(guest_doorbell);
  809. GDBELL_EXCEPTION_PROLOG(0x2c0, BOOKE_INTERRUPT_GUEST_DBELL,
  810. PROLOG_ADDITION_NONE)
  811. EXCEPTION_COMMON(0x2c0)
  812. addi r3,r1,STACK_FRAME_OVERHEAD
  813. bl save_nvgprs
  814. INTS_RESTORE_HARD
  815. bl unknown_exception
  816. b ret_from_except
  817. /* Guest Doorbell critical Interrupt */
  818. START_EXCEPTION(guest_doorbell_crit);
  819. CRIT_EXCEPTION_PROLOG(0x2e0, BOOKE_INTERRUPT_GUEST_DBELL_CRIT,
  820. PROLOG_ADDITION_NONE)
  821. EXCEPTION_COMMON_CRIT(0x2e0)
  822. bl save_nvgprs
  823. bl special_reg_save
  824. CHECK_NAPPING();
  825. addi r3,r1,STACK_FRAME_OVERHEAD
  826. bl unknown_exception
  827. b ret_from_crit_except
  828. /* Hypervisor call */
  829. START_EXCEPTION(hypercall);
  830. NORMAL_EXCEPTION_PROLOG(0x310, BOOKE_INTERRUPT_HV_SYSCALL,
  831. PROLOG_ADDITION_NONE)
  832. EXCEPTION_COMMON(0x310)
  833. addi r3,r1,STACK_FRAME_OVERHEAD
  834. bl save_nvgprs
  835. INTS_RESTORE_HARD
  836. bl unknown_exception
  837. b ret_from_except
  838. /* Embedded Hypervisor priviledged */
  839. START_EXCEPTION(ehpriv);
  840. NORMAL_EXCEPTION_PROLOG(0x320, BOOKE_INTERRUPT_HV_PRIV,
  841. PROLOG_ADDITION_NONE)
  842. EXCEPTION_COMMON(0x320)
  843. addi r3,r1,STACK_FRAME_OVERHEAD
  844. bl save_nvgprs
  845. INTS_RESTORE_HARD
  846. bl unknown_exception
  847. b ret_from_except
  848. /* LRAT Error interrupt */
  849. START_EXCEPTION(lrat_error);
  850. NORMAL_EXCEPTION_PROLOG(0x340, BOOKE_INTERRUPT_LRAT_ERROR,
  851. PROLOG_ADDITION_NONE)
  852. EXCEPTION_COMMON(0x340)
  853. addi r3,r1,STACK_FRAME_OVERHEAD
  854. bl save_nvgprs
  855. INTS_RESTORE_HARD
  856. bl unknown_exception
  857. b ret_from_except
  858. /*
  859. * An interrupt came in while soft-disabled; We mark paca->irq_happened
  860. * accordingly and if the interrupt is level sensitive, we hard disable
  861. * hard disable (full_mask) corresponds to PACA_IRQ_MUST_HARD_MASK, so
  862. * keep these in synch.
  863. */
  864. .macro masked_interrupt_book3e paca_irq full_mask
  865. lbz r10,PACAIRQHAPPENED(r13)
  866. .if \full_mask == 1
  867. ori r10,r10,\paca_irq | PACA_IRQ_HARD_DIS
  868. .else
  869. ori r10,r10,\paca_irq
  870. .endif
  871. stb r10,PACAIRQHAPPENED(r13)
  872. .if \full_mask == 1
  873. rldicl r10,r11,48,1 /* clear MSR_EE */
  874. rotldi r11,r10,16
  875. mtspr SPRN_SRR1,r11
  876. .endif
  877. lwz r11,PACA_EXGEN+EX_CR(r13)
  878. mtcr r11
  879. ld r10,PACA_EXGEN+EX_R10(r13)
  880. ld r11,PACA_EXGEN+EX_R11(r13)
  881. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  882. rfi
  883. b .
  884. .endm
  885. masked_interrupt_book3e_0x500:
  886. // XXX When adding support for EPR, use PACA_IRQ_EE_EDGE
  887. masked_interrupt_book3e PACA_IRQ_EE 1
  888. masked_interrupt_book3e_0x900:
  889. ACK_DEC(r10);
  890. masked_interrupt_book3e PACA_IRQ_DEC 0
  891. masked_interrupt_book3e_0x980:
  892. ACK_FIT(r10);
  893. masked_interrupt_book3e PACA_IRQ_DEC 0
  894. masked_interrupt_book3e_0x280:
  895. masked_interrupt_book3e_0x2c0:
  896. masked_interrupt_book3e PACA_IRQ_DBELL 0
  897. /*
  898. * Called from arch_local_irq_enable when an interrupt needs
  899. * to be resent. r3 contains either 0x500,0x900,0x260 or 0x280
  900. * to indicate the kind of interrupt. MSR:EE is already off.
  901. * We generate a stackframe like if a real interrupt had happened.
  902. *
  903. * Note: While MSR:EE is off, we need to make sure that _MSR
  904. * in the generated frame has EE set to 1 or the exception
  905. * handler will not properly re-enable them.
  906. */
  907. _GLOBAL(__replay_interrupt)
  908. /* We are going to jump to the exception common code which
  909. * will retrieve various register values from the PACA which
  910. * we don't give a damn about.
  911. */
  912. mflr r10
  913. mfmsr r11
  914. mfcr r4
  915. mtspr SPRN_SPRG_GEN_SCRATCH,r13;
  916. std r1,PACA_EXGEN+EX_R1(r13);
  917. stw r4,PACA_EXGEN+EX_CR(r13);
  918. ori r11,r11,MSR_EE
  919. subi r1,r1,INT_FRAME_SIZE;
  920. cmpwi cr0,r3,0x500
  921. beq exc_0x500_common
  922. cmpwi cr0,r3,0x900
  923. beq exc_0x900_common
  924. cmpwi cr0,r3,0x280
  925. beq exc_0x280_common
  926. blr
  927. /*
  928. * This is called from 0x300 and 0x400 handlers after the prologs with
  929. * r14 and r15 containing the fault address and error code, with the
  930. * original values stashed away in the PACA
  931. */
  932. storage_fault_common:
  933. std r14,_DAR(r1)
  934. std r15,_DSISR(r1)
  935. addi r3,r1,STACK_FRAME_OVERHEAD
  936. mr r4,r14
  937. mr r5,r15
  938. ld r14,PACA_EXGEN+EX_R14(r13)
  939. ld r15,PACA_EXGEN+EX_R15(r13)
  940. bl do_page_fault
  941. cmpdi r3,0
  942. bne- 1f
  943. b ret_from_except_lite
  944. 1: bl save_nvgprs
  945. mr r5,r3
  946. addi r3,r1,STACK_FRAME_OVERHEAD
  947. ld r4,_DAR(r1)
  948. bl bad_page_fault
  949. b ret_from_except
  950. /*
  951. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  952. * continues here.
  953. */
  954. alignment_more:
  955. std r14,_DAR(r1)
  956. std r15,_DSISR(r1)
  957. addi r3,r1,STACK_FRAME_OVERHEAD
  958. ld r14,PACA_EXGEN+EX_R14(r13)
  959. ld r15,PACA_EXGEN+EX_R15(r13)
  960. bl save_nvgprs
  961. INTS_RESTORE_HARD
  962. bl alignment_exception
  963. b ret_from_except
  964. /*
  965. * We branch here from entry_64.S for the last stage of the exception
  966. * return code path. MSR:EE is expected to be off at that point
  967. */
  968. _GLOBAL(exception_return_book3e)
  969. b 1f
  970. /* This is the return from load_up_fpu fast path which could do with
  971. * less GPR restores in fact, but for now we have a single return path
  972. */
  973. .globl fast_exception_return
  974. fast_exception_return:
  975. wrteei 0
  976. 1: mr r0,r13
  977. ld r10,_MSR(r1)
  978. REST_4GPRS(2, r1)
  979. andi. r6,r10,MSR_PR
  980. REST_2GPRS(6, r1)
  981. beq 1f
  982. ACCOUNT_CPU_USER_EXIT(r13, r10, r11)
  983. ld r0,GPR13(r1)
  984. 1: stdcx. r0,0,r1 /* to clear the reservation */
  985. ld r8,_CCR(r1)
  986. ld r9,_LINK(r1)
  987. ld r10,_CTR(r1)
  988. ld r11,_XER(r1)
  989. mtcr r8
  990. mtlr r9
  991. mtctr r10
  992. mtxer r11
  993. REST_2GPRS(8, r1)
  994. ld r10,GPR10(r1)
  995. ld r11,GPR11(r1)
  996. ld r12,GPR12(r1)
  997. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  998. std r10,PACA_EXGEN+EX_R10(r13);
  999. std r11,PACA_EXGEN+EX_R11(r13);
  1000. ld r10,_NIP(r1)
  1001. ld r11,_MSR(r1)
  1002. ld r0,GPR0(r1)
  1003. ld r1,GPR1(r1)
  1004. mtspr SPRN_SRR0,r10
  1005. mtspr SPRN_SRR1,r11
  1006. ld r10,PACA_EXGEN+EX_R10(r13)
  1007. ld r11,PACA_EXGEN+EX_R11(r13)
  1008. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  1009. rfi
  1010. /*
  1011. * Trampolines used when spotting a bad kernel stack pointer in
  1012. * the exception entry code.
  1013. *
  1014. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  1015. * index around, etc... to handle crit & mcheck
  1016. */
  1017. BAD_STACK_TRAMPOLINE(0x000)
  1018. BAD_STACK_TRAMPOLINE(0x100)
  1019. BAD_STACK_TRAMPOLINE(0x200)
  1020. BAD_STACK_TRAMPOLINE(0x220)
  1021. BAD_STACK_TRAMPOLINE(0x260)
  1022. BAD_STACK_TRAMPOLINE(0x280)
  1023. BAD_STACK_TRAMPOLINE(0x2a0)
  1024. BAD_STACK_TRAMPOLINE(0x2c0)
  1025. BAD_STACK_TRAMPOLINE(0x2e0)
  1026. BAD_STACK_TRAMPOLINE(0x300)
  1027. BAD_STACK_TRAMPOLINE(0x310)
  1028. BAD_STACK_TRAMPOLINE(0x320)
  1029. BAD_STACK_TRAMPOLINE(0x340)
  1030. BAD_STACK_TRAMPOLINE(0x400)
  1031. BAD_STACK_TRAMPOLINE(0x500)
  1032. BAD_STACK_TRAMPOLINE(0x600)
  1033. BAD_STACK_TRAMPOLINE(0x700)
  1034. BAD_STACK_TRAMPOLINE(0x800)
  1035. BAD_STACK_TRAMPOLINE(0x900)
  1036. BAD_STACK_TRAMPOLINE(0x980)
  1037. BAD_STACK_TRAMPOLINE(0x9f0)
  1038. BAD_STACK_TRAMPOLINE(0xa00)
  1039. BAD_STACK_TRAMPOLINE(0xb00)
  1040. BAD_STACK_TRAMPOLINE(0xc00)
  1041. BAD_STACK_TRAMPOLINE(0xd00)
  1042. BAD_STACK_TRAMPOLINE(0xd08)
  1043. BAD_STACK_TRAMPOLINE(0xe00)
  1044. BAD_STACK_TRAMPOLINE(0xf00)
  1045. BAD_STACK_TRAMPOLINE(0xf20)
  1046. .globl bad_stack_book3e
  1047. bad_stack_book3e:
  1048. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  1049. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  1050. ld r1,PACAEMERGSP(r13)
  1051. subi r1,r1,64+INT_FRAME_SIZE
  1052. std r10,_NIP(r1)
  1053. std r11,_MSR(r1)
  1054. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  1055. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  1056. std r10,GPR1(r1)
  1057. std r11,_CCR(r1)
  1058. mfspr r10,SPRN_DEAR
  1059. mfspr r11,SPRN_ESR
  1060. std r10,_DAR(r1)
  1061. std r11,_DSISR(r1)
  1062. std r0,GPR0(r1); /* save r0 in stackframe */ \
  1063. std r2,GPR2(r1); /* save r2 in stackframe */ \
  1064. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  1065. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  1066. std r9,GPR9(r1); /* save r9 in stackframe */ \
  1067. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  1068. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  1069. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  1070. std r3,GPR10(r1); /* save r10 to stackframe */ \
  1071. std r4,GPR11(r1); /* save r11 to stackframe */ \
  1072. std r12,GPR12(r1); /* save r12 in stackframe */ \
  1073. std r5,GPR13(r1); /* save it to stackframe */ \
  1074. mflr r10
  1075. mfctr r11
  1076. mfxer r12
  1077. std r10,_LINK(r1)
  1078. std r11,_CTR(r1)
  1079. std r12,_XER(r1)
  1080. SAVE_10GPRS(14,r1)
  1081. SAVE_8GPRS(24,r1)
  1082. lhz r12,PACA_TRAP_SAVE(r13)
  1083. std r12,_TRAP(r1)
  1084. addi r11,r1,INT_FRAME_SIZE
  1085. std r11,0(r1)
  1086. li r12,0
  1087. std r12,0(r11)
  1088. ld r2,PACATOC(r13)
  1089. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  1090. bl kernel_bad_stack
  1091. b 1b
  1092. /*
  1093. * Setup the initial TLB for a core. This current implementation
  1094. * assume that whatever we are running off will not conflict with
  1095. * the new mapping at PAGE_OFFSET.
  1096. */
  1097. _GLOBAL(initial_tlb_book3e)
  1098. /* Look for the first TLB with IPROT set */
  1099. mfspr r4,SPRN_TLB0CFG
  1100. andi. r3,r4,TLBnCFG_IPROT
  1101. lis r3,MAS0_TLBSEL(0)@h
  1102. bne found_iprot
  1103. mfspr r4,SPRN_TLB1CFG
  1104. andi. r3,r4,TLBnCFG_IPROT
  1105. lis r3,MAS0_TLBSEL(1)@h
  1106. bne found_iprot
  1107. mfspr r4,SPRN_TLB2CFG
  1108. andi. r3,r4,TLBnCFG_IPROT
  1109. lis r3,MAS0_TLBSEL(2)@h
  1110. bne found_iprot
  1111. lis r3,MAS0_TLBSEL(3)@h
  1112. mfspr r4,SPRN_TLB3CFG
  1113. /* fall through */
  1114. found_iprot:
  1115. andi. r5,r4,TLBnCFG_HES
  1116. bne have_hes
  1117. mflr r8 /* save LR */
  1118. /* 1. Find the index of the entry we're executing in
  1119. *
  1120. * r3 = MAS0_TLBSEL (for the iprot array)
  1121. * r4 = SPRN_TLBnCFG
  1122. */
  1123. bl invstr /* Find our address */
  1124. invstr: mflr r6 /* Make it accessible */
  1125. mfmsr r7
  1126. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  1127. mfspr r7,SPRN_PID
  1128. slwi r7,r7,16
  1129. or r7,r7,r5
  1130. mtspr SPRN_MAS6,r7
  1131. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  1132. mfspr r3,SPRN_MAS0
  1133. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  1134. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  1135. oris r7,r7,MAS1_IPROT@h
  1136. mtspr SPRN_MAS1,r7
  1137. tlbwe
  1138. /* 2. Invalidate all entries except the entry we're executing in
  1139. *
  1140. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  1141. * r4 = SPRN_TLBnCFG
  1142. * r5 = ESEL of entry we are running in
  1143. */
  1144. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  1145. li r6,0 /* Set Entry counter to 0 */
  1146. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  1147. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  1148. mtspr SPRN_MAS0,r7
  1149. tlbre
  1150. mfspr r7,SPRN_MAS1
  1151. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  1152. cmpw r5,r6
  1153. beq skpinv /* Dont update the current execution TLB */
  1154. mtspr SPRN_MAS1,r7
  1155. tlbwe
  1156. isync
  1157. skpinv: addi r6,r6,1 /* Increment */
  1158. cmpw r6,r4 /* Are we done? */
  1159. bne 1b /* If not, repeat */
  1160. /* Invalidate all TLBs */
  1161. PPC_TLBILX_ALL(0,R0)
  1162. sync
  1163. isync
  1164. /* 3. Setup a temp mapping and jump to it
  1165. *
  1166. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  1167. * r5 = ESEL of entry we are running in
  1168. */
  1169. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  1170. addi r7,r7,0x1
  1171. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  1172. mtspr SPRN_MAS0,r4
  1173. tlbre
  1174. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  1175. mtspr SPRN_MAS0,r4
  1176. mfspr r7,SPRN_MAS1
  1177. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  1178. mtspr SPRN_MAS1,r6
  1179. tlbwe
  1180. mfmsr r6
  1181. xori r6,r6,MSR_IS
  1182. mtspr SPRN_SRR1,r6
  1183. bl 1f /* Find our address */
  1184. 1: mflr r6
  1185. addi r6,r6,(2f - 1b)
  1186. mtspr SPRN_SRR0,r6
  1187. rfi
  1188. 2:
  1189. /* 4. Clear out PIDs & Search info
  1190. *
  1191. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  1192. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1193. * r5 = MAS3
  1194. */
  1195. li r6,0
  1196. mtspr SPRN_MAS6,r6
  1197. mtspr SPRN_PID,r6
  1198. /* 5. Invalidate mapping we started in
  1199. *
  1200. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  1201. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1202. * r5 = MAS3
  1203. */
  1204. mtspr SPRN_MAS0,r3
  1205. tlbre
  1206. mfspr r6,SPRN_MAS1
  1207. rlwinm r6,r6,0,2,31 /* clear IPROT and VALID */
  1208. mtspr SPRN_MAS1,r6
  1209. tlbwe
  1210. sync
  1211. isync
  1212. /*
  1213. * The mapping only needs to be cache-coherent on SMP, except on
  1214. * Freescale e500mc derivatives where it's also needed for coherent DMA.
  1215. */
  1216. #if defined(CONFIG_SMP) || defined(CONFIG_PPC_E500MC)
  1217. #define M_IF_NEEDED MAS2_M
  1218. #else
  1219. #define M_IF_NEEDED 0
  1220. #endif
  1221. /* 6. Setup KERNELBASE mapping in TLB[0]
  1222. *
  1223. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  1224. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1225. * r5 = MAS3
  1226. */
  1227. rlwinm r3,r3,0,16,3 /* clear ESEL */
  1228. mtspr SPRN_MAS0,r3
  1229. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  1230. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  1231. mtspr SPRN_MAS1,r6
  1232. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_NEEDED)
  1233. mtspr SPRN_MAS2,r6
  1234. rlwinm r5,r5,0,0,25
  1235. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  1236. mtspr SPRN_MAS3,r5
  1237. li r5,-1
  1238. rlwinm r5,r5,0,0,25
  1239. tlbwe
  1240. /* 7. Jump to KERNELBASE mapping
  1241. *
  1242. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1243. */
  1244. /* Now we branch the new virtual address mapped by this entry */
  1245. bl 1f /* Find our address */
  1246. 1: mflr r6
  1247. addi r6,r6,(2f - 1b)
  1248. tovirt(r6,r6)
  1249. lis r7,MSR_KERNEL@h
  1250. ori r7,r7,MSR_KERNEL@l
  1251. mtspr SPRN_SRR0,r6
  1252. mtspr SPRN_SRR1,r7
  1253. rfi /* start execution out of TLB1[0] entry */
  1254. 2:
  1255. /* 8. Clear out the temp mapping
  1256. *
  1257. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  1258. */
  1259. mtspr SPRN_MAS0,r4
  1260. tlbre
  1261. mfspr r5,SPRN_MAS1
  1262. rlwinm r5,r5,0,2,31 /* clear IPROT and VALID */
  1263. mtspr SPRN_MAS1,r5
  1264. tlbwe
  1265. sync
  1266. isync
  1267. /* We translate LR and return */
  1268. tovirt(r8,r8)
  1269. mtlr r8
  1270. blr
  1271. have_hes:
  1272. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  1273. * kernel linear mapping. We also set MAS8 once for all here though
  1274. * that will have to be made dependent on whether we are running under
  1275. * a hypervisor I suppose.
  1276. */
  1277. /* BEWARE, MAGIC
  1278. * This code is called as an ordinary function on the boot CPU. But to
  1279. * avoid duplication, this code is also used in SCOM bringup of
  1280. * secondary CPUs. We read the code between the initial_tlb_code_start
  1281. * and initial_tlb_code_end labels one instruction at a time and RAM it
  1282. * into the new core via SCOM. That doesn't process branches, so there
  1283. * must be none between those two labels. It also means if this code
  1284. * ever takes any parameters, the SCOM code must also be updated to
  1285. * provide them.
  1286. */
  1287. .globl a2_tlbinit_code_start
  1288. a2_tlbinit_code_start:
  1289. ori r11,r3,MAS0_WQ_ALLWAYS
  1290. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  1291. mtspr SPRN_MAS0,r11
  1292. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  1293. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  1294. mtspr SPRN_MAS1,r3
  1295. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  1296. mtspr SPRN_MAS2,r3
  1297. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  1298. mtspr SPRN_MAS7_MAS3,r3
  1299. li r3,0
  1300. mtspr SPRN_MAS8,r3
  1301. /* Write the TLB entry */
  1302. tlbwe
  1303. .globl a2_tlbinit_after_linear_map
  1304. a2_tlbinit_after_linear_map:
  1305. /* Now we branch the new virtual address mapped by this entry */
  1306. LOAD_REG_IMMEDIATE(r3,1f)
  1307. mtctr r3
  1308. bctr
  1309. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  1310. * else (including IPROTed things left by firmware)
  1311. * r4 = TLBnCFG
  1312. * r3 = current address (more or less)
  1313. */
  1314. li r5,0
  1315. mtspr SPRN_MAS6,r5
  1316. tlbsx 0,r3
  1317. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  1318. rlwinm r10,r4,8,0xff
  1319. addi r10,r10,-1 /* Get inner loop mask */
  1320. li r3,1
  1321. mfspr r5,SPRN_MAS1
  1322. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  1323. mfspr r6,SPRN_MAS2
  1324. rldicr r6,r6,0,51 /* Extract EPN */
  1325. mfspr r7,SPRN_MAS0
  1326. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  1327. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  1328. 2: add r4,r3,r8
  1329. and r4,r4,r10
  1330. rlwimi r7,r4,16,MAS0_ESEL_MASK
  1331. mtspr SPRN_MAS0,r7
  1332. mtspr SPRN_MAS1,r5
  1333. mtspr SPRN_MAS2,r6
  1334. tlbwe
  1335. addi r3,r3,1
  1336. and. r4,r3,r10
  1337. bne 3f
  1338. addis r6,r6,(1<<30)@h
  1339. 3:
  1340. cmpw r3,r9
  1341. blt 2b
  1342. .globl a2_tlbinit_after_iprot_flush
  1343. a2_tlbinit_after_iprot_flush:
  1344. PPC_TLBILX(0,0,R0)
  1345. sync
  1346. isync
  1347. .globl a2_tlbinit_code_end
  1348. a2_tlbinit_code_end:
  1349. /* We translate LR and return */
  1350. mflr r3
  1351. tovirt(r3,r3)
  1352. mtlr r3
  1353. blr
  1354. /*
  1355. * Main entry (boot CPU, thread 0)
  1356. *
  1357. * We enter here from head_64.S, possibly after the prom_init trampoline
  1358. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  1359. * mode. Anything else is as it was left by the bootloader
  1360. *
  1361. * Initial requirements of this port:
  1362. *
  1363. * - Kernel loaded at 0 physical
  1364. * - A good lump of memory mapped 0:0 by UTLB entry 0
  1365. * - MSR:IS & MSR:DS set to 0
  1366. *
  1367. * Note that some of the above requirements will be relaxed in the future
  1368. * as the kernel becomes smarter at dealing with different initial conditions
  1369. * but for now you have to be careful
  1370. */
  1371. _GLOBAL(start_initialization_book3e)
  1372. mflr r28
  1373. /* First, we need to setup some initial TLBs to map the kernel
  1374. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  1375. * and always use AS 0, so we just set it up to match our link
  1376. * address and never use 0 based addresses.
  1377. */
  1378. bl initial_tlb_book3e
  1379. /* Init global core bits */
  1380. bl init_core_book3e
  1381. /* Init per-thread bits */
  1382. bl init_thread_book3e
  1383. /* Return to common init code */
  1384. tovirt(r28,r28)
  1385. mtlr r28
  1386. blr
  1387. /*
  1388. * Secondary core/processor entry
  1389. *
  1390. * This is entered for thread 0 of a secondary core, all other threads
  1391. * are expected to be stopped. It's similar to start_initialization_book3e
  1392. * except that it's generally entered from the holding loop in head_64.S
  1393. * after CPUs have been gathered by Open Firmware.
  1394. *
  1395. * We assume we are in 32 bits mode running with whatever TLB entry was
  1396. * set for us by the firmware or POR engine.
  1397. */
  1398. _GLOBAL(book3e_secondary_core_init_tlb_set)
  1399. li r4,1
  1400. b generic_secondary_smp_init
  1401. _GLOBAL(book3e_secondary_core_init)
  1402. mflr r28
  1403. /* Do we need to setup initial TLB entry ? */
  1404. cmplwi r4,0
  1405. bne 2f
  1406. /* Setup TLB for this core */
  1407. bl initial_tlb_book3e
  1408. /* We can return from the above running at a different
  1409. * address, so recalculate r2 (TOC)
  1410. */
  1411. bl relative_toc
  1412. /* Init global core bits */
  1413. 2: bl init_core_book3e
  1414. /* Init per-thread bits */
  1415. 3: bl init_thread_book3e
  1416. /* Return to common init code at proper virtual address.
  1417. *
  1418. * Due to various previous assumptions, we know we entered this
  1419. * function at either the final PAGE_OFFSET mapping or using a
  1420. * 1:1 mapping at 0, so we don't bother doing a complicated check
  1421. * here, we just ensure the return address has the right top bits.
  1422. *
  1423. * Note that if we ever want to be smarter about where we can be
  1424. * started from, we have to be careful that by the time we reach
  1425. * the code below we may already be running at a different location
  1426. * than the one we were called from since initial_tlb_book3e can
  1427. * have moved us already.
  1428. */
  1429. cmpdi cr0,r28,0
  1430. blt 1f
  1431. lis r3,PAGE_OFFSET@highest
  1432. sldi r3,r3,32
  1433. or r28,r28,r3
  1434. 1: mtlr r28
  1435. blr
  1436. _GLOBAL(book3e_secondary_thread_init)
  1437. mflr r28
  1438. b 3b
  1439. .globl init_core_book3e
  1440. init_core_book3e:
  1441. /* Establish the interrupt vector base */
  1442. tovirt(r2,r2)
  1443. LOAD_REG_ADDR(r3, interrupt_base_book3e)
  1444. mtspr SPRN_IVPR,r3
  1445. sync
  1446. blr
  1447. init_thread_book3e:
  1448. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1449. mtspr SPRN_EPCR,r3
  1450. /* Make sure interrupts are off */
  1451. wrteei 0
  1452. /* disable all timers and clear out status */
  1453. li r3,0
  1454. mtspr SPRN_TCR,r3
  1455. mfspr r3,SPRN_TSR
  1456. mtspr SPRN_TSR,r3
  1457. blr
  1458. _GLOBAL(__setup_base_ivors)
  1459. SET_IVOR(0, 0x020) /* Critical Input */
  1460. SET_IVOR(1, 0x000) /* Machine Check */
  1461. SET_IVOR(2, 0x060) /* Data Storage */
  1462. SET_IVOR(3, 0x080) /* Instruction Storage */
  1463. SET_IVOR(4, 0x0a0) /* External Input */
  1464. SET_IVOR(5, 0x0c0) /* Alignment */
  1465. SET_IVOR(6, 0x0e0) /* Program */
  1466. SET_IVOR(7, 0x100) /* FP Unavailable */
  1467. SET_IVOR(8, 0x120) /* System Call */
  1468. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1469. SET_IVOR(10, 0x160) /* Decrementer */
  1470. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1471. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1472. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1473. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1474. SET_IVOR(15, 0x040) /* Debug */
  1475. sync
  1476. blr
  1477. _GLOBAL(setup_altivec_ivors)
  1478. SET_IVOR(32, 0x200) /* AltiVec Unavailable */
  1479. SET_IVOR(33, 0x220) /* AltiVec Assist */
  1480. blr
  1481. _GLOBAL(setup_perfmon_ivor)
  1482. SET_IVOR(35, 0x260) /* Performance Monitor */
  1483. blr
  1484. _GLOBAL(setup_doorbell_ivors)
  1485. SET_IVOR(36, 0x280) /* Processor Doorbell */
  1486. SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
  1487. blr
  1488. _GLOBAL(setup_ehv_ivors)
  1489. SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
  1490. SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
  1491. SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
  1492. SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
  1493. blr
  1494. _GLOBAL(setup_lrat_ivor)
  1495. SET_IVOR(42, 0x340) /* LRAT Error */
  1496. blr