idle_book3s.S 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995
  1. /*
  2. * This file contains idle entry/exit functions for POWER7,
  3. * POWER8 and POWER9 CPUs.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/threads.h>
  11. #include <asm/processor.h>
  12. #include <asm/page.h>
  13. #include <asm/cputable.h>
  14. #include <asm/thread_info.h>
  15. #include <asm/ppc_asm.h>
  16. #include <asm/asm-offsets.h>
  17. #include <asm/ppc-opcode.h>
  18. #include <asm/hw_irq.h>
  19. #include <asm/kvm_book3s_asm.h>
  20. #include <asm/opal.h>
  21. #include <asm/cpuidle.h>
  22. #include <asm/exception-64s.h>
  23. #include <asm/book3s/64/mmu-hash.h>
  24. #include <asm/mmu.h>
  25. #include <asm/asm-compat.h>
  26. #include <asm/feature-fixups.h>
  27. #undef DEBUG
  28. /*
  29. * Use unused space in the interrupt stack to save and restore
  30. * registers for winkle support.
  31. */
  32. #define _MMCR0 GPR0
  33. #define _SDR1 GPR3
  34. #define _PTCR GPR3
  35. #define _RPR GPR4
  36. #define _SPURR GPR5
  37. #define _PURR GPR6
  38. #define _TSCR GPR7
  39. #define _DSCR GPR8
  40. #define _AMOR GPR9
  41. #define _WORT GPR10
  42. #define _WORC GPR11
  43. #define _LPCR GPR12
  44. #define PSSCR_EC_ESL_MASK_SHIFTED (PSSCR_EC | PSSCR_ESL) >> 16
  45. .text
  46. /*
  47. * Used by threads before entering deep idle states. Saves SPRs
  48. * in interrupt stack frame
  49. */
  50. save_sprs_to_stack:
  51. /*
  52. * Note all register i.e per-core, per-subcore or per-thread is saved
  53. * here since any thread in the core might wake up first
  54. */
  55. BEGIN_FTR_SECTION
  56. /*
  57. * Note - SDR1 is dropped in Power ISA v3. Hence not restoring
  58. * SDR1 here
  59. */
  60. mfspr r3,SPRN_PTCR
  61. std r3,_PTCR(r1)
  62. mfspr r3,SPRN_LPCR
  63. std r3,_LPCR(r1)
  64. FTR_SECTION_ELSE
  65. mfspr r3,SPRN_SDR1
  66. std r3,_SDR1(r1)
  67. ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_300)
  68. mfspr r3,SPRN_RPR
  69. std r3,_RPR(r1)
  70. mfspr r3,SPRN_SPURR
  71. std r3,_SPURR(r1)
  72. mfspr r3,SPRN_PURR
  73. std r3,_PURR(r1)
  74. mfspr r3,SPRN_TSCR
  75. std r3,_TSCR(r1)
  76. mfspr r3,SPRN_DSCR
  77. std r3,_DSCR(r1)
  78. mfspr r3,SPRN_AMOR
  79. std r3,_AMOR(r1)
  80. mfspr r3,SPRN_WORT
  81. std r3,_WORT(r1)
  82. mfspr r3,SPRN_WORC
  83. std r3,_WORC(r1)
  84. /*
  85. * On POWER9, there are idle states such as stop4, invoked via cpuidle,
  86. * that lose hypervisor resources. In such cases, we need to save
  87. * additional SPRs before entering those idle states so that they can
  88. * be restored to their older values on wakeup from the idle state.
  89. *
  90. * On POWER8, the only such deep idle state is winkle which is used
  91. * only in the context of CPU-Hotplug, where these additional SPRs are
  92. * reinitiazed to a sane value. Hence there is no need to save/restore
  93. * these SPRs.
  94. */
  95. BEGIN_FTR_SECTION
  96. blr
  97. END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
  98. power9_save_additional_sprs:
  99. mfspr r3, SPRN_PID
  100. mfspr r4, SPRN_LDBAR
  101. std r3, STOP_PID(r13)
  102. std r4, STOP_LDBAR(r13)
  103. mfspr r3, SPRN_FSCR
  104. mfspr r4, SPRN_HFSCR
  105. std r3, STOP_FSCR(r13)
  106. std r4, STOP_HFSCR(r13)
  107. mfspr r3, SPRN_MMCRA
  108. mfspr r4, SPRN_MMCR0
  109. std r3, STOP_MMCRA(r13)
  110. std r4, _MMCR0(r1)
  111. mfspr r3, SPRN_MMCR1
  112. mfspr r4, SPRN_MMCR2
  113. std r3, STOP_MMCR1(r13)
  114. std r4, STOP_MMCR2(r13)
  115. blr
  116. power9_restore_additional_sprs:
  117. ld r3,_LPCR(r1)
  118. ld r4, STOP_PID(r13)
  119. mtspr SPRN_LPCR,r3
  120. mtspr SPRN_PID, r4
  121. ld r3, STOP_LDBAR(r13)
  122. ld r4, STOP_FSCR(r13)
  123. mtspr SPRN_LDBAR, r3
  124. mtspr SPRN_FSCR, r4
  125. ld r3, STOP_HFSCR(r13)
  126. ld r4, STOP_MMCRA(r13)
  127. mtspr SPRN_HFSCR, r3
  128. mtspr SPRN_MMCRA, r4
  129. ld r3, _MMCR0(r1)
  130. ld r4, STOP_MMCR1(r13)
  131. mtspr SPRN_MMCR0, r3
  132. mtspr SPRN_MMCR1, r4
  133. ld r3, STOP_MMCR2(r13)
  134. ld r4, PACA_SPRG_VDSO(r13)
  135. mtspr SPRN_MMCR2, r3
  136. mtspr SPRN_SPRG3, r4
  137. blr
  138. /*
  139. * Used by threads when the lock bit of core_idle_state is set.
  140. * Threads will spin in HMT_LOW until the lock bit is cleared.
  141. * r14 - pointer to core_idle_state
  142. * r15 - used to load contents of core_idle_state
  143. * r9 - used as a temporary variable
  144. */
  145. core_idle_lock_held:
  146. HMT_LOW
  147. 3: lwz r15,0(r14)
  148. andis. r15,r15,PNV_CORE_IDLE_LOCK_BIT@h
  149. bne 3b
  150. HMT_MEDIUM
  151. lwarx r15,0,r14
  152. andis. r9,r15,PNV_CORE_IDLE_LOCK_BIT@h
  153. bne- core_idle_lock_held
  154. blr
  155. /* Reuse some unused pt_regs slots for AMR/IAMR/UAMOR/UAMOR */
  156. #define PNV_POWERSAVE_AMR _TRAP
  157. #define PNV_POWERSAVE_IAMR _DAR
  158. #define PNV_POWERSAVE_UAMOR _DSISR
  159. #define PNV_POWERSAVE_AMOR RESULT
  160. /*
  161. * Pass requested state in r3:
  162. * r3 - PNV_THREAD_NAP/SLEEP/WINKLE in POWER8
  163. * - Requested PSSCR value in POWER9
  164. *
  165. * Address of idle handler to branch to in realmode in r4
  166. */
  167. pnv_powersave_common:
  168. /* Use r3 to pass state nap/sleep/winkle */
  169. /* NAP is a state loss, we create a regs frame on the
  170. * stack, fill it up with the state we care about and
  171. * stick a pointer to it in PACAR1. We really only
  172. * need to save PC, some CR bits and the NV GPRs,
  173. * but for now an interrupt frame will do.
  174. */
  175. mtctr r4
  176. mflr r0
  177. std r0,16(r1)
  178. stdu r1,-INT_FRAME_SIZE(r1)
  179. std r0,_LINK(r1)
  180. std r0,_NIP(r1)
  181. /* We haven't lost state ... yet */
  182. li r0,0
  183. stb r0,PACA_NAPSTATELOST(r13)
  184. /* Continue saving state */
  185. SAVE_GPR(2, r1)
  186. SAVE_NVGPRS(r1)
  187. BEGIN_FTR_SECTION
  188. mfspr r4, SPRN_AMR
  189. mfspr r5, SPRN_IAMR
  190. mfspr r6, SPRN_UAMOR
  191. std r4, PNV_POWERSAVE_AMR(r1)
  192. std r5, PNV_POWERSAVE_IAMR(r1)
  193. std r6, PNV_POWERSAVE_UAMOR(r1)
  194. BEGIN_FTR_SECTION_NESTED(42)
  195. mfspr r7, SPRN_AMOR
  196. std r7, PNV_POWERSAVE_AMOR(r1)
  197. END_FTR_SECTION_NESTED_IFSET(CPU_FTR_HVMODE, 42)
  198. END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
  199. mfcr r5
  200. std r5,_CCR(r1)
  201. std r1,PACAR1(r13)
  202. BEGIN_FTR_SECTION
  203. /*
  204. * POWER9 does not require real mode to stop, and presently does not
  205. * set hwthread_state for KVM (threads don't share MMU context), so
  206. * we can remain in virtual mode for this.
  207. */
  208. bctr
  209. END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
  210. /*
  211. * POWER8
  212. * Go to real mode to do the nap, as required by the architecture.
  213. * Also, we need to be in real mode before setting hwthread_state,
  214. * because as soon as we do that, another thread can switch
  215. * the MMU context to the guest.
  216. */
  217. LOAD_REG_IMMEDIATE(r7, MSR_IDLE)
  218. mtmsrd r7,0
  219. bctr
  220. /*
  221. * This is the sequence required to execute idle instructions, as
  222. * specified in ISA v2.07 (and earlier). MSR[IR] and MSR[DR] must be 0.
  223. */
  224. #define IDLE_STATE_ENTER_SEQ_NORET(IDLE_INST) \
  225. /* Magic NAP/SLEEP/WINKLE mode enter sequence */ \
  226. std r0,0(r1); \
  227. ptesync; \
  228. ld r0,0(r1); \
  229. 236: cmpd cr0,r0,r0; \
  230. bne 236b; \
  231. IDLE_INST;
  232. .globl pnv_enter_arch207_idle_mode
  233. pnv_enter_arch207_idle_mode:
  234. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  235. /* Tell KVM we're entering idle */
  236. li r4,KVM_HWTHREAD_IN_IDLE
  237. /******************************************************/
  238. /* N O T E W E L L ! ! ! N O T E W E L L */
  239. /* The following store to HSTATE_HWTHREAD_STATE(r13) */
  240. /* MUST occur in real mode, i.e. with the MMU off, */
  241. /* and the MMU must stay off until we clear this flag */
  242. /* and test HSTATE_HWTHREAD_REQ(r13) in */
  243. /* pnv_powersave_wakeup in this file. */
  244. /* The reason is that another thread can switch the */
  245. /* MMU to a guest context whenever this flag is set */
  246. /* to KVM_HWTHREAD_IN_IDLE, and if the MMU was on, */
  247. /* that would potentially cause this thread to start */
  248. /* executing instructions from guest memory in */
  249. /* hypervisor mode, leading to a host crash or data */
  250. /* corruption, or worse. */
  251. /******************************************************/
  252. stb r4,HSTATE_HWTHREAD_STATE(r13)
  253. #endif
  254. stb r3,PACA_THREAD_IDLE_STATE(r13)
  255. cmpwi cr3,r3,PNV_THREAD_SLEEP
  256. bge cr3,2f
  257. IDLE_STATE_ENTER_SEQ_NORET(PPC_NAP)
  258. /* No return */
  259. 2:
  260. /* Sleep or winkle */
  261. lbz r7,PACA_THREAD_MASK(r13)
  262. ld r14,PACA_CORE_IDLE_STATE_PTR(r13)
  263. li r5,0
  264. beq cr3,3f
  265. lis r5,PNV_CORE_IDLE_WINKLE_COUNT@h
  266. 3:
  267. lwarx_loop1:
  268. lwarx r15,0,r14
  269. andis. r9,r15,PNV_CORE_IDLE_LOCK_BIT@h
  270. bnel- core_idle_lock_held
  271. add r15,r15,r5 /* Add if winkle */
  272. andc r15,r15,r7 /* Clear thread bit */
  273. andi. r9,r15,PNV_CORE_IDLE_THREAD_BITS
  274. /*
  275. * If cr0 = 0, then current thread is the last thread of the core entering
  276. * sleep. Last thread needs to execute the hardware bug workaround code if
  277. * required by the platform.
  278. * Make the workaround call unconditionally here. The below branch call is
  279. * patched out when the idle states are discovered if the platform does not
  280. * require it.
  281. */
  282. .global pnv_fastsleep_workaround_at_entry
  283. pnv_fastsleep_workaround_at_entry:
  284. beq fastsleep_workaround_at_entry
  285. stwcx. r15,0,r14
  286. bne- lwarx_loop1
  287. isync
  288. common_enter: /* common code for all the threads entering sleep or winkle */
  289. bgt cr3,enter_winkle
  290. IDLE_STATE_ENTER_SEQ_NORET(PPC_SLEEP)
  291. fastsleep_workaround_at_entry:
  292. oris r15,r15,PNV_CORE_IDLE_LOCK_BIT@h
  293. stwcx. r15,0,r14
  294. bne- lwarx_loop1
  295. isync
  296. /* Fast sleep workaround */
  297. li r3,1
  298. li r4,1
  299. bl opal_config_cpu_idle_state
  300. /* Unlock */
  301. xoris r15,r15,PNV_CORE_IDLE_LOCK_BIT@h
  302. lwsync
  303. stw r15,0(r14)
  304. b common_enter
  305. enter_winkle:
  306. bl save_sprs_to_stack
  307. IDLE_STATE_ENTER_SEQ_NORET(PPC_WINKLE)
  308. /*
  309. * r3 - PSSCR value corresponding to the requested stop state.
  310. */
  311. power_enter_stop:
  312. /*
  313. * Check if we are executing the lite variant with ESL=EC=0
  314. */
  315. andis. r4,r3,PSSCR_EC_ESL_MASK_SHIFTED
  316. clrldi r3,r3,60 /* r3 = Bits[60:63] = Requested Level (RL) */
  317. bne .Lhandle_esl_ec_set
  318. PPC_STOP
  319. li r3,0 /* Since we didn't lose state, return 0 */
  320. std r3, PACA_REQ_PSSCR(r13)
  321. /*
  322. * pnv_wakeup_noloss() expects r12 to contain the SRR1 value so
  323. * it can determine if the wakeup reason is an HMI in
  324. * CHECK_HMI_INTERRUPT.
  325. *
  326. * However, when we wakeup with ESL=0, SRR1 will not contain the wakeup
  327. * reason, so there is no point setting r12 to SRR1.
  328. *
  329. * Further, we clear r12 here, so that we don't accidentally enter the
  330. * HMI in pnv_wakeup_noloss() if the value of r12[42:45] == WAKE_HMI.
  331. */
  332. li r12, 0
  333. b pnv_wakeup_noloss
  334. .Lhandle_esl_ec_set:
  335. BEGIN_FTR_SECTION
  336. /*
  337. * POWER9 DD2.0 or earlier can incorrectly set PMAO when waking up after
  338. * a state-loss idle. Saving and restoring MMCR0 over idle is a
  339. * workaround.
  340. */
  341. mfspr r4,SPRN_MMCR0
  342. std r4,_MMCR0(r1)
  343. END_FTR_SECTION_IFCLR(CPU_FTR_POWER9_DD2_1)
  344. /*
  345. * Check if the requested state is a deep idle state.
  346. */
  347. LOAD_REG_ADDRBASE(r5,pnv_first_deep_stop_state)
  348. ld r4,ADDROFF(pnv_first_deep_stop_state)(r5)
  349. cmpd r3,r4
  350. bge .Lhandle_deep_stop
  351. PPC_STOP /* Does not return (system reset interrupt) */
  352. .Lhandle_deep_stop:
  353. /*
  354. * Entering deep idle state.
  355. * Clear thread bit in PACA_CORE_IDLE_STATE, save SPRs to
  356. * stack and enter stop
  357. */
  358. lbz r7,PACA_THREAD_MASK(r13)
  359. ld r14,PACA_CORE_IDLE_STATE_PTR(r13)
  360. lwarx_loop_stop:
  361. lwarx r15,0,r14
  362. andis. r9,r15,PNV_CORE_IDLE_LOCK_BIT@h
  363. bnel- core_idle_lock_held
  364. andc r15,r15,r7 /* Clear thread bit */
  365. stwcx. r15,0,r14
  366. bne- lwarx_loop_stop
  367. isync
  368. bl save_sprs_to_stack
  369. PPC_STOP /* Does not return (system reset interrupt) */
  370. /*
  371. * Entered with MSR[EE]=0 and no soft-masked interrupts pending.
  372. * r3 contains desired idle state (PNV_THREAD_NAP/SLEEP/WINKLE).
  373. */
  374. _GLOBAL(power7_idle_insn)
  375. /* Now check if user or arch enabled NAP mode */
  376. LOAD_REG_ADDR(r4, pnv_enter_arch207_idle_mode)
  377. b pnv_powersave_common
  378. #define CHECK_HMI_INTERRUPT \
  379. BEGIN_FTR_SECTION_NESTED(66); \
  380. rlwinm r0,r12,45-31,0xf; /* extract wake reason field (P8) */ \
  381. FTR_SECTION_ELSE_NESTED(66); \
  382. rlwinm r0,r12,45-31,0xe; /* P7 wake reason field is 3 bits */ \
  383. ALT_FTR_SECTION_END_NESTED_IFSET(CPU_FTR_ARCH_207S, 66); \
  384. cmpwi r0,0xa; /* Hypervisor maintenance ? */ \
  385. bne+ 20f; \
  386. /* Invoke opal call to handle hmi */ \
  387. ld r2,PACATOC(r13); \
  388. ld r1,PACAR1(r13); \
  389. std r3,ORIG_GPR3(r1); /* Save original r3 */ \
  390. li r3,0; /* NULL argument */ \
  391. bl hmi_exception_realmode; \
  392. nop; \
  393. ld r3,ORIG_GPR3(r1); /* Restore original r3 */ \
  394. 20: nop;
  395. /*
  396. * Entered with MSR[EE]=0 and no soft-masked interrupts pending.
  397. * r3 contains desired PSSCR register value.
  398. *
  399. * Offline (CPU unplug) case also must notify KVM that the CPU is
  400. * idle.
  401. */
  402. _GLOBAL(power9_offline_stop)
  403. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  404. /*
  405. * Tell KVM we're entering idle.
  406. * This does not have to be done in real mode because the P9 MMU
  407. * is independent per-thread. Some steppings share radix/hash mode
  408. * between threads, but in that case KVM has a barrier sync in real
  409. * mode before and after switching between radix and hash.
  410. */
  411. li r4,KVM_HWTHREAD_IN_IDLE
  412. stb r4,HSTATE_HWTHREAD_STATE(r13)
  413. #endif
  414. /* fall through */
  415. _GLOBAL(power9_idle_stop)
  416. std r3, PACA_REQ_PSSCR(r13)
  417. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  418. BEGIN_FTR_SECTION
  419. sync
  420. lwz r5, PACA_DONT_STOP(r13)
  421. cmpwi r5, 0
  422. bne 1f
  423. END_FTR_SECTION_IFSET(CPU_FTR_P9_TM_XER_SO_BUG)
  424. #endif
  425. mtspr SPRN_PSSCR,r3
  426. LOAD_REG_ADDR(r4,power_enter_stop)
  427. b pnv_powersave_common
  428. /* No return */
  429. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  430. 1:
  431. /*
  432. * We get here when TM / thread reconfiguration bug workaround
  433. * code wants to get the CPU into SMT4 mode, and therefore
  434. * we are being asked not to stop.
  435. */
  436. li r3, 0
  437. std r3, PACA_REQ_PSSCR(r13)
  438. blr /* return 0 for wakeup cause / SRR1 value */
  439. #endif
  440. /*
  441. * Called from machine check handler for powersave wakeups.
  442. * Low level machine check processing has already been done. Now just
  443. * go through the wake up path to get everything in order.
  444. *
  445. * r3 - The original SRR1 value.
  446. * Original SRR[01] have been clobbered.
  447. * MSR_RI is clear.
  448. */
  449. .global pnv_powersave_wakeup_mce
  450. pnv_powersave_wakeup_mce:
  451. /* Set cr3 for pnv_powersave_wakeup */
  452. rlwinm r11,r3,47-31,30,31
  453. cmpwi cr3,r11,2
  454. /*
  455. * Now put the original SRR1 with SRR1_WAKEMCE_RESVD as the wake
  456. * reason into r12, which allows reuse of the system reset wakeup
  457. * code without being mistaken for another type of wakeup.
  458. */
  459. oris r12,r3,SRR1_WAKEMCE_RESVD@h
  460. b pnv_powersave_wakeup
  461. /*
  462. * Called from reset vector for powersave wakeups.
  463. * cr3 - set to gt if waking up with partial/complete hypervisor state loss
  464. * r12 - SRR1
  465. */
  466. .global pnv_powersave_wakeup
  467. pnv_powersave_wakeup:
  468. ld r2, PACATOC(r13)
  469. BEGIN_FTR_SECTION
  470. bl pnv_restore_hyp_resource_arch300
  471. FTR_SECTION_ELSE
  472. bl pnv_restore_hyp_resource_arch207
  473. ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_300)
  474. li r0,PNV_THREAD_RUNNING
  475. stb r0,PACA_THREAD_IDLE_STATE(r13) /* Clear thread state */
  476. mr r3,r12
  477. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  478. lbz r0,HSTATE_HWTHREAD_STATE(r13)
  479. cmpwi r0,KVM_HWTHREAD_IN_KERNEL
  480. beq 0f
  481. li r0,KVM_HWTHREAD_IN_KERNEL
  482. stb r0,HSTATE_HWTHREAD_STATE(r13)
  483. /* Order setting hwthread_state vs. testing hwthread_req */
  484. sync
  485. 0: lbz r0,HSTATE_HWTHREAD_REQ(r13)
  486. cmpwi r0,0
  487. beq 1f
  488. b kvm_start_guest
  489. 1:
  490. #endif
  491. /* Return SRR1 from power7_nap() */
  492. blt cr3,pnv_wakeup_noloss
  493. b pnv_wakeup_loss
  494. /*
  495. * Check whether we have woken up with hypervisor state loss.
  496. * If yes, restore hypervisor state and return back to link.
  497. *
  498. * cr3 - set to gt if waking up with partial/complete hypervisor state loss
  499. */
  500. pnv_restore_hyp_resource_arch300:
  501. /*
  502. * Workaround for POWER9, if we lost resources, the ERAT
  503. * might have been mixed up and needs flushing. We also need
  504. * to reload MMCR0 (see comment above). We also need to set
  505. * then clear bit 60 in MMCRA to ensure the PMU starts running.
  506. */
  507. blt cr3,1f
  508. BEGIN_FTR_SECTION
  509. PPC_INVALIDATE_ERAT
  510. ld r1,PACAR1(r13)
  511. ld r4,_MMCR0(r1)
  512. mtspr SPRN_MMCR0,r4
  513. END_FTR_SECTION_IFCLR(CPU_FTR_POWER9_DD2_1)
  514. mfspr r4,SPRN_MMCRA
  515. ori r4,r4,(1 << (63-60))
  516. mtspr SPRN_MMCRA,r4
  517. xori r4,r4,(1 << (63-60))
  518. mtspr SPRN_MMCRA,r4
  519. 1:
  520. /*
  521. * POWER ISA 3. Use PSSCR to determine if we
  522. * are waking up from deep idle state
  523. */
  524. LOAD_REG_ADDRBASE(r5,pnv_first_deep_stop_state)
  525. ld r4,ADDROFF(pnv_first_deep_stop_state)(r5)
  526. /*
  527. * 0-3 bits correspond to Power-Saving Level Status
  528. * which indicates the idle state we are waking up from
  529. */
  530. mfspr r5, SPRN_PSSCR
  531. rldicl r5,r5,4,60
  532. li r0, 0 /* clear requested_psscr to say we're awake */
  533. std r0, PACA_REQ_PSSCR(r13)
  534. cmpd cr4,r5,r4
  535. bge cr4,pnv_wakeup_tb_loss /* returns to caller */
  536. blr /* Waking up without hypervisor state loss. */
  537. /* Same calling convention as arch300 */
  538. pnv_restore_hyp_resource_arch207:
  539. /*
  540. * POWER ISA 2.07 or less.
  541. * Check if we slept with sleep or winkle.
  542. */
  543. lbz r4,PACA_THREAD_IDLE_STATE(r13)
  544. cmpwi cr2,r4,PNV_THREAD_NAP
  545. bgt cr2,pnv_wakeup_tb_loss /* Either sleep or Winkle */
  546. /*
  547. * We fall through here if PACA_THREAD_IDLE_STATE shows we are waking
  548. * up from nap. At this stage CR3 shouldn't contains 'gt' since that
  549. * indicates we are waking with hypervisor state loss from nap.
  550. */
  551. bgt cr3,.
  552. blr /* Waking up without hypervisor state loss */
  553. /*
  554. * Called if waking up from idle state which can cause either partial or
  555. * complete hyp state loss.
  556. * In POWER8, called if waking up from fastsleep or winkle
  557. * In POWER9, called if waking up from stop state >= pnv_first_deep_stop_state
  558. *
  559. * r13 - PACA
  560. * cr3 - gt if waking up with partial/complete hypervisor state loss
  561. *
  562. * If ISA300:
  563. * cr4 - gt or eq if waking up from complete hypervisor state loss.
  564. *
  565. * If ISA207:
  566. * r4 - PACA_THREAD_IDLE_STATE
  567. */
  568. pnv_wakeup_tb_loss:
  569. ld r1,PACAR1(r13)
  570. /*
  571. * Before entering any idle state, the NVGPRs are saved in the stack.
  572. * If there was a state loss, or PACA_NAPSTATELOST was set, then the
  573. * NVGPRs are restored. If we are here, it is likely that state is lost,
  574. * but not guaranteed -- neither ISA207 nor ISA300 tests to reach
  575. * here are the same as the test to restore NVGPRS:
  576. * PACA_THREAD_IDLE_STATE test for ISA207, PSSCR test for ISA300,
  577. * and SRR1 test for restoring NVGPRs.
  578. *
  579. * We are about to clobber NVGPRs now, so set NAPSTATELOST to
  580. * guarantee they will always be restored. This might be tightened
  581. * with careful reading of specs (particularly for ISA300) but this
  582. * is already a slow wakeup path and it's simpler to be safe.
  583. */
  584. li r0,1
  585. stb r0,PACA_NAPSTATELOST(r13)
  586. /*
  587. *
  588. * Save SRR1 and LR in NVGPRs as they might be clobbered in
  589. * opal_call() (called in CHECK_HMI_INTERRUPT). SRR1 is required
  590. * to determine the wakeup reason if we branch to kvm_start_guest. LR
  591. * is required to return back to reset vector after hypervisor state
  592. * restore is complete.
  593. */
  594. mr r19,r12
  595. mr r18,r4
  596. mflr r17
  597. BEGIN_FTR_SECTION
  598. CHECK_HMI_INTERRUPT
  599. END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
  600. ld r14,PACA_CORE_IDLE_STATE_PTR(r13)
  601. lbz r7,PACA_THREAD_MASK(r13)
  602. /*
  603. * Take the core lock to synchronize against other threads.
  604. *
  605. * Lock bit is set in one of the 2 cases-
  606. * a. In the sleep/winkle enter path, the last thread is executing
  607. * fastsleep workaround code.
  608. * b. In the wake up path, another thread is executing fastsleep
  609. * workaround undo code or resyncing timebase or restoring context
  610. * In either case loop until the lock bit is cleared.
  611. */
  612. 1:
  613. lwarx r15,0,r14
  614. andis. r9,r15,PNV_CORE_IDLE_LOCK_BIT@h
  615. bnel- core_idle_lock_held
  616. oris r15,r15,PNV_CORE_IDLE_LOCK_BIT@h
  617. stwcx. r15,0,r14
  618. bne- 1b
  619. isync
  620. andi. r9,r15,PNV_CORE_IDLE_THREAD_BITS
  621. cmpwi cr2,r9,0
  622. /*
  623. * At this stage
  624. * cr2 - eq if first thread to wakeup in core
  625. * cr3- gt if waking up with partial/complete hypervisor state loss
  626. * ISA300:
  627. * cr4 - gt or eq if waking up from complete hypervisor state loss.
  628. */
  629. BEGIN_FTR_SECTION
  630. /*
  631. * Were we in winkle?
  632. * If yes, check if all threads were in winkle, decrement our
  633. * winkle count, set all thread winkle bits if all were in winkle.
  634. * Check if our thread has a winkle bit set, and set cr4 accordingly
  635. * (to match ISA300, above). Pseudo-code for core idle state
  636. * transitions for ISA207 is as follows (everything happens atomically
  637. * due to store conditional and/or lock bit):
  638. *
  639. * nap_idle() { }
  640. * nap_wake() { }
  641. *
  642. * sleep_idle()
  643. * {
  644. * core_idle_state &= ~thread_in_core
  645. * }
  646. *
  647. * sleep_wake()
  648. * {
  649. * bool first_in_core, first_in_subcore;
  650. *
  651. * first_in_core = (core_idle_state & IDLE_THREAD_BITS) == 0;
  652. * first_in_subcore = (core_idle_state & SUBCORE_SIBLING_MASK) == 0;
  653. *
  654. * core_idle_state |= thread_in_core;
  655. * }
  656. *
  657. * winkle_idle()
  658. * {
  659. * core_idle_state &= ~thread_in_core;
  660. * core_idle_state += 1 << WINKLE_COUNT_SHIFT;
  661. * }
  662. *
  663. * winkle_wake()
  664. * {
  665. * bool first_in_core, first_in_subcore, winkle_state_lost;
  666. *
  667. * first_in_core = (core_idle_state & IDLE_THREAD_BITS) == 0;
  668. * first_in_subcore = (core_idle_state & SUBCORE_SIBLING_MASK) == 0;
  669. *
  670. * core_idle_state |= thread_in_core;
  671. *
  672. * if ((core_idle_state & WINKLE_MASK) == (8 << WINKLE_COUNT_SIHFT))
  673. * core_idle_state |= THREAD_WINKLE_BITS;
  674. * core_idle_state -= 1 << WINKLE_COUNT_SHIFT;
  675. *
  676. * winkle_state_lost = core_idle_state &
  677. * (thread_in_core << WINKLE_THREAD_SHIFT);
  678. * core_idle_state &= ~(thread_in_core << WINKLE_THREAD_SHIFT);
  679. * }
  680. *
  681. */
  682. cmpwi r18,PNV_THREAD_WINKLE
  683. bne 2f
  684. andis. r9,r15,PNV_CORE_IDLE_WINKLE_COUNT_ALL_BIT@h
  685. subis r15,r15,PNV_CORE_IDLE_WINKLE_COUNT@h
  686. beq 2f
  687. ori r15,r15,PNV_CORE_IDLE_THREAD_WINKLE_BITS /* all were winkle */
  688. 2:
  689. /* Shift thread bit to winkle mask, then test if this thread is set,
  690. * and remove it from the winkle bits */
  691. slwi r8,r7,8
  692. and r8,r8,r15
  693. andc r15,r15,r8
  694. cmpwi cr4,r8,1 /* cr4 will be gt if our bit is set, lt if not */
  695. lbz r4,PACA_SUBCORE_SIBLING_MASK(r13)
  696. and r4,r4,r15
  697. cmpwi r4,0 /* Check if first in subcore */
  698. or r15,r15,r7 /* Set thread bit */
  699. beq first_thread_in_subcore
  700. END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
  701. or r15,r15,r7 /* Set thread bit */
  702. beq cr2,first_thread_in_core
  703. /* Not first thread in core or subcore to wake up */
  704. b clear_lock
  705. first_thread_in_subcore:
  706. /*
  707. * If waking up from sleep, subcore state is not lost. Hence
  708. * skip subcore state restore
  709. */
  710. blt cr4,subcore_state_restored
  711. /* Restore per-subcore state */
  712. ld r4,_SDR1(r1)
  713. mtspr SPRN_SDR1,r4
  714. ld r4,_RPR(r1)
  715. mtspr SPRN_RPR,r4
  716. ld r4,_AMOR(r1)
  717. mtspr SPRN_AMOR,r4
  718. subcore_state_restored:
  719. /*
  720. * Check if the thread is also the first thread in the core. If not,
  721. * skip to clear_lock.
  722. */
  723. bne cr2,clear_lock
  724. first_thread_in_core:
  725. /*
  726. * First thread in the core waking up from any state which can cause
  727. * partial or complete hypervisor state loss. It needs to
  728. * call the fastsleep workaround code if the platform requires it.
  729. * Call it unconditionally here. The below branch instruction will
  730. * be patched out if the platform does not have fastsleep or does not
  731. * require the workaround. Patching will be performed during the
  732. * discovery of idle-states.
  733. */
  734. .global pnv_fastsleep_workaround_at_exit
  735. pnv_fastsleep_workaround_at_exit:
  736. b fastsleep_workaround_at_exit
  737. timebase_resync:
  738. /*
  739. * Use cr3 which indicates that we are waking up with atleast partial
  740. * hypervisor state loss to determine if TIMEBASE RESYNC is needed.
  741. */
  742. ble cr3,.Ltb_resynced
  743. /* Time base re-sync */
  744. bl opal_resync_timebase;
  745. /*
  746. * If waking up from sleep (POWER8), per core state
  747. * is not lost, skip to clear_lock.
  748. */
  749. .Ltb_resynced:
  750. blt cr4,clear_lock
  751. /*
  752. * First thread in the core to wake up and its waking up with
  753. * complete hypervisor state loss. Restore per core hypervisor
  754. * state.
  755. */
  756. BEGIN_FTR_SECTION
  757. ld r4,_PTCR(r1)
  758. mtspr SPRN_PTCR,r4
  759. ld r4,_RPR(r1)
  760. mtspr SPRN_RPR,r4
  761. ld r4,_AMOR(r1)
  762. mtspr SPRN_AMOR,r4
  763. END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
  764. ld r4,_TSCR(r1)
  765. mtspr SPRN_TSCR,r4
  766. ld r4,_WORC(r1)
  767. mtspr SPRN_WORC,r4
  768. clear_lock:
  769. xoris r15,r15,PNV_CORE_IDLE_LOCK_BIT@h
  770. lwsync
  771. stw r15,0(r14)
  772. common_exit:
  773. /*
  774. * Common to all threads.
  775. *
  776. * If waking up from sleep, hypervisor state is not lost. Hence
  777. * skip hypervisor state restore.
  778. */
  779. blt cr4,hypervisor_state_restored
  780. /* Waking up from winkle */
  781. BEGIN_MMU_FTR_SECTION
  782. b no_segments
  783. END_MMU_FTR_SECTION_IFSET(MMU_FTR_TYPE_RADIX)
  784. /* Restore SLB from PACA */
  785. ld r8,PACA_SLBSHADOWPTR(r13)
  786. .rept SLB_NUM_BOLTED
  787. li r3, SLBSHADOW_SAVEAREA
  788. LDX_BE r5, r8, r3
  789. addi r3, r3, 8
  790. LDX_BE r6, r8, r3
  791. andis. r7,r5,SLB_ESID_V@h
  792. beq 1f
  793. slbmte r6,r5
  794. 1: addi r8,r8,16
  795. .endr
  796. no_segments:
  797. /* Restore per thread state */
  798. ld r4,_SPURR(r1)
  799. mtspr SPRN_SPURR,r4
  800. ld r4,_PURR(r1)
  801. mtspr SPRN_PURR,r4
  802. ld r4,_DSCR(r1)
  803. mtspr SPRN_DSCR,r4
  804. ld r4,_WORT(r1)
  805. mtspr SPRN_WORT,r4
  806. /* Call cur_cpu_spec->cpu_restore() */
  807. LOAD_REG_ADDR(r4, cur_cpu_spec)
  808. ld r4,0(r4)
  809. ld r12,CPU_SPEC_RESTORE(r4)
  810. #ifdef PPC64_ELF_ABI_v1
  811. ld r12,0(r12)
  812. #endif
  813. mtctr r12
  814. bctrl
  815. /*
  816. * On POWER9, we can come here on wakeup from a cpuidle stop state.
  817. * Hence restore the additional SPRs to the saved value.
  818. *
  819. * On POWER8, we come here only on winkle. Since winkle is used
  820. * only in the case of CPU-Hotplug, we don't need to restore
  821. * the additional SPRs.
  822. */
  823. BEGIN_FTR_SECTION
  824. bl power9_restore_additional_sprs
  825. END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
  826. hypervisor_state_restored:
  827. mr r12,r19
  828. mtlr r17
  829. blr /* return to pnv_powersave_wakeup */
  830. fastsleep_workaround_at_exit:
  831. li r3,1
  832. li r4,0
  833. bl opal_config_cpu_idle_state
  834. b timebase_resync
  835. /*
  836. * R3 here contains the value that will be returned to the caller
  837. * of power7_nap.
  838. * R12 contains SRR1 for CHECK_HMI_INTERRUPT.
  839. */
  840. .global pnv_wakeup_loss
  841. pnv_wakeup_loss:
  842. ld r1,PACAR1(r13)
  843. BEGIN_FTR_SECTION
  844. CHECK_HMI_INTERRUPT
  845. END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
  846. REST_NVGPRS(r1)
  847. REST_GPR(2, r1)
  848. BEGIN_FTR_SECTION
  849. /* These regs were saved in pnv_powersave_common() */
  850. ld r4, PNV_POWERSAVE_AMR(r1)
  851. ld r5, PNV_POWERSAVE_IAMR(r1)
  852. ld r6, PNV_POWERSAVE_UAMOR(r1)
  853. mtspr SPRN_AMR, r4
  854. mtspr SPRN_IAMR, r5
  855. mtspr SPRN_UAMOR, r6
  856. BEGIN_FTR_SECTION_NESTED(42)
  857. ld r7, PNV_POWERSAVE_AMOR(r1)
  858. mtspr SPRN_AMOR, r7
  859. END_FTR_SECTION_NESTED_IFSET(CPU_FTR_HVMODE, 42)
  860. /*
  861. * We don't need an isync here after restoring IAMR because the upcoming
  862. * mtmsrd is execution synchronizing.
  863. */
  864. END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
  865. ld r4,PACAKMSR(r13)
  866. ld r5,_LINK(r1)
  867. ld r6,_CCR(r1)
  868. addi r1,r1,INT_FRAME_SIZE
  869. mtlr r5
  870. mtcr r6
  871. mtmsrd r4
  872. blr
  873. /*
  874. * R3 here contains the value that will be returned to the caller
  875. * of power7_nap.
  876. * R12 contains SRR1 for CHECK_HMI_INTERRUPT.
  877. */
  878. pnv_wakeup_noloss:
  879. lbz r0,PACA_NAPSTATELOST(r13)
  880. cmpwi r0,0
  881. bne pnv_wakeup_loss
  882. ld r1,PACAR1(r13)
  883. BEGIN_FTR_SECTION
  884. CHECK_HMI_INTERRUPT
  885. END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
  886. ld r4,PACAKMSR(r13)
  887. ld r5,_NIP(r1)
  888. ld r6,_CCR(r1)
  889. addi r1,r1,INT_FRAME_SIZE
  890. mtlr r5
  891. mtcr r6
  892. mtmsrd r4
  893. blr