tsi108_pci.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * Common routines for Tundra Semiconductor TSI108 host bridge.
  3. *
  4. * 2004-2005 (c) Tundra Semiconductor Corp.
  5. * Author: Alex Bounine (alexandreb@tundra.com)
  6. * Author: Roy Zang (tie-fei.zang@freescale.com)
  7. * Add pci interrupt router host
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/irq.h>
  27. #include <linux/interrupt.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. #include <linux/uaccess.h>
  32. #include <asm/machdep.h>
  33. #include <asm/pci-bridge.h>
  34. #include <asm/tsi108.h>
  35. #include <asm/tsi108_pci.h>
  36. #include <asm/tsi108_irq.h>
  37. #include <asm/prom.h>
  38. #undef DEBUG
  39. #ifdef DEBUG
  40. #define DBG(x...) printk(x)
  41. #else
  42. #define DBG(x...)
  43. #endif
  44. #define tsi_mk_config_addr(bus, devfunc, offset) \
  45. ((((bus)<<16) | ((devfunc)<<8) | (offset & 0xfc)) + tsi108_pci_cfg_base)
  46. u32 tsi108_pci_cfg_base;
  47. static u32 tsi108_pci_cfg_phys;
  48. u32 tsi108_csr_vir_base;
  49. static struct irq_domain *pci_irq_host;
  50. extern u32 get_vir_csrbase(void);
  51. extern u32 tsi108_read_reg(u32 reg_offset);
  52. extern void tsi108_write_reg(u32 reg_offset, u32 val);
  53. int
  54. tsi108_direct_write_config(struct pci_bus *bus, unsigned int devfunc,
  55. int offset, int len, u32 val)
  56. {
  57. volatile unsigned char *cfg_addr;
  58. struct pci_controller *hose = pci_bus_to_host(bus);
  59. if (ppc_md.pci_exclude_device)
  60. if (ppc_md.pci_exclude_device(hose, bus->number, devfunc))
  61. return PCIBIOS_DEVICE_NOT_FOUND;
  62. cfg_addr = (unsigned char *)(tsi_mk_config_addr(bus->number,
  63. devfunc, offset) |
  64. (offset & 0x03));
  65. #ifdef DEBUG
  66. printk("PCI CFG write : ");
  67. printk("%d:0x%x:0x%x ", bus->number, devfunc, offset);
  68. printk("%d ADDR=0x%08x ", len, (uint) cfg_addr);
  69. printk("data = 0x%08x\n", val);
  70. #endif
  71. switch (len) {
  72. case 1:
  73. out_8((u8 *) cfg_addr, val);
  74. break;
  75. case 2:
  76. out_le16((u16 *) cfg_addr, val);
  77. break;
  78. default:
  79. out_le32((u32 *) cfg_addr, val);
  80. break;
  81. }
  82. return PCIBIOS_SUCCESSFUL;
  83. }
  84. void tsi108_clear_pci_error(u32 pci_cfg_base)
  85. {
  86. u32 err_stat, err_addr, pci_stat;
  87. /*
  88. * Quietly clear PB and PCI error flags set as result
  89. * of PCI/X configuration read requests.
  90. */
  91. /* Read PB Error Log Registers */
  92. err_stat = tsi108_read_reg(TSI108_PB_OFFSET + TSI108_PB_ERRCS);
  93. err_addr = tsi108_read_reg(TSI108_PB_OFFSET + TSI108_PB_AERR);
  94. if (err_stat & TSI108_PB_ERRCS_ES) {
  95. /* Clear error flag */
  96. tsi108_write_reg(TSI108_PB_OFFSET + TSI108_PB_ERRCS,
  97. TSI108_PB_ERRCS_ES);
  98. /* Clear read error reported in PB_ISR */
  99. tsi108_write_reg(TSI108_PB_OFFSET + TSI108_PB_ISR,
  100. TSI108_PB_ISR_PBS_RD_ERR);
  101. /* Clear PCI/X bus cfg errors if applicable */
  102. if ((err_addr & 0xFF000000) == pci_cfg_base) {
  103. pci_stat =
  104. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_CSR);
  105. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_CSR,
  106. pci_stat);
  107. }
  108. }
  109. return;
  110. }
  111. #define __tsi108_read_pci_config(x, addr, op) \
  112. __asm__ __volatile__( \
  113. " "op" %0,0,%1\n" \
  114. "1: eieio\n" \
  115. "2:\n" \
  116. ".section .fixup,\"ax\"\n" \
  117. "3: li %0,-1\n" \
  118. " b 2b\n" \
  119. ".previous\n" \
  120. EX_TABLE(1b, 3b) \
  121. : "=r"(x) : "r"(addr))
  122. int
  123. tsi108_direct_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  124. int len, u32 * val)
  125. {
  126. volatile unsigned char *cfg_addr;
  127. struct pci_controller *hose = pci_bus_to_host(bus);
  128. u32 temp;
  129. if (ppc_md.pci_exclude_device)
  130. if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
  131. return PCIBIOS_DEVICE_NOT_FOUND;
  132. cfg_addr = (unsigned char *)(tsi_mk_config_addr(bus->number,
  133. devfn,
  134. offset) | (offset &
  135. 0x03));
  136. switch (len) {
  137. case 1:
  138. __tsi108_read_pci_config(temp, cfg_addr, "lbzx");
  139. break;
  140. case 2:
  141. __tsi108_read_pci_config(temp, cfg_addr, "lhbrx");
  142. break;
  143. default:
  144. __tsi108_read_pci_config(temp, cfg_addr, "lwbrx");
  145. break;
  146. }
  147. *val = temp;
  148. #ifdef DEBUG
  149. if ((0xFFFFFFFF != temp) && (0xFFFF != temp) && (0xFF != temp)) {
  150. printk("PCI CFG read : ");
  151. printk("%d:0x%x:0x%x ", bus->number, devfn, offset);
  152. printk("%d ADDR=0x%08x ", len, (uint) cfg_addr);
  153. printk("data = 0x%x\n", *val);
  154. }
  155. #endif
  156. return PCIBIOS_SUCCESSFUL;
  157. }
  158. void tsi108_clear_pci_cfg_error(void)
  159. {
  160. tsi108_clear_pci_error(tsi108_pci_cfg_phys);
  161. }
  162. static struct pci_ops tsi108_direct_pci_ops = {
  163. .read = tsi108_direct_read_config,
  164. .write = tsi108_direct_write_config,
  165. };
  166. int __init tsi108_setup_pci(struct device_node *dev, u32 cfg_phys, int primary)
  167. {
  168. int len;
  169. struct pci_controller *hose;
  170. struct resource rsrc;
  171. const int *bus_range;
  172. int has_address = 0;
  173. /* PCI Config mapping */
  174. tsi108_pci_cfg_base = (u32)ioremap(cfg_phys, TSI108_PCI_CFG_SIZE);
  175. tsi108_pci_cfg_phys = cfg_phys;
  176. DBG("TSI_PCI: %s tsi108_pci_cfg_base=0x%x\n", __func__,
  177. tsi108_pci_cfg_base);
  178. /* Fetch host bridge registers address */
  179. has_address = (of_address_to_resource(dev, 0, &rsrc) == 0);
  180. /* Get bus range if any */
  181. bus_range = of_get_property(dev, "bus-range", &len);
  182. if (bus_range == NULL || len < 2 * sizeof(int)) {
  183. printk(KERN_WARNING "Can't get bus-range for %pOF, assume"
  184. " bus 0\n", dev);
  185. }
  186. hose = pcibios_alloc_controller(dev);
  187. if (!hose) {
  188. printk("PCI Host bridge init failed\n");
  189. return -ENOMEM;
  190. }
  191. hose->first_busno = bus_range ? bus_range[0] : 0;
  192. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  193. (hose)->ops = &tsi108_direct_pci_ops;
  194. printk(KERN_INFO "Found tsi108 PCI host bridge at 0x%08x. "
  195. "Firmware bus number: %d->%d\n",
  196. rsrc.start, hose->first_busno, hose->last_busno);
  197. /* Interpret the "ranges" property */
  198. /* This also maps the I/O region and sets isa_io/mem_base */
  199. pci_process_bridge_OF_ranges(hose, dev, primary);
  200. return 0;
  201. }
  202. /*
  203. * Low level utility functions
  204. */
  205. static void tsi108_pci_int_mask(u_int irq)
  206. {
  207. u_int irp_cfg;
  208. int int_line = (irq - IRQ_PCI_INTAD_BASE);
  209. irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  210. mb();
  211. irp_cfg |= (1 << int_line); /* INTx_DIR = output */
  212. irp_cfg &= ~(3 << (8 + (int_line * 2))); /* INTx_TYPE = unused */
  213. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL, irp_cfg);
  214. mb();
  215. irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  216. }
  217. static void tsi108_pci_int_unmask(u_int irq)
  218. {
  219. u_int irp_cfg;
  220. int int_line = (irq - IRQ_PCI_INTAD_BASE);
  221. irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  222. mb();
  223. irp_cfg &= ~(1 << int_line);
  224. irp_cfg |= (3 << (8 + (int_line * 2)));
  225. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL, irp_cfg);
  226. mb();
  227. }
  228. static void init_pci_source(void)
  229. {
  230. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL,
  231. 0x0000ff00);
  232. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
  233. TSI108_PCI_IRP_ENABLE_P_INT);
  234. mb();
  235. }
  236. static inline unsigned int get_pci_source(void)
  237. {
  238. u_int temp = 0;
  239. int irq = -1;
  240. int i;
  241. u_int pci_irp_stat;
  242. static int mask = 0;
  243. /* Read PCI/X block interrupt status register */
  244. pci_irp_stat = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_STAT);
  245. mb();
  246. if (pci_irp_stat & TSI108_PCI_IRP_STAT_P_INT) {
  247. /* Process Interrupt from PCI bus INTA# - INTD# lines */
  248. temp =
  249. tsi108_read_reg(TSI108_PCI_OFFSET +
  250. TSI108_PCI_IRP_INTAD) & 0xf;
  251. mb();
  252. for (i = 0; i < 4; i++, mask++) {
  253. if (temp & (1 << mask % 4)) {
  254. irq = IRQ_PCI_INTA + mask % 4;
  255. mask++;
  256. break;
  257. }
  258. }
  259. /* Disable interrupts from PCI block */
  260. temp = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
  261. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
  262. temp & ~TSI108_PCI_IRP_ENABLE_P_INT);
  263. mb();
  264. (void)tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
  265. mb();
  266. }
  267. #ifdef DEBUG
  268. else {
  269. printk("TSI108_PIC: error in TSI108_PCI_IRP_STAT\n");
  270. pci_irp_stat =
  271. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_STAT);
  272. temp =
  273. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_INTAD);
  274. mb();
  275. printk(">> stat=0x%08x intad=0x%08x ", pci_irp_stat, temp);
  276. temp =
  277. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  278. mb();
  279. printk("cfg_ctl=0x%08x ", temp);
  280. temp =
  281. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
  282. mb();
  283. printk("irp_enable=0x%08x\n", temp);
  284. }
  285. #endif /* end of DEBUG */
  286. return irq;
  287. }
  288. /*
  289. * Linux descriptor level callbacks
  290. */
  291. static void tsi108_pci_irq_unmask(struct irq_data *d)
  292. {
  293. tsi108_pci_int_unmask(d->irq);
  294. /* Enable interrupts from PCI block */
  295. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
  296. tsi108_read_reg(TSI108_PCI_OFFSET +
  297. TSI108_PCI_IRP_ENABLE) |
  298. TSI108_PCI_IRP_ENABLE_P_INT);
  299. mb();
  300. }
  301. static void tsi108_pci_irq_mask(struct irq_data *d)
  302. {
  303. tsi108_pci_int_mask(d->irq);
  304. }
  305. static void tsi108_pci_irq_ack(struct irq_data *d)
  306. {
  307. tsi108_pci_int_mask(d->irq);
  308. }
  309. /*
  310. * Interrupt controller descriptor for cascaded PCI interrupt controller.
  311. */
  312. static struct irq_chip tsi108_pci_irq = {
  313. .name = "tsi108_PCI_int",
  314. .irq_mask = tsi108_pci_irq_mask,
  315. .irq_ack = tsi108_pci_irq_ack,
  316. .irq_unmask = tsi108_pci_irq_unmask,
  317. };
  318. static int pci_irq_host_xlate(struct irq_domain *h, struct device_node *ct,
  319. const u32 *intspec, unsigned int intsize,
  320. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  321. {
  322. *out_hwirq = intspec[0];
  323. *out_flags = IRQ_TYPE_LEVEL_HIGH;
  324. return 0;
  325. }
  326. static int pci_irq_host_map(struct irq_domain *h, unsigned int virq,
  327. irq_hw_number_t hw)
  328. { unsigned int irq;
  329. DBG("%s(%d, 0x%lx)\n", __func__, virq, hw);
  330. if ((virq >= 1) && (virq <= 4)){
  331. irq = virq + IRQ_PCI_INTAD_BASE - 1;
  332. irq_set_status_flags(irq, IRQ_LEVEL);
  333. irq_set_chip(irq, &tsi108_pci_irq);
  334. }
  335. return 0;
  336. }
  337. static const struct irq_domain_ops pci_irq_domain_ops = {
  338. .map = pci_irq_host_map,
  339. .xlate = pci_irq_host_xlate,
  340. };
  341. /*
  342. * Exported functions
  343. */
  344. /*
  345. * The Tsi108 PCI interrupts initialization routine.
  346. *
  347. * The INTA# - INTD# interrupts on the PCI bus are reported by the PCI block
  348. * to the MPIC using single interrupt source (IRQ_TSI108_PCI). Therefore the
  349. * PCI block has to be treated as a cascaded interrupt controller connected
  350. * to the MPIC.
  351. */
  352. void __init tsi108_pci_int_init(struct device_node *node)
  353. {
  354. DBG("Tsi108_pci_int_init: initializing PCI interrupts\n");
  355. pci_irq_host = irq_domain_add_legacy_isa(node, &pci_irq_domain_ops, NULL);
  356. if (pci_irq_host == NULL) {
  357. printk(KERN_ERR "pci_irq_host: failed to allocate irq domain!\n");
  358. return;
  359. }
  360. init_pci_source();
  361. }
  362. void tsi108_irq_cascade(struct irq_desc *desc)
  363. {
  364. struct irq_chip *chip = irq_desc_get_chip(desc);
  365. unsigned int cascade_irq = get_pci_source();
  366. if (cascade_irq)
  367. generic_handle_irq(cascade_irq);
  368. chip->irq_eoi(&desc->irq_data);
  369. }