smp_64.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* smp.c: Sparc64 SMP support.
  3. *
  4. * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
  5. */
  6. #include <linux/export.h>
  7. #include <linux/kernel.h>
  8. #include <linux/sched/mm.h>
  9. #include <linux/sched/hotplug.h>
  10. #include <linux/mm.h>
  11. #include <linux/pagemap.h>
  12. #include <linux/threads.h>
  13. #include <linux/smp.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/kernel_stat.h>
  16. #include <linux/delay.h>
  17. #include <linux/init.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/fs.h>
  20. #include <linux/seq_file.h>
  21. #include <linux/cache.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/profile.h>
  24. #include <linux/bootmem.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/ftrace.h>
  27. #include <linux/cpu.h>
  28. #include <linux/slab.h>
  29. #include <linux/kgdb.h>
  30. #include <asm/head.h>
  31. #include <asm/ptrace.h>
  32. #include <linux/atomic.h>
  33. #include <asm/tlbflush.h>
  34. #include <asm/mmu_context.h>
  35. #include <asm/cpudata.h>
  36. #include <asm/hvtramp.h>
  37. #include <asm/io.h>
  38. #include <asm/timer.h>
  39. #include <asm/setup.h>
  40. #include <asm/irq.h>
  41. #include <asm/irq_regs.h>
  42. #include <asm/page.h>
  43. #include <asm/pgtable.h>
  44. #include <asm/oplib.h>
  45. #include <linux/uaccess.h>
  46. #include <asm/starfire.h>
  47. #include <asm/tlb.h>
  48. #include <asm/sections.h>
  49. #include <asm/prom.h>
  50. #include <asm/mdesc.h>
  51. #include <asm/ldc.h>
  52. #include <asm/hypervisor.h>
  53. #include <asm/pcr.h>
  54. #include "cpumap.h"
  55. #include "kernel.h"
  56. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map) = CPU_MASK_NONE;
  57. cpumask_t cpu_core_map[NR_CPUS] __read_mostly =
  58. { [0 ... NR_CPUS-1] = CPU_MASK_NONE };
  59. cpumask_t cpu_core_sib_map[NR_CPUS] __read_mostly = {
  60. [0 ... NR_CPUS-1] = CPU_MASK_NONE };
  61. cpumask_t cpu_core_sib_cache_map[NR_CPUS] __read_mostly = {
  62. [0 ... NR_CPUS - 1] = CPU_MASK_NONE };
  63. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  64. EXPORT_SYMBOL(cpu_core_map);
  65. EXPORT_SYMBOL(cpu_core_sib_map);
  66. EXPORT_SYMBOL(cpu_core_sib_cache_map);
  67. static cpumask_t smp_commenced_mask;
  68. static DEFINE_PER_CPU(bool, poke);
  69. static bool cpu_poke;
  70. void smp_info(struct seq_file *m)
  71. {
  72. int i;
  73. seq_printf(m, "State:\n");
  74. for_each_online_cpu(i)
  75. seq_printf(m, "CPU%d:\t\tonline\n", i);
  76. }
  77. void smp_bogo(struct seq_file *m)
  78. {
  79. int i;
  80. for_each_online_cpu(i)
  81. seq_printf(m,
  82. "Cpu%dClkTck\t: %016lx\n",
  83. i, cpu_data(i).clock_tick);
  84. }
  85. extern void setup_sparc64_timer(void);
  86. static volatile unsigned long callin_flag = 0;
  87. void smp_callin(void)
  88. {
  89. int cpuid = hard_smp_processor_id();
  90. __local_per_cpu_offset = __per_cpu_offset(cpuid);
  91. if (tlb_type == hypervisor)
  92. sun4v_ktsb_register();
  93. __flush_tlb_all();
  94. setup_sparc64_timer();
  95. if (cheetah_pcache_forced_on)
  96. cheetah_enable_pcache();
  97. callin_flag = 1;
  98. __asm__ __volatile__("membar #Sync\n\t"
  99. "flush %%g6" : : : "memory");
  100. /* Clear this or we will die instantly when we
  101. * schedule back to this idler...
  102. */
  103. current_thread_info()->new_child = 0;
  104. /* Attach to the address space of init_task. */
  105. mmgrab(&init_mm);
  106. current->active_mm = &init_mm;
  107. /* inform the notifiers about the new cpu */
  108. notify_cpu_starting(cpuid);
  109. while (!cpumask_test_cpu(cpuid, &smp_commenced_mask))
  110. rmb();
  111. set_cpu_online(cpuid, true);
  112. /* idle thread is expected to have preempt disabled */
  113. preempt_disable();
  114. local_irq_enable();
  115. cpu_startup_entry(CPUHP_AP_ONLINE_IDLE);
  116. }
  117. void cpu_panic(void)
  118. {
  119. printk("CPU[%d]: Returns from cpu_idle!\n", smp_processor_id());
  120. panic("SMP bolixed\n");
  121. }
  122. /* This tick register synchronization scheme is taken entirely from
  123. * the ia64 port, see arch/ia64/kernel/smpboot.c for details and credit.
  124. *
  125. * The only change I've made is to rework it so that the master
  126. * initiates the synchonization instead of the slave. -DaveM
  127. */
  128. #define MASTER 0
  129. #define SLAVE (SMP_CACHE_BYTES/sizeof(unsigned long))
  130. #define NUM_ROUNDS 64 /* magic value */
  131. #define NUM_ITERS 5 /* likewise */
  132. static DEFINE_RAW_SPINLOCK(itc_sync_lock);
  133. static unsigned long go[SLAVE + 1];
  134. #define DEBUG_TICK_SYNC 0
  135. static inline long get_delta (long *rt, long *master)
  136. {
  137. unsigned long best_t0 = 0, best_t1 = ~0UL, best_tm = 0;
  138. unsigned long tcenter, t0, t1, tm;
  139. unsigned long i;
  140. for (i = 0; i < NUM_ITERS; i++) {
  141. t0 = tick_ops->get_tick();
  142. go[MASTER] = 1;
  143. membar_safe("#StoreLoad");
  144. while (!(tm = go[SLAVE]))
  145. rmb();
  146. go[SLAVE] = 0;
  147. wmb();
  148. t1 = tick_ops->get_tick();
  149. if (t1 - t0 < best_t1 - best_t0)
  150. best_t0 = t0, best_t1 = t1, best_tm = tm;
  151. }
  152. *rt = best_t1 - best_t0;
  153. *master = best_tm - best_t0;
  154. /* average best_t0 and best_t1 without overflow: */
  155. tcenter = (best_t0/2 + best_t1/2);
  156. if (best_t0 % 2 + best_t1 % 2 == 2)
  157. tcenter++;
  158. return tcenter - best_tm;
  159. }
  160. void smp_synchronize_tick_client(void)
  161. {
  162. long i, delta, adj, adjust_latency = 0, done = 0;
  163. unsigned long flags, rt, master_time_stamp;
  164. #if DEBUG_TICK_SYNC
  165. struct {
  166. long rt; /* roundtrip time */
  167. long master; /* master's timestamp */
  168. long diff; /* difference between midpoint and master's timestamp */
  169. long lat; /* estimate of itc adjustment latency */
  170. } t[NUM_ROUNDS];
  171. #endif
  172. go[MASTER] = 1;
  173. while (go[MASTER])
  174. rmb();
  175. local_irq_save(flags);
  176. {
  177. for (i = 0; i < NUM_ROUNDS; i++) {
  178. delta = get_delta(&rt, &master_time_stamp);
  179. if (delta == 0)
  180. done = 1; /* let's lock on to this... */
  181. if (!done) {
  182. if (i > 0) {
  183. adjust_latency += -delta;
  184. adj = -delta + adjust_latency/4;
  185. } else
  186. adj = -delta;
  187. tick_ops->add_tick(adj);
  188. }
  189. #if DEBUG_TICK_SYNC
  190. t[i].rt = rt;
  191. t[i].master = master_time_stamp;
  192. t[i].diff = delta;
  193. t[i].lat = adjust_latency/4;
  194. #endif
  195. }
  196. }
  197. local_irq_restore(flags);
  198. #if DEBUG_TICK_SYNC
  199. for (i = 0; i < NUM_ROUNDS; i++)
  200. printk("rt=%5ld master=%5ld diff=%5ld adjlat=%5ld\n",
  201. t[i].rt, t[i].master, t[i].diff, t[i].lat);
  202. #endif
  203. printk(KERN_INFO "CPU %d: synchronized TICK with master CPU "
  204. "(last diff %ld cycles, maxerr %lu cycles)\n",
  205. smp_processor_id(), delta, rt);
  206. }
  207. static void smp_start_sync_tick_client(int cpu);
  208. static void smp_synchronize_one_tick(int cpu)
  209. {
  210. unsigned long flags, i;
  211. go[MASTER] = 0;
  212. smp_start_sync_tick_client(cpu);
  213. /* wait for client to be ready */
  214. while (!go[MASTER])
  215. rmb();
  216. /* now let the client proceed into his loop */
  217. go[MASTER] = 0;
  218. membar_safe("#StoreLoad");
  219. raw_spin_lock_irqsave(&itc_sync_lock, flags);
  220. {
  221. for (i = 0; i < NUM_ROUNDS*NUM_ITERS; i++) {
  222. while (!go[MASTER])
  223. rmb();
  224. go[MASTER] = 0;
  225. wmb();
  226. go[SLAVE] = tick_ops->get_tick();
  227. membar_safe("#StoreLoad");
  228. }
  229. }
  230. raw_spin_unlock_irqrestore(&itc_sync_lock, flags);
  231. }
  232. #if defined(CONFIG_SUN_LDOMS) && defined(CONFIG_HOTPLUG_CPU)
  233. static void ldom_startcpu_cpuid(unsigned int cpu, unsigned long thread_reg,
  234. void **descrp)
  235. {
  236. extern unsigned long sparc64_ttable_tl0;
  237. extern unsigned long kern_locked_tte_data;
  238. struct hvtramp_descr *hdesc;
  239. unsigned long trampoline_ra;
  240. struct trap_per_cpu *tb;
  241. u64 tte_vaddr, tte_data;
  242. unsigned long hv_err;
  243. int i;
  244. hdesc = kzalloc(sizeof(*hdesc) +
  245. (sizeof(struct hvtramp_mapping) *
  246. num_kernel_image_mappings - 1),
  247. GFP_KERNEL);
  248. if (!hdesc) {
  249. printk(KERN_ERR "ldom_startcpu_cpuid: Cannot allocate "
  250. "hvtramp_descr.\n");
  251. return;
  252. }
  253. *descrp = hdesc;
  254. hdesc->cpu = cpu;
  255. hdesc->num_mappings = num_kernel_image_mappings;
  256. tb = &trap_block[cpu];
  257. hdesc->fault_info_va = (unsigned long) &tb->fault_info;
  258. hdesc->fault_info_pa = kimage_addr_to_ra(&tb->fault_info);
  259. hdesc->thread_reg = thread_reg;
  260. tte_vaddr = (unsigned long) KERNBASE;
  261. tte_data = kern_locked_tte_data;
  262. for (i = 0; i < hdesc->num_mappings; i++) {
  263. hdesc->maps[i].vaddr = tte_vaddr;
  264. hdesc->maps[i].tte = tte_data;
  265. tte_vaddr += 0x400000;
  266. tte_data += 0x400000;
  267. }
  268. trampoline_ra = kimage_addr_to_ra(hv_cpu_startup);
  269. hv_err = sun4v_cpu_start(cpu, trampoline_ra,
  270. kimage_addr_to_ra(&sparc64_ttable_tl0),
  271. __pa(hdesc));
  272. if (hv_err)
  273. printk(KERN_ERR "ldom_startcpu_cpuid: sun4v_cpu_start() "
  274. "gives error %lu\n", hv_err);
  275. }
  276. #endif
  277. extern unsigned long sparc64_cpu_startup;
  278. /* The OBP cpu startup callback truncates the 3rd arg cookie to
  279. * 32-bits (I think) so to be safe we have it read the pointer
  280. * contained here so we work on >4GB machines. -DaveM
  281. */
  282. static struct thread_info *cpu_new_thread = NULL;
  283. static int smp_boot_one_cpu(unsigned int cpu, struct task_struct *idle)
  284. {
  285. unsigned long entry =
  286. (unsigned long)(&sparc64_cpu_startup);
  287. unsigned long cookie =
  288. (unsigned long)(&cpu_new_thread);
  289. void *descr = NULL;
  290. int timeout, ret;
  291. callin_flag = 0;
  292. cpu_new_thread = task_thread_info(idle);
  293. if (tlb_type == hypervisor) {
  294. #if defined(CONFIG_SUN_LDOMS) && defined(CONFIG_HOTPLUG_CPU)
  295. if (ldom_domaining_enabled)
  296. ldom_startcpu_cpuid(cpu,
  297. (unsigned long) cpu_new_thread,
  298. &descr);
  299. else
  300. #endif
  301. prom_startcpu_cpuid(cpu, entry, cookie);
  302. } else {
  303. struct device_node *dp = of_find_node_by_cpuid(cpu);
  304. prom_startcpu(dp->phandle, entry, cookie);
  305. }
  306. for (timeout = 0; timeout < 50000; timeout++) {
  307. if (callin_flag)
  308. break;
  309. udelay(100);
  310. }
  311. if (callin_flag) {
  312. ret = 0;
  313. } else {
  314. printk("Processor %d is stuck.\n", cpu);
  315. ret = -ENODEV;
  316. }
  317. cpu_new_thread = NULL;
  318. kfree(descr);
  319. return ret;
  320. }
  321. static void spitfire_xcall_helper(u64 data0, u64 data1, u64 data2, u64 pstate, unsigned long cpu)
  322. {
  323. u64 result, target;
  324. int stuck, tmp;
  325. if (this_is_starfire) {
  326. /* map to real upaid */
  327. cpu = (((cpu & 0x3c) << 1) |
  328. ((cpu & 0x40) >> 4) |
  329. (cpu & 0x3));
  330. }
  331. target = (cpu << 14) | 0x70;
  332. again:
  333. /* Ok, this is the real Spitfire Errata #54.
  334. * One must read back from a UDB internal register
  335. * after writes to the UDB interrupt dispatch, but
  336. * before the membar Sync for that write.
  337. * So we use the high UDB control register (ASI 0x7f,
  338. * ADDR 0x20) for the dummy read. -DaveM
  339. */
  340. tmp = 0x40;
  341. __asm__ __volatile__(
  342. "wrpr %1, %2, %%pstate\n\t"
  343. "stxa %4, [%0] %3\n\t"
  344. "stxa %5, [%0+%8] %3\n\t"
  345. "add %0, %8, %0\n\t"
  346. "stxa %6, [%0+%8] %3\n\t"
  347. "membar #Sync\n\t"
  348. "stxa %%g0, [%7] %3\n\t"
  349. "membar #Sync\n\t"
  350. "mov 0x20, %%g1\n\t"
  351. "ldxa [%%g1] 0x7f, %%g0\n\t"
  352. "membar #Sync"
  353. : "=r" (tmp)
  354. : "r" (pstate), "i" (PSTATE_IE), "i" (ASI_INTR_W),
  355. "r" (data0), "r" (data1), "r" (data2), "r" (target),
  356. "r" (0x10), "0" (tmp)
  357. : "g1");
  358. /* NOTE: PSTATE_IE is still clear. */
  359. stuck = 100000;
  360. do {
  361. __asm__ __volatile__("ldxa [%%g0] %1, %0"
  362. : "=r" (result)
  363. : "i" (ASI_INTR_DISPATCH_STAT));
  364. if (result == 0) {
  365. __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
  366. : : "r" (pstate));
  367. return;
  368. }
  369. stuck -= 1;
  370. if (stuck == 0)
  371. break;
  372. } while (result & 0x1);
  373. __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
  374. : : "r" (pstate));
  375. if (stuck == 0) {
  376. printk("CPU[%d]: mondo stuckage result[%016llx]\n",
  377. smp_processor_id(), result);
  378. } else {
  379. udelay(2);
  380. goto again;
  381. }
  382. }
  383. static void spitfire_xcall_deliver(struct trap_per_cpu *tb, int cnt)
  384. {
  385. u64 *mondo, data0, data1, data2;
  386. u16 *cpu_list;
  387. u64 pstate;
  388. int i;
  389. __asm__ __volatile__("rdpr %%pstate, %0" : "=r" (pstate));
  390. cpu_list = __va(tb->cpu_list_pa);
  391. mondo = __va(tb->cpu_mondo_block_pa);
  392. data0 = mondo[0];
  393. data1 = mondo[1];
  394. data2 = mondo[2];
  395. for (i = 0; i < cnt; i++)
  396. spitfire_xcall_helper(data0, data1, data2, pstate, cpu_list[i]);
  397. }
  398. /* Cheetah now allows to send the whole 64-bytes of data in the interrupt
  399. * packet, but we have no use for that. However we do take advantage of
  400. * the new pipelining feature (ie. dispatch to multiple cpus simultaneously).
  401. */
  402. static void cheetah_xcall_deliver(struct trap_per_cpu *tb, int cnt)
  403. {
  404. int nack_busy_id, is_jbus, need_more;
  405. u64 *mondo, pstate, ver, busy_mask;
  406. u16 *cpu_list;
  407. cpu_list = __va(tb->cpu_list_pa);
  408. mondo = __va(tb->cpu_mondo_block_pa);
  409. /* Unfortunately, someone at Sun had the brilliant idea to make the
  410. * busy/nack fields hard-coded by ITID number for this Ultra-III
  411. * derivative processor.
  412. */
  413. __asm__ ("rdpr %%ver, %0" : "=r" (ver));
  414. is_jbus = ((ver >> 32) == __JALAPENO_ID ||
  415. (ver >> 32) == __SERRANO_ID);
  416. __asm__ __volatile__("rdpr %%pstate, %0" : "=r" (pstate));
  417. retry:
  418. need_more = 0;
  419. __asm__ __volatile__("wrpr %0, %1, %%pstate\n\t"
  420. : : "r" (pstate), "i" (PSTATE_IE));
  421. /* Setup the dispatch data registers. */
  422. __asm__ __volatile__("stxa %0, [%3] %6\n\t"
  423. "stxa %1, [%4] %6\n\t"
  424. "stxa %2, [%5] %6\n\t"
  425. "membar #Sync\n\t"
  426. : /* no outputs */
  427. : "r" (mondo[0]), "r" (mondo[1]), "r" (mondo[2]),
  428. "r" (0x40), "r" (0x50), "r" (0x60),
  429. "i" (ASI_INTR_W));
  430. nack_busy_id = 0;
  431. busy_mask = 0;
  432. {
  433. int i;
  434. for (i = 0; i < cnt; i++) {
  435. u64 target, nr;
  436. nr = cpu_list[i];
  437. if (nr == 0xffff)
  438. continue;
  439. target = (nr << 14) | 0x70;
  440. if (is_jbus) {
  441. busy_mask |= (0x1UL << (nr * 2));
  442. } else {
  443. target |= (nack_busy_id << 24);
  444. busy_mask |= (0x1UL <<
  445. (nack_busy_id * 2));
  446. }
  447. __asm__ __volatile__(
  448. "stxa %%g0, [%0] %1\n\t"
  449. "membar #Sync\n\t"
  450. : /* no outputs */
  451. : "r" (target), "i" (ASI_INTR_W));
  452. nack_busy_id++;
  453. if (nack_busy_id == 32) {
  454. need_more = 1;
  455. break;
  456. }
  457. }
  458. }
  459. /* Now, poll for completion. */
  460. {
  461. u64 dispatch_stat, nack_mask;
  462. long stuck;
  463. stuck = 100000 * nack_busy_id;
  464. nack_mask = busy_mask << 1;
  465. do {
  466. __asm__ __volatile__("ldxa [%%g0] %1, %0"
  467. : "=r" (dispatch_stat)
  468. : "i" (ASI_INTR_DISPATCH_STAT));
  469. if (!(dispatch_stat & (busy_mask | nack_mask))) {
  470. __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
  471. : : "r" (pstate));
  472. if (unlikely(need_more)) {
  473. int i, this_cnt = 0;
  474. for (i = 0; i < cnt; i++) {
  475. if (cpu_list[i] == 0xffff)
  476. continue;
  477. cpu_list[i] = 0xffff;
  478. this_cnt++;
  479. if (this_cnt == 32)
  480. break;
  481. }
  482. goto retry;
  483. }
  484. return;
  485. }
  486. if (!--stuck)
  487. break;
  488. } while (dispatch_stat & busy_mask);
  489. __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
  490. : : "r" (pstate));
  491. if (dispatch_stat & busy_mask) {
  492. /* Busy bits will not clear, continue instead
  493. * of freezing up on this cpu.
  494. */
  495. printk("CPU[%d]: mondo stuckage result[%016llx]\n",
  496. smp_processor_id(), dispatch_stat);
  497. } else {
  498. int i, this_busy_nack = 0;
  499. /* Delay some random time with interrupts enabled
  500. * to prevent deadlock.
  501. */
  502. udelay(2 * nack_busy_id);
  503. /* Clear out the mask bits for cpus which did not
  504. * NACK us.
  505. */
  506. for (i = 0; i < cnt; i++) {
  507. u64 check_mask, nr;
  508. nr = cpu_list[i];
  509. if (nr == 0xffff)
  510. continue;
  511. if (is_jbus)
  512. check_mask = (0x2UL << (2*nr));
  513. else
  514. check_mask = (0x2UL <<
  515. this_busy_nack);
  516. if ((dispatch_stat & check_mask) == 0)
  517. cpu_list[i] = 0xffff;
  518. this_busy_nack += 2;
  519. if (this_busy_nack == 64)
  520. break;
  521. }
  522. goto retry;
  523. }
  524. }
  525. }
  526. #define CPU_MONDO_COUNTER(cpuid) (cpu_mondo_counter[cpuid])
  527. #define MONDO_USEC_WAIT_MIN 2
  528. #define MONDO_USEC_WAIT_MAX 100
  529. #define MONDO_RETRY_LIMIT 500000
  530. /* Multi-cpu list version.
  531. *
  532. * Deliver xcalls to 'cnt' number of cpus in 'cpu_list'.
  533. * Sometimes not all cpus receive the mondo, requiring us to re-send
  534. * the mondo until all cpus have received, or cpus are truly stuck
  535. * unable to receive mondo, and we timeout.
  536. * Occasionally a target cpu strand is borrowed briefly by hypervisor to
  537. * perform guest service, such as PCIe error handling. Consider the
  538. * service time, 1 second overall wait is reasonable for 1 cpu.
  539. * Here two in-between mondo check wait time are defined: 2 usec for
  540. * single cpu quick turn around and up to 100usec for large cpu count.
  541. * Deliver mondo to large number of cpus could take longer, we adjusts
  542. * the retry count as long as target cpus are making forward progress.
  543. */
  544. static void hypervisor_xcall_deliver(struct trap_per_cpu *tb, int cnt)
  545. {
  546. int this_cpu, tot_cpus, prev_sent, i, rem;
  547. int usec_wait, retries, tot_retries;
  548. u16 first_cpu = 0xffff;
  549. unsigned long xc_rcvd = 0;
  550. unsigned long status;
  551. int ecpuerror_id = 0;
  552. int enocpu_id = 0;
  553. u16 *cpu_list;
  554. u16 cpu;
  555. this_cpu = smp_processor_id();
  556. cpu_list = __va(tb->cpu_list_pa);
  557. usec_wait = cnt * MONDO_USEC_WAIT_MIN;
  558. if (usec_wait > MONDO_USEC_WAIT_MAX)
  559. usec_wait = MONDO_USEC_WAIT_MAX;
  560. retries = tot_retries = 0;
  561. tot_cpus = cnt;
  562. prev_sent = 0;
  563. do {
  564. int n_sent, mondo_delivered, target_cpu_busy;
  565. status = sun4v_cpu_mondo_send(cnt,
  566. tb->cpu_list_pa,
  567. tb->cpu_mondo_block_pa);
  568. /* HV_EOK means all cpus received the xcall, we're done. */
  569. if (likely(status == HV_EOK))
  570. goto xcall_done;
  571. /* If not these non-fatal errors, panic */
  572. if (unlikely((status != HV_EWOULDBLOCK) &&
  573. (status != HV_ECPUERROR) &&
  574. (status != HV_ENOCPU)))
  575. goto fatal_errors;
  576. /* First, see if we made any forward progress.
  577. *
  578. * Go through the cpu_list, count the target cpus that have
  579. * received our mondo (n_sent), and those that did not (rem).
  580. * Re-pack cpu_list with the cpus remain to be retried in the
  581. * front - this simplifies tracking the truly stalled cpus.
  582. *
  583. * The hypervisor indicates successful sends by setting
  584. * cpu list entries to the value 0xffff.
  585. *
  586. * EWOULDBLOCK means some target cpus did not receive the
  587. * mondo and retry usually helps.
  588. *
  589. * ECPUERROR means at least one target cpu is in error state,
  590. * it's usually safe to skip the faulty cpu and retry.
  591. *
  592. * ENOCPU means one of the target cpu doesn't belong to the
  593. * domain, perhaps offlined which is unexpected, but not
  594. * fatal and it's okay to skip the offlined cpu.
  595. */
  596. rem = 0;
  597. n_sent = 0;
  598. for (i = 0; i < cnt; i++) {
  599. cpu = cpu_list[i];
  600. if (likely(cpu == 0xffff)) {
  601. n_sent++;
  602. } else if ((status == HV_ECPUERROR) &&
  603. (sun4v_cpu_state(cpu) == HV_CPU_STATE_ERROR)) {
  604. ecpuerror_id = cpu + 1;
  605. } else if (status == HV_ENOCPU && !cpu_online(cpu)) {
  606. enocpu_id = cpu + 1;
  607. } else {
  608. cpu_list[rem++] = cpu;
  609. }
  610. }
  611. /* No cpu remained, we're done. */
  612. if (rem == 0)
  613. break;
  614. /* Otherwise, update the cpu count for retry. */
  615. cnt = rem;
  616. /* Record the overall number of mondos received by the
  617. * first of the remaining cpus.
  618. */
  619. if (first_cpu != cpu_list[0]) {
  620. first_cpu = cpu_list[0];
  621. xc_rcvd = CPU_MONDO_COUNTER(first_cpu);
  622. }
  623. /* Was any mondo delivered successfully? */
  624. mondo_delivered = (n_sent > prev_sent);
  625. prev_sent = n_sent;
  626. /* or, was any target cpu busy processing other mondos? */
  627. target_cpu_busy = (xc_rcvd < CPU_MONDO_COUNTER(first_cpu));
  628. xc_rcvd = CPU_MONDO_COUNTER(first_cpu);
  629. /* Retry count is for no progress. If we're making progress,
  630. * reset the retry count.
  631. */
  632. if (likely(mondo_delivered || target_cpu_busy)) {
  633. tot_retries += retries;
  634. retries = 0;
  635. } else if (unlikely(retries > MONDO_RETRY_LIMIT)) {
  636. goto fatal_mondo_timeout;
  637. }
  638. /* Delay a little bit to let other cpus catch up on
  639. * their cpu mondo queue work.
  640. */
  641. if (!mondo_delivered)
  642. udelay(usec_wait);
  643. retries++;
  644. } while (1);
  645. xcall_done:
  646. if (unlikely(ecpuerror_id > 0)) {
  647. pr_crit("CPU[%d]: SUN4V mondo cpu error, target cpu(%d) was in error state\n",
  648. this_cpu, ecpuerror_id - 1);
  649. } else if (unlikely(enocpu_id > 0)) {
  650. pr_crit("CPU[%d]: SUN4V mondo cpu error, target cpu(%d) does not belong to the domain\n",
  651. this_cpu, enocpu_id - 1);
  652. }
  653. return;
  654. fatal_errors:
  655. /* fatal errors include bad alignment, etc */
  656. pr_crit("CPU[%d]: Args were cnt(%d) cpulist_pa(%lx) mondo_block_pa(%lx)\n",
  657. this_cpu, tot_cpus, tb->cpu_list_pa, tb->cpu_mondo_block_pa);
  658. panic("Unexpected SUN4V mondo error %lu\n", status);
  659. fatal_mondo_timeout:
  660. /* some cpus being non-responsive to the cpu mondo */
  661. pr_crit("CPU[%d]: SUN4V mondo timeout, cpu(%d) made no forward progress after %d retries. Total target cpus(%d).\n",
  662. this_cpu, first_cpu, (tot_retries + retries), tot_cpus);
  663. panic("SUN4V mondo timeout panic\n");
  664. }
  665. static void (*xcall_deliver_impl)(struct trap_per_cpu *, int);
  666. static void xcall_deliver(u64 data0, u64 data1, u64 data2, const cpumask_t *mask)
  667. {
  668. struct trap_per_cpu *tb;
  669. int this_cpu, i, cnt;
  670. unsigned long flags;
  671. u16 *cpu_list;
  672. u64 *mondo;
  673. /* We have to do this whole thing with interrupts fully disabled.
  674. * Otherwise if we send an xcall from interrupt context it will
  675. * corrupt both our mondo block and cpu list state.
  676. *
  677. * One consequence of this is that we cannot use timeout mechanisms
  678. * that depend upon interrupts being delivered locally. So, for
  679. * example, we cannot sample jiffies and expect it to advance.
  680. *
  681. * Fortunately, udelay() uses %stick/%tick so we can use that.
  682. */
  683. local_irq_save(flags);
  684. this_cpu = smp_processor_id();
  685. tb = &trap_block[this_cpu];
  686. mondo = __va(tb->cpu_mondo_block_pa);
  687. mondo[0] = data0;
  688. mondo[1] = data1;
  689. mondo[2] = data2;
  690. wmb();
  691. cpu_list = __va(tb->cpu_list_pa);
  692. /* Setup the initial cpu list. */
  693. cnt = 0;
  694. for_each_cpu(i, mask) {
  695. if (i == this_cpu || !cpu_online(i))
  696. continue;
  697. cpu_list[cnt++] = i;
  698. }
  699. if (cnt)
  700. xcall_deliver_impl(tb, cnt);
  701. local_irq_restore(flags);
  702. }
  703. /* Send cross call to all processors mentioned in MASK_P
  704. * except self. Really, there are only two cases currently,
  705. * "cpu_online_mask" and "mm_cpumask(mm)".
  706. */
  707. static void smp_cross_call_masked(unsigned long *func, u32 ctx, u64 data1, u64 data2, const cpumask_t *mask)
  708. {
  709. u64 data0 = (((u64)ctx)<<32 | (((u64)func) & 0xffffffff));
  710. xcall_deliver(data0, data1, data2, mask);
  711. }
  712. /* Send cross call to all processors except self. */
  713. static void smp_cross_call(unsigned long *func, u32 ctx, u64 data1, u64 data2)
  714. {
  715. smp_cross_call_masked(func, ctx, data1, data2, cpu_online_mask);
  716. }
  717. extern unsigned long xcall_sync_tick;
  718. static void smp_start_sync_tick_client(int cpu)
  719. {
  720. xcall_deliver((u64) &xcall_sync_tick, 0, 0,
  721. cpumask_of(cpu));
  722. }
  723. extern unsigned long xcall_call_function;
  724. void arch_send_call_function_ipi_mask(const struct cpumask *mask)
  725. {
  726. xcall_deliver((u64) &xcall_call_function, 0, 0, mask);
  727. }
  728. extern unsigned long xcall_call_function_single;
  729. void arch_send_call_function_single_ipi(int cpu)
  730. {
  731. xcall_deliver((u64) &xcall_call_function_single, 0, 0,
  732. cpumask_of(cpu));
  733. }
  734. void __irq_entry smp_call_function_client(int irq, struct pt_regs *regs)
  735. {
  736. clear_softint(1 << irq);
  737. irq_enter();
  738. generic_smp_call_function_interrupt();
  739. irq_exit();
  740. }
  741. void __irq_entry smp_call_function_single_client(int irq, struct pt_regs *regs)
  742. {
  743. clear_softint(1 << irq);
  744. irq_enter();
  745. generic_smp_call_function_single_interrupt();
  746. irq_exit();
  747. }
  748. static void tsb_sync(void *info)
  749. {
  750. struct trap_per_cpu *tp = &trap_block[raw_smp_processor_id()];
  751. struct mm_struct *mm = info;
  752. /* It is not valid to test "current->active_mm == mm" here.
  753. *
  754. * The value of "current" is not changed atomically with
  755. * switch_mm(). But that's OK, we just need to check the
  756. * current cpu's trap block PGD physical address.
  757. */
  758. if (tp->pgd_paddr == __pa(mm->pgd))
  759. tsb_context_switch(mm);
  760. }
  761. void smp_tsb_sync(struct mm_struct *mm)
  762. {
  763. smp_call_function_many(mm_cpumask(mm), tsb_sync, mm, 1);
  764. }
  765. extern unsigned long xcall_flush_tlb_mm;
  766. extern unsigned long xcall_flush_tlb_page;
  767. extern unsigned long xcall_flush_tlb_kernel_range;
  768. extern unsigned long xcall_fetch_glob_regs;
  769. extern unsigned long xcall_fetch_glob_pmu;
  770. extern unsigned long xcall_fetch_glob_pmu_n4;
  771. extern unsigned long xcall_receive_signal;
  772. extern unsigned long xcall_new_mmu_context_version;
  773. #ifdef CONFIG_KGDB
  774. extern unsigned long xcall_kgdb_capture;
  775. #endif
  776. #ifdef DCACHE_ALIASING_POSSIBLE
  777. extern unsigned long xcall_flush_dcache_page_cheetah;
  778. #endif
  779. extern unsigned long xcall_flush_dcache_page_spitfire;
  780. static inline void __local_flush_dcache_page(struct page *page)
  781. {
  782. #ifdef DCACHE_ALIASING_POSSIBLE
  783. __flush_dcache_page(page_address(page),
  784. ((tlb_type == spitfire) &&
  785. page_mapping_file(page) != NULL));
  786. #else
  787. if (page_mapping_file(page) != NULL &&
  788. tlb_type == spitfire)
  789. __flush_icache_page(__pa(page_address(page)));
  790. #endif
  791. }
  792. void smp_flush_dcache_page_impl(struct page *page, int cpu)
  793. {
  794. int this_cpu;
  795. if (tlb_type == hypervisor)
  796. return;
  797. #ifdef CONFIG_DEBUG_DCFLUSH
  798. atomic_inc(&dcpage_flushes);
  799. #endif
  800. this_cpu = get_cpu();
  801. if (cpu == this_cpu) {
  802. __local_flush_dcache_page(page);
  803. } else if (cpu_online(cpu)) {
  804. void *pg_addr = page_address(page);
  805. u64 data0 = 0;
  806. if (tlb_type == spitfire) {
  807. data0 = ((u64)&xcall_flush_dcache_page_spitfire);
  808. if (page_mapping_file(page) != NULL)
  809. data0 |= ((u64)1 << 32);
  810. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  811. #ifdef DCACHE_ALIASING_POSSIBLE
  812. data0 = ((u64)&xcall_flush_dcache_page_cheetah);
  813. #endif
  814. }
  815. if (data0) {
  816. xcall_deliver(data0, __pa(pg_addr),
  817. (u64) pg_addr, cpumask_of(cpu));
  818. #ifdef CONFIG_DEBUG_DCFLUSH
  819. atomic_inc(&dcpage_flushes_xcall);
  820. #endif
  821. }
  822. }
  823. put_cpu();
  824. }
  825. void flush_dcache_page_all(struct mm_struct *mm, struct page *page)
  826. {
  827. void *pg_addr;
  828. u64 data0;
  829. if (tlb_type == hypervisor)
  830. return;
  831. preempt_disable();
  832. #ifdef CONFIG_DEBUG_DCFLUSH
  833. atomic_inc(&dcpage_flushes);
  834. #endif
  835. data0 = 0;
  836. pg_addr = page_address(page);
  837. if (tlb_type == spitfire) {
  838. data0 = ((u64)&xcall_flush_dcache_page_spitfire);
  839. if (page_mapping_file(page) != NULL)
  840. data0 |= ((u64)1 << 32);
  841. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  842. #ifdef DCACHE_ALIASING_POSSIBLE
  843. data0 = ((u64)&xcall_flush_dcache_page_cheetah);
  844. #endif
  845. }
  846. if (data0) {
  847. xcall_deliver(data0, __pa(pg_addr),
  848. (u64) pg_addr, cpu_online_mask);
  849. #ifdef CONFIG_DEBUG_DCFLUSH
  850. atomic_inc(&dcpage_flushes_xcall);
  851. #endif
  852. }
  853. __local_flush_dcache_page(page);
  854. preempt_enable();
  855. }
  856. #ifdef CONFIG_KGDB
  857. void kgdb_roundup_cpus(unsigned long flags)
  858. {
  859. smp_cross_call(&xcall_kgdb_capture, 0, 0, 0);
  860. }
  861. #endif
  862. void smp_fetch_global_regs(void)
  863. {
  864. smp_cross_call(&xcall_fetch_glob_regs, 0, 0, 0);
  865. }
  866. void smp_fetch_global_pmu(void)
  867. {
  868. if (tlb_type == hypervisor &&
  869. sun4v_chip_type >= SUN4V_CHIP_NIAGARA4)
  870. smp_cross_call(&xcall_fetch_glob_pmu_n4, 0, 0, 0);
  871. else
  872. smp_cross_call(&xcall_fetch_glob_pmu, 0, 0, 0);
  873. }
  874. /* We know that the window frames of the user have been flushed
  875. * to the stack before we get here because all callers of us
  876. * are flush_tlb_*() routines, and these run after flush_cache_*()
  877. * which performs the flushw.
  878. *
  879. * mm->cpu_vm_mask is a bit mask of which cpus an address
  880. * space has (potentially) executed on, this is the heuristic
  881. * we use to limit cross calls.
  882. */
  883. /* This currently is only used by the hugetlb arch pre-fault
  884. * hook on UltraSPARC-III+ and later when changing the pagesize
  885. * bits of the context register for an address space.
  886. */
  887. void smp_flush_tlb_mm(struct mm_struct *mm)
  888. {
  889. u32 ctx = CTX_HWBITS(mm->context);
  890. get_cpu();
  891. smp_cross_call_masked(&xcall_flush_tlb_mm,
  892. ctx, 0, 0,
  893. mm_cpumask(mm));
  894. __flush_tlb_mm(ctx, SECONDARY_CONTEXT);
  895. put_cpu();
  896. }
  897. struct tlb_pending_info {
  898. unsigned long ctx;
  899. unsigned long nr;
  900. unsigned long *vaddrs;
  901. };
  902. static void tlb_pending_func(void *info)
  903. {
  904. struct tlb_pending_info *t = info;
  905. __flush_tlb_pending(t->ctx, t->nr, t->vaddrs);
  906. }
  907. void smp_flush_tlb_pending(struct mm_struct *mm, unsigned long nr, unsigned long *vaddrs)
  908. {
  909. u32 ctx = CTX_HWBITS(mm->context);
  910. struct tlb_pending_info info;
  911. get_cpu();
  912. info.ctx = ctx;
  913. info.nr = nr;
  914. info.vaddrs = vaddrs;
  915. smp_call_function_many(mm_cpumask(mm), tlb_pending_func,
  916. &info, 1);
  917. __flush_tlb_pending(ctx, nr, vaddrs);
  918. put_cpu();
  919. }
  920. void smp_flush_tlb_page(struct mm_struct *mm, unsigned long vaddr)
  921. {
  922. unsigned long context = CTX_HWBITS(mm->context);
  923. get_cpu();
  924. smp_cross_call_masked(&xcall_flush_tlb_page,
  925. context, vaddr, 0,
  926. mm_cpumask(mm));
  927. __flush_tlb_page(context, vaddr);
  928. put_cpu();
  929. }
  930. void smp_flush_tlb_kernel_range(unsigned long start, unsigned long end)
  931. {
  932. start &= PAGE_MASK;
  933. end = PAGE_ALIGN(end);
  934. if (start != end) {
  935. smp_cross_call(&xcall_flush_tlb_kernel_range,
  936. 0, start, end);
  937. __flush_tlb_kernel_range(start, end);
  938. }
  939. }
  940. /* CPU capture. */
  941. /* #define CAPTURE_DEBUG */
  942. extern unsigned long xcall_capture;
  943. static atomic_t smp_capture_depth = ATOMIC_INIT(0);
  944. static atomic_t smp_capture_registry = ATOMIC_INIT(0);
  945. static unsigned long penguins_are_doing_time;
  946. void smp_capture(void)
  947. {
  948. int result = atomic_add_return(1, &smp_capture_depth);
  949. if (result == 1) {
  950. int ncpus = num_online_cpus();
  951. #ifdef CAPTURE_DEBUG
  952. printk("CPU[%d]: Sending penguins to jail...",
  953. smp_processor_id());
  954. #endif
  955. penguins_are_doing_time = 1;
  956. atomic_inc(&smp_capture_registry);
  957. smp_cross_call(&xcall_capture, 0, 0, 0);
  958. while (atomic_read(&smp_capture_registry) != ncpus)
  959. rmb();
  960. #ifdef CAPTURE_DEBUG
  961. printk("done\n");
  962. #endif
  963. }
  964. }
  965. void smp_release(void)
  966. {
  967. if (atomic_dec_and_test(&smp_capture_depth)) {
  968. #ifdef CAPTURE_DEBUG
  969. printk("CPU[%d]: Giving pardon to "
  970. "imprisoned penguins\n",
  971. smp_processor_id());
  972. #endif
  973. penguins_are_doing_time = 0;
  974. membar_safe("#StoreLoad");
  975. atomic_dec(&smp_capture_registry);
  976. }
  977. }
  978. /* Imprisoned penguins run with %pil == PIL_NORMAL_MAX, but PSTATE_IE
  979. * set, so they can service tlb flush xcalls...
  980. */
  981. extern void prom_world(int);
  982. void __irq_entry smp_penguin_jailcell(int irq, struct pt_regs *regs)
  983. {
  984. clear_softint(1 << irq);
  985. preempt_disable();
  986. __asm__ __volatile__("flushw");
  987. prom_world(1);
  988. atomic_inc(&smp_capture_registry);
  989. membar_safe("#StoreLoad");
  990. while (penguins_are_doing_time)
  991. rmb();
  992. atomic_dec(&smp_capture_registry);
  993. prom_world(0);
  994. preempt_enable();
  995. }
  996. /* /proc/profile writes can call this, don't __init it please. */
  997. int setup_profiling_timer(unsigned int multiplier)
  998. {
  999. return -EINVAL;
  1000. }
  1001. void __init smp_prepare_cpus(unsigned int max_cpus)
  1002. {
  1003. }
  1004. void smp_prepare_boot_cpu(void)
  1005. {
  1006. }
  1007. void __init smp_setup_processor_id(void)
  1008. {
  1009. if (tlb_type == spitfire)
  1010. xcall_deliver_impl = spitfire_xcall_deliver;
  1011. else if (tlb_type == cheetah || tlb_type == cheetah_plus)
  1012. xcall_deliver_impl = cheetah_xcall_deliver;
  1013. else
  1014. xcall_deliver_impl = hypervisor_xcall_deliver;
  1015. }
  1016. void __init smp_fill_in_cpu_possible_map(void)
  1017. {
  1018. int possible_cpus = num_possible_cpus();
  1019. int i;
  1020. if (possible_cpus > nr_cpu_ids)
  1021. possible_cpus = nr_cpu_ids;
  1022. for (i = 0; i < possible_cpus; i++)
  1023. set_cpu_possible(i, true);
  1024. for (; i < NR_CPUS; i++)
  1025. set_cpu_possible(i, false);
  1026. }
  1027. void smp_fill_in_sib_core_maps(void)
  1028. {
  1029. unsigned int i;
  1030. for_each_present_cpu(i) {
  1031. unsigned int j;
  1032. cpumask_clear(&cpu_core_map[i]);
  1033. if (cpu_data(i).core_id == 0) {
  1034. cpumask_set_cpu(i, &cpu_core_map[i]);
  1035. continue;
  1036. }
  1037. for_each_present_cpu(j) {
  1038. if (cpu_data(i).core_id ==
  1039. cpu_data(j).core_id)
  1040. cpumask_set_cpu(j, &cpu_core_map[i]);
  1041. }
  1042. }
  1043. for_each_present_cpu(i) {
  1044. unsigned int j;
  1045. for_each_present_cpu(j) {
  1046. if (cpu_data(i).max_cache_id ==
  1047. cpu_data(j).max_cache_id)
  1048. cpumask_set_cpu(j, &cpu_core_sib_cache_map[i]);
  1049. if (cpu_data(i).sock_id == cpu_data(j).sock_id)
  1050. cpumask_set_cpu(j, &cpu_core_sib_map[i]);
  1051. }
  1052. }
  1053. for_each_present_cpu(i) {
  1054. unsigned int j;
  1055. cpumask_clear(&per_cpu(cpu_sibling_map, i));
  1056. if (cpu_data(i).proc_id == -1) {
  1057. cpumask_set_cpu(i, &per_cpu(cpu_sibling_map, i));
  1058. continue;
  1059. }
  1060. for_each_present_cpu(j) {
  1061. if (cpu_data(i).proc_id ==
  1062. cpu_data(j).proc_id)
  1063. cpumask_set_cpu(j, &per_cpu(cpu_sibling_map, i));
  1064. }
  1065. }
  1066. }
  1067. int __cpu_up(unsigned int cpu, struct task_struct *tidle)
  1068. {
  1069. int ret = smp_boot_one_cpu(cpu, tidle);
  1070. if (!ret) {
  1071. cpumask_set_cpu(cpu, &smp_commenced_mask);
  1072. while (!cpu_online(cpu))
  1073. mb();
  1074. if (!cpu_online(cpu)) {
  1075. ret = -ENODEV;
  1076. } else {
  1077. /* On SUN4V, writes to %tick and %stick are
  1078. * not allowed.
  1079. */
  1080. if (tlb_type != hypervisor)
  1081. smp_synchronize_one_tick(cpu);
  1082. }
  1083. }
  1084. return ret;
  1085. }
  1086. #ifdef CONFIG_HOTPLUG_CPU
  1087. void cpu_play_dead(void)
  1088. {
  1089. int cpu = smp_processor_id();
  1090. unsigned long pstate;
  1091. idle_task_exit();
  1092. if (tlb_type == hypervisor) {
  1093. struct trap_per_cpu *tb = &trap_block[cpu];
  1094. sun4v_cpu_qconf(HV_CPU_QUEUE_CPU_MONDO,
  1095. tb->cpu_mondo_pa, 0);
  1096. sun4v_cpu_qconf(HV_CPU_QUEUE_DEVICE_MONDO,
  1097. tb->dev_mondo_pa, 0);
  1098. sun4v_cpu_qconf(HV_CPU_QUEUE_RES_ERROR,
  1099. tb->resum_mondo_pa, 0);
  1100. sun4v_cpu_qconf(HV_CPU_QUEUE_NONRES_ERROR,
  1101. tb->nonresum_mondo_pa, 0);
  1102. }
  1103. cpumask_clear_cpu(cpu, &smp_commenced_mask);
  1104. membar_safe("#Sync");
  1105. local_irq_disable();
  1106. __asm__ __volatile__(
  1107. "rdpr %%pstate, %0\n\t"
  1108. "wrpr %0, %1, %%pstate"
  1109. : "=r" (pstate)
  1110. : "i" (PSTATE_IE));
  1111. while (1)
  1112. barrier();
  1113. }
  1114. int __cpu_disable(void)
  1115. {
  1116. int cpu = smp_processor_id();
  1117. cpuinfo_sparc *c;
  1118. int i;
  1119. for_each_cpu(i, &cpu_core_map[cpu])
  1120. cpumask_clear_cpu(cpu, &cpu_core_map[i]);
  1121. cpumask_clear(&cpu_core_map[cpu]);
  1122. for_each_cpu(i, &per_cpu(cpu_sibling_map, cpu))
  1123. cpumask_clear_cpu(cpu, &per_cpu(cpu_sibling_map, i));
  1124. cpumask_clear(&per_cpu(cpu_sibling_map, cpu));
  1125. c = &cpu_data(cpu);
  1126. c->core_id = 0;
  1127. c->proc_id = -1;
  1128. smp_wmb();
  1129. /* Make sure no interrupts point to this cpu. */
  1130. fixup_irqs();
  1131. local_irq_enable();
  1132. mdelay(1);
  1133. local_irq_disable();
  1134. set_cpu_online(cpu, false);
  1135. cpu_map_rebuild();
  1136. return 0;
  1137. }
  1138. void __cpu_die(unsigned int cpu)
  1139. {
  1140. int i;
  1141. for (i = 0; i < 100; i++) {
  1142. smp_rmb();
  1143. if (!cpumask_test_cpu(cpu, &smp_commenced_mask))
  1144. break;
  1145. msleep(100);
  1146. }
  1147. if (cpumask_test_cpu(cpu, &smp_commenced_mask)) {
  1148. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1149. } else {
  1150. #if defined(CONFIG_SUN_LDOMS)
  1151. unsigned long hv_err;
  1152. int limit = 100;
  1153. do {
  1154. hv_err = sun4v_cpu_stop(cpu);
  1155. if (hv_err == HV_EOK) {
  1156. set_cpu_present(cpu, false);
  1157. break;
  1158. }
  1159. } while (--limit > 0);
  1160. if (limit <= 0) {
  1161. printk(KERN_ERR "sun4v_cpu_stop() fails err=%lu\n",
  1162. hv_err);
  1163. }
  1164. #endif
  1165. }
  1166. }
  1167. #endif
  1168. void __init smp_cpus_done(unsigned int max_cpus)
  1169. {
  1170. }
  1171. static void send_cpu_ipi(int cpu)
  1172. {
  1173. xcall_deliver((u64) &xcall_receive_signal,
  1174. 0, 0, cpumask_of(cpu));
  1175. }
  1176. void scheduler_poke(void)
  1177. {
  1178. if (!cpu_poke)
  1179. return;
  1180. if (!__this_cpu_read(poke))
  1181. return;
  1182. __this_cpu_write(poke, false);
  1183. set_softint(1 << PIL_SMP_RECEIVE_SIGNAL);
  1184. }
  1185. static unsigned long send_cpu_poke(int cpu)
  1186. {
  1187. unsigned long hv_err;
  1188. per_cpu(poke, cpu) = true;
  1189. hv_err = sun4v_cpu_poke(cpu);
  1190. if (hv_err != HV_EOK) {
  1191. per_cpu(poke, cpu) = false;
  1192. pr_err_ratelimited("%s: sun4v_cpu_poke() fails err=%lu\n",
  1193. __func__, hv_err);
  1194. }
  1195. return hv_err;
  1196. }
  1197. void smp_send_reschedule(int cpu)
  1198. {
  1199. if (cpu == smp_processor_id()) {
  1200. WARN_ON_ONCE(preemptible());
  1201. set_softint(1 << PIL_SMP_RECEIVE_SIGNAL);
  1202. return;
  1203. }
  1204. /* Use cpu poke to resume idle cpu if supported. */
  1205. if (cpu_poke && idle_cpu(cpu)) {
  1206. unsigned long ret;
  1207. ret = send_cpu_poke(cpu);
  1208. if (ret == HV_EOK)
  1209. return;
  1210. }
  1211. /* Use IPI in following cases:
  1212. * - cpu poke not supported
  1213. * - cpu not idle
  1214. * - send_cpu_poke() returns with error
  1215. */
  1216. send_cpu_ipi(cpu);
  1217. }
  1218. void smp_init_cpu_poke(void)
  1219. {
  1220. unsigned long major;
  1221. unsigned long minor;
  1222. int ret;
  1223. if (tlb_type != hypervisor)
  1224. return;
  1225. ret = sun4v_hvapi_get(HV_GRP_CORE, &major, &minor);
  1226. if (ret) {
  1227. pr_debug("HV_GRP_CORE is not registered\n");
  1228. return;
  1229. }
  1230. if (major == 1 && minor >= 6) {
  1231. /* CPU POKE is registered. */
  1232. cpu_poke = true;
  1233. return;
  1234. }
  1235. pr_debug("CPU_POKE not supported\n");
  1236. }
  1237. void __irq_entry smp_receive_signal_client(int irq, struct pt_regs *regs)
  1238. {
  1239. clear_softint(1 << irq);
  1240. scheduler_ipi();
  1241. }
  1242. static void stop_this_cpu(void *dummy)
  1243. {
  1244. set_cpu_online(smp_processor_id(), false);
  1245. prom_stopself();
  1246. }
  1247. void smp_send_stop(void)
  1248. {
  1249. int cpu;
  1250. if (tlb_type == hypervisor) {
  1251. int this_cpu = smp_processor_id();
  1252. #ifdef CONFIG_SERIAL_SUNHV
  1253. sunhv_migrate_hvcons_irq(this_cpu);
  1254. #endif
  1255. for_each_online_cpu(cpu) {
  1256. if (cpu == this_cpu)
  1257. continue;
  1258. set_cpu_online(cpu, false);
  1259. #ifdef CONFIG_SUN_LDOMS
  1260. if (ldom_domaining_enabled) {
  1261. unsigned long hv_err;
  1262. hv_err = sun4v_cpu_stop(cpu);
  1263. if (hv_err)
  1264. printk(KERN_ERR "sun4v_cpu_stop() "
  1265. "failed err=%lu\n", hv_err);
  1266. } else
  1267. #endif
  1268. prom_stopcpu_cpuid(cpu);
  1269. }
  1270. } else
  1271. smp_call_function(stop_this_cpu, NULL, 0);
  1272. }
  1273. /**
  1274. * pcpu_alloc_bootmem - NUMA friendly alloc_bootmem wrapper for percpu
  1275. * @cpu: cpu to allocate for
  1276. * @size: size allocation in bytes
  1277. * @align: alignment
  1278. *
  1279. * Allocate @size bytes aligned at @align for cpu @cpu. This wrapper
  1280. * does the right thing for NUMA regardless of the current
  1281. * configuration.
  1282. *
  1283. * RETURNS:
  1284. * Pointer to the allocated area on success, NULL on failure.
  1285. */
  1286. static void * __init pcpu_alloc_bootmem(unsigned int cpu, size_t size,
  1287. size_t align)
  1288. {
  1289. const unsigned long goal = __pa(MAX_DMA_ADDRESS);
  1290. #ifdef CONFIG_NEED_MULTIPLE_NODES
  1291. int node = cpu_to_node(cpu);
  1292. void *ptr;
  1293. if (!node_online(node) || !NODE_DATA(node)) {
  1294. ptr = __alloc_bootmem(size, align, goal);
  1295. pr_info("cpu %d has no node %d or node-local memory\n",
  1296. cpu, node);
  1297. pr_debug("per cpu data for cpu%d %lu bytes at %016lx\n",
  1298. cpu, size, __pa(ptr));
  1299. } else {
  1300. ptr = __alloc_bootmem_node(NODE_DATA(node),
  1301. size, align, goal);
  1302. pr_debug("per cpu data for cpu%d %lu bytes on node%d at "
  1303. "%016lx\n", cpu, size, node, __pa(ptr));
  1304. }
  1305. return ptr;
  1306. #else
  1307. return __alloc_bootmem(size, align, goal);
  1308. #endif
  1309. }
  1310. static void __init pcpu_free_bootmem(void *ptr, size_t size)
  1311. {
  1312. free_bootmem(__pa(ptr), size);
  1313. }
  1314. static int __init pcpu_cpu_distance(unsigned int from, unsigned int to)
  1315. {
  1316. if (cpu_to_node(from) == cpu_to_node(to))
  1317. return LOCAL_DISTANCE;
  1318. else
  1319. return REMOTE_DISTANCE;
  1320. }
  1321. static void __init pcpu_populate_pte(unsigned long addr)
  1322. {
  1323. pgd_t *pgd = pgd_offset_k(addr);
  1324. pud_t *pud;
  1325. pmd_t *pmd;
  1326. if (pgd_none(*pgd)) {
  1327. pud_t *new;
  1328. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1329. pgd_populate(&init_mm, pgd, new);
  1330. }
  1331. pud = pud_offset(pgd, addr);
  1332. if (pud_none(*pud)) {
  1333. pmd_t *new;
  1334. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1335. pud_populate(&init_mm, pud, new);
  1336. }
  1337. pmd = pmd_offset(pud, addr);
  1338. if (!pmd_present(*pmd)) {
  1339. pte_t *new;
  1340. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1341. pmd_populate_kernel(&init_mm, pmd, new);
  1342. }
  1343. }
  1344. void __init setup_per_cpu_areas(void)
  1345. {
  1346. unsigned long delta;
  1347. unsigned int cpu;
  1348. int rc = -EINVAL;
  1349. if (pcpu_chosen_fc != PCPU_FC_PAGE) {
  1350. rc = pcpu_embed_first_chunk(PERCPU_MODULE_RESERVE,
  1351. PERCPU_DYNAMIC_RESERVE, 4 << 20,
  1352. pcpu_cpu_distance,
  1353. pcpu_alloc_bootmem,
  1354. pcpu_free_bootmem);
  1355. if (rc)
  1356. pr_warning("PERCPU: %s allocator failed (%d), "
  1357. "falling back to page size\n",
  1358. pcpu_fc_names[pcpu_chosen_fc], rc);
  1359. }
  1360. if (rc < 0)
  1361. rc = pcpu_page_first_chunk(PERCPU_MODULE_RESERVE,
  1362. pcpu_alloc_bootmem,
  1363. pcpu_free_bootmem,
  1364. pcpu_populate_pte);
  1365. if (rc < 0)
  1366. panic("cannot initialize percpu area (err=%d)", rc);
  1367. delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start;
  1368. for_each_possible_cpu(cpu)
  1369. __per_cpu_offset(cpu) = delta + pcpu_unit_offsets[cpu];
  1370. /* Setup %g5 for the boot cpu. */
  1371. __local_per_cpu_offset = __per_cpu_offset(smp_processor_id());
  1372. of_fill_in_cpu_data();
  1373. if (tlb_type == hypervisor)
  1374. mdesc_fill_in_cpu_data(cpu_all_mask);
  1375. }