amd_gart_64.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891
  1. /*
  2. * Dynamic DMA mapping support for AMD Hammer.
  3. *
  4. * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
  5. * This allows to use PCI devices that only support 32bit addresses on systems
  6. * with more than 4GB.
  7. *
  8. * See Documentation/DMA-API-HOWTO.txt for the interface specification.
  9. *
  10. * Copyright 2002 Andi Kleen, SuSE Labs.
  11. * Subject to the GNU General Public License v2 only.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/ctype.h>
  15. #include <linux/agp_backend.h>
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/sched.h>
  19. #include <linux/sched/debug.h>
  20. #include <linux/string.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/pci.h>
  23. #include <linux/topology.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/bitmap.h>
  26. #include <linux/kdebug.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/iommu-helper.h>
  29. #include <linux/syscore_ops.h>
  30. #include <linux/io.h>
  31. #include <linux/gfp.h>
  32. #include <linux/atomic.h>
  33. #include <linux/dma-direct.h>
  34. #include <asm/mtrr.h>
  35. #include <asm/pgtable.h>
  36. #include <asm/proto.h>
  37. #include <asm/iommu.h>
  38. #include <asm/gart.h>
  39. #include <asm/set_memory.h>
  40. #include <asm/swiotlb.h>
  41. #include <asm/dma.h>
  42. #include <asm/amd_nb.h>
  43. #include <asm/x86_init.h>
  44. #include <asm/iommu_table.h>
  45. static unsigned long iommu_bus_base; /* GART remapping area (physical) */
  46. static unsigned long iommu_size; /* size of remapping area bytes */
  47. static unsigned long iommu_pages; /* .. and in pages */
  48. static u32 *iommu_gatt_base; /* Remapping table */
  49. static dma_addr_t bad_dma_addr;
  50. /*
  51. * If this is disabled the IOMMU will use an optimized flushing strategy
  52. * of only flushing when an mapping is reused. With it true the GART is
  53. * flushed for every mapping. Problem is that doing the lazy flush seems
  54. * to trigger bugs with some popular PCI cards, in particular 3ware (but
  55. * has been also also seen with Qlogic at least).
  56. */
  57. static int iommu_fullflush = 1;
  58. /* Allocation bitmap for the remapping area: */
  59. static DEFINE_SPINLOCK(iommu_bitmap_lock);
  60. /* Guarded by iommu_bitmap_lock: */
  61. static unsigned long *iommu_gart_bitmap;
  62. static u32 gart_unmapped_entry;
  63. #define GPTE_VALID 1
  64. #define GPTE_COHERENT 2
  65. #define GPTE_ENCODE(x) \
  66. (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
  67. #define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
  68. #define EMERGENCY_PAGES 32 /* = 128KB */
  69. #ifdef CONFIG_AGP
  70. #define AGPEXTERN extern
  71. #else
  72. #define AGPEXTERN
  73. #endif
  74. /* GART can only remap to physical addresses < 1TB */
  75. #define GART_MAX_PHYS_ADDR (1ULL << 40)
  76. /* backdoor interface to AGP driver */
  77. AGPEXTERN int agp_memory_reserved;
  78. AGPEXTERN __u32 *agp_gatt_table;
  79. static unsigned long next_bit; /* protected by iommu_bitmap_lock */
  80. static bool need_flush; /* global flush state. set for each gart wrap */
  81. static unsigned long alloc_iommu(struct device *dev, int size,
  82. unsigned long align_mask)
  83. {
  84. unsigned long offset, flags;
  85. unsigned long boundary_size;
  86. unsigned long base_index;
  87. base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
  88. PAGE_SIZE) >> PAGE_SHIFT;
  89. boundary_size = ALIGN((u64)dma_get_seg_boundary(dev) + 1,
  90. PAGE_SIZE) >> PAGE_SHIFT;
  91. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  92. offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
  93. size, base_index, boundary_size, align_mask);
  94. if (offset == -1) {
  95. need_flush = true;
  96. offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
  97. size, base_index, boundary_size,
  98. align_mask);
  99. }
  100. if (offset != -1) {
  101. next_bit = offset+size;
  102. if (next_bit >= iommu_pages) {
  103. next_bit = 0;
  104. need_flush = true;
  105. }
  106. }
  107. if (iommu_fullflush)
  108. need_flush = true;
  109. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  110. return offset;
  111. }
  112. static void free_iommu(unsigned long offset, int size)
  113. {
  114. unsigned long flags;
  115. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  116. bitmap_clear(iommu_gart_bitmap, offset, size);
  117. if (offset >= next_bit)
  118. next_bit = offset + size;
  119. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  120. }
  121. /*
  122. * Use global flush state to avoid races with multiple flushers.
  123. */
  124. static void flush_gart(void)
  125. {
  126. unsigned long flags;
  127. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  128. if (need_flush) {
  129. amd_flush_garts();
  130. need_flush = false;
  131. }
  132. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  133. }
  134. #ifdef CONFIG_IOMMU_LEAK
  135. /* Debugging aid for drivers that don't free their IOMMU tables */
  136. static int leak_trace;
  137. static int iommu_leak_pages = 20;
  138. static void dump_leak(void)
  139. {
  140. static int dump;
  141. if (dump)
  142. return;
  143. dump = 1;
  144. show_stack(NULL, NULL);
  145. debug_dma_dump_mappings(NULL);
  146. }
  147. #endif
  148. static void iommu_full(struct device *dev, size_t size, int dir)
  149. {
  150. /*
  151. * Ran out of IOMMU space for this operation. This is very bad.
  152. * Unfortunately the drivers cannot handle this operation properly.
  153. * Return some non mapped prereserved space in the aperture and
  154. * let the Northbridge deal with it. This will result in garbage
  155. * in the IO operation. When the size exceeds the prereserved space
  156. * memory corruption will occur or random memory will be DMAed
  157. * out. Hopefully no network devices use single mappings that big.
  158. */
  159. dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
  160. if (size > PAGE_SIZE*EMERGENCY_PAGES) {
  161. if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
  162. panic("PCI-DMA: Memory would be corrupted\n");
  163. if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
  164. panic(KERN_ERR
  165. "PCI-DMA: Random memory would be DMAed\n");
  166. }
  167. #ifdef CONFIG_IOMMU_LEAK
  168. dump_leak();
  169. #endif
  170. }
  171. static inline int
  172. need_iommu(struct device *dev, unsigned long addr, size_t size)
  173. {
  174. return force_iommu || !dma_capable(dev, addr, size);
  175. }
  176. static inline int
  177. nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
  178. {
  179. return !dma_capable(dev, addr, size);
  180. }
  181. /* Map a single continuous physical area into the IOMMU.
  182. * Caller needs to check if the iommu is needed and flush.
  183. */
  184. static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
  185. size_t size, int dir, unsigned long align_mask)
  186. {
  187. unsigned long npages = iommu_num_pages(phys_mem, size, PAGE_SIZE);
  188. unsigned long iommu_page;
  189. int i;
  190. if (unlikely(phys_mem + size > GART_MAX_PHYS_ADDR))
  191. return bad_dma_addr;
  192. iommu_page = alloc_iommu(dev, npages, align_mask);
  193. if (iommu_page == -1) {
  194. if (!nonforced_iommu(dev, phys_mem, size))
  195. return phys_mem;
  196. if (panic_on_overflow)
  197. panic("dma_map_area overflow %lu bytes\n", size);
  198. iommu_full(dev, size, dir);
  199. return bad_dma_addr;
  200. }
  201. for (i = 0; i < npages; i++) {
  202. iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
  203. phys_mem += PAGE_SIZE;
  204. }
  205. return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
  206. }
  207. /* Map a single area into the IOMMU */
  208. static dma_addr_t gart_map_page(struct device *dev, struct page *page,
  209. unsigned long offset, size_t size,
  210. enum dma_data_direction dir,
  211. unsigned long attrs)
  212. {
  213. unsigned long bus;
  214. phys_addr_t paddr = page_to_phys(page) + offset;
  215. if (!dev)
  216. dev = &x86_dma_fallback_dev;
  217. if (!need_iommu(dev, paddr, size))
  218. return paddr;
  219. bus = dma_map_area(dev, paddr, size, dir, 0);
  220. flush_gart();
  221. return bus;
  222. }
  223. /*
  224. * Free a DMA mapping.
  225. */
  226. static void gart_unmap_page(struct device *dev, dma_addr_t dma_addr,
  227. size_t size, enum dma_data_direction dir,
  228. unsigned long attrs)
  229. {
  230. unsigned long iommu_page;
  231. int npages;
  232. int i;
  233. if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
  234. dma_addr >= iommu_bus_base + iommu_size)
  235. return;
  236. iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
  237. npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  238. for (i = 0; i < npages; i++) {
  239. iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
  240. }
  241. free_iommu(iommu_page, npages);
  242. }
  243. /*
  244. * Wrapper for pci_unmap_single working with scatterlists.
  245. */
  246. static void gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
  247. enum dma_data_direction dir, unsigned long attrs)
  248. {
  249. struct scatterlist *s;
  250. int i;
  251. for_each_sg(sg, s, nents, i) {
  252. if (!s->dma_length || !s->length)
  253. break;
  254. gart_unmap_page(dev, s->dma_address, s->dma_length, dir, 0);
  255. }
  256. }
  257. /* Fallback for dma_map_sg in case of overflow */
  258. static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
  259. int nents, int dir)
  260. {
  261. struct scatterlist *s;
  262. int i;
  263. #ifdef CONFIG_IOMMU_DEBUG
  264. pr_debug("dma_map_sg overflow\n");
  265. #endif
  266. for_each_sg(sg, s, nents, i) {
  267. unsigned long addr = sg_phys(s);
  268. if (nonforced_iommu(dev, addr, s->length)) {
  269. addr = dma_map_area(dev, addr, s->length, dir, 0);
  270. if (addr == bad_dma_addr) {
  271. if (i > 0)
  272. gart_unmap_sg(dev, sg, i, dir, 0);
  273. nents = 0;
  274. sg[0].dma_length = 0;
  275. break;
  276. }
  277. }
  278. s->dma_address = addr;
  279. s->dma_length = s->length;
  280. }
  281. flush_gart();
  282. return nents;
  283. }
  284. /* Map multiple scatterlist entries continuous into the first. */
  285. static int __dma_map_cont(struct device *dev, struct scatterlist *start,
  286. int nelems, struct scatterlist *sout,
  287. unsigned long pages)
  288. {
  289. unsigned long iommu_start = alloc_iommu(dev, pages, 0);
  290. unsigned long iommu_page = iommu_start;
  291. struct scatterlist *s;
  292. int i;
  293. if (iommu_start == -1)
  294. return -1;
  295. for_each_sg(start, s, nelems, i) {
  296. unsigned long pages, addr;
  297. unsigned long phys_addr = s->dma_address;
  298. BUG_ON(s != start && s->offset);
  299. if (s == start) {
  300. sout->dma_address = iommu_bus_base;
  301. sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
  302. sout->dma_length = s->length;
  303. } else {
  304. sout->dma_length += s->length;
  305. }
  306. addr = phys_addr;
  307. pages = iommu_num_pages(s->offset, s->length, PAGE_SIZE);
  308. while (pages--) {
  309. iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
  310. addr += PAGE_SIZE;
  311. iommu_page++;
  312. }
  313. }
  314. BUG_ON(iommu_page - iommu_start != pages);
  315. return 0;
  316. }
  317. static inline int
  318. dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
  319. struct scatterlist *sout, unsigned long pages, int need)
  320. {
  321. if (!need) {
  322. BUG_ON(nelems != 1);
  323. sout->dma_address = start->dma_address;
  324. sout->dma_length = start->length;
  325. return 0;
  326. }
  327. return __dma_map_cont(dev, start, nelems, sout, pages);
  328. }
  329. /*
  330. * DMA map all entries in a scatterlist.
  331. * Merge chunks that have page aligned sizes into a continuous mapping.
  332. */
  333. static int gart_map_sg(struct device *dev, struct scatterlist *sg, int nents,
  334. enum dma_data_direction dir, unsigned long attrs)
  335. {
  336. struct scatterlist *s, *ps, *start_sg, *sgmap;
  337. int need = 0, nextneed, i, out, start;
  338. unsigned long pages = 0;
  339. unsigned int seg_size;
  340. unsigned int max_seg_size;
  341. if (nents == 0)
  342. return 0;
  343. if (!dev)
  344. dev = &x86_dma_fallback_dev;
  345. out = 0;
  346. start = 0;
  347. start_sg = sg;
  348. sgmap = sg;
  349. seg_size = 0;
  350. max_seg_size = dma_get_max_seg_size(dev);
  351. ps = NULL; /* shut up gcc */
  352. for_each_sg(sg, s, nents, i) {
  353. dma_addr_t addr = sg_phys(s);
  354. s->dma_address = addr;
  355. BUG_ON(s->length == 0);
  356. nextneed = need_iommu(dev, addr, s->length);
  357. /* Handle the previous not yet processed entries */
  358. if (i > start) {
  359. /*
  360. * Can only merge when the last chunk ends on a
  361. * page boundary and the new one doesn't have an
  362. * offset.
  363. */
  364. if (!iommu_merge || !nextneed || !need || s->offset ||
  365. (s->length + seg_size > max_seg_size) ||
  366. (ps->offset + ps->length) % PAGE_SIZE) {
  367. if (dma_map_cont(dev, start_sg, i - start,
  368. sgmap, pages, need) < 0)
  369. goto error;
  370. out++;
  371. seg_size = 0;
  372. sgmap = sg_next(sgmap);
  373. pages = 0;
  374. start = i;
  375. start_sg = s;
  376. }
  377. }
  378. seg_size += s->length;
  379. need = nextneed;
  380. pages += iommu_num_pages(s->offset, s->length, PAGE_SIZE);
  381. ps = s;
  382. }
  383. if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
  384. goto error;
  385. out++;
  386. flush_gart();
  387. if (out < nents) {
  388. sgmap = sg_next(sgmap);
  389. sgmap->dma_length = 0;
  390. }
  391. return out;
  392. error:
  393. flush_gart();
  394. gart_unmap_sg(dev, sg, out, dir, 0);
  395. /* When it was forced or merged try again in a dumb way */
  396. if (force_iommu || iommu_merge) {
  397. out = dma_map_sg_nonforce(dev, sg, nents, dir);
  398. if (out > 0)
  399. return out;
  400. }
  401. if (panic_on_overflow)
  402. panic("dma_map_sg: overflow on %lu pages\n", pages);
  403. iommu_full(dev, pages << PAGE_SHIFT, dir);
  404. for_each_sg(sg, s, nents, i)
  405. s->dma_address = bad_dma_addr;
  406. return 0;
  407. }
  408. /* allocate and map a coherent mapping */
  409. static void *
  410. gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
  411. gfp_t flag, unsigned long attrs)
  412. {
  413. void *vaddr;
  414. vaddr = dma_direct_alloc(dev, size, dma_addr, flag, attrs);
  415. if (!vaddr ||
  416. !force_iommu || dev->coherent_dma_mask <= DMA_BIT_MASK(24))
  417. return vaddr;
  418. *dma_addr = dma_map_area(dev, virt_to_phys(vaddr), size,
  419. DMA_BIDIRECTIONAL, (1UL << get_order(size)) - 1);
  420. flush_gart();
  421. if (unlikely(*dma_addr == bad_dma_addr))
  422. goto out_free;
  423. return vaddr;
  424. out_free:
  425. dma_direct_free(dev, size, vaddr, *dma_addr, attrs);
  426. return NULL;
  427. }
  428. /* free a coherent mapping */
  429. static void
  430. gart_free_coherent(struct device *dev, size_t size, void *vaddr,
  431. dma_addr_t dma_addr, unsigned long attrs)
  432. {
  433. gart_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL, 0);
  434. dma_direct_free(dev, size, vaddr, dma_addr, attrs);
  435. }
  436. static int gart_mapping_error(struct device *dev, dma_addr_t dma_addr)
  437. {
  438. return (dma_addr == bad_dma_addr);
  439. }
  440. static int no_agp;
  441. static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
  442. {
  443. unsigned long a;
  444. if (!iommu_size) {
  445. iommu_size = aper_size;
  446. if (!no_agp)
  447. iommu_size /= 2;
  448. }
  449. a = aper + iommu_size;
  450. iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
  451. if (iommu_size < 64*1024*1024) {
  452. pr_warning(
  453. "PCI-DMA: Warning: Small IOMMU %luMB."
  454. " Consider increasing the AGP aperture in BIOS\n",
  455. iommu_size >> 20);
  456. }
  457. return iommu_size;
  458. }
  459. static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
  460. {
  461. unsigned aper_size = 0, aper_base_32, aper_order;
  462. u64 aper_base;
  463. pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
  464. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
  465. aper_order = (aper_order >> 1) & 7;
  466. aper_base = aper_base_32 & 0x7fff;
  467. aper_base <<= 25;
  468. aper_size = (32 * 1024 * 1024) << aper_order;
  469. if (aper_base + aper_size > 0x100000000UL || !aper_size)
  470. aper_base = 0;
  471. *size = aper_size;
  472. return aper_base;
  473. }
  474. static void enable_gart_translations(void)
  475. {
  476. int i;
  477. if (!amd_nb_has_feature(AMD_NB_GART))
  478. return;
  479. for (i = 0; i < amd_nb_num(); i++) {
  480. struct pci_dev *dev = node_to_amd_nb(i)->misc;
  481. enable_gart_translation(dev, __pa(agp_gatt_table));
  482. }
  483. /* Flush the GART-TLB to remove stale entries */
  484. amd_flush_garts();
  485. }
  486. /*
  487. * If fix_up_north_bridges is set, the north bridges have to be fixed up on
  488. * resume in the same way as they are handled in gart_iommu_hole_init().
  489. */
  490. static bool fix_up_north_bridges;
  491. static u32 aperture_order;
  492. static u32 aperture_alloc;
  493. void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
  494. {
  495. fix_up_north_bridges = true;
  496. aperture_order = aper_order;
  497. aperture_alloc = aper_alloc;
  498. }
  499. static void gart_fixup_northbridges(void)
  500. {
  501. int i;
  502. if (!fix_up_north_bridges)
  503. return;
  504. if (!amd_nb_has_feature(AMD_NB_GART))
  505. return;
  506. pr_info("PCI-DMA: Restoring GART aperture settings\n");
  507. for (i = 0; i < amd_nb_num(); i++) {
  508. struct pci_dev *dev = node_to_amd_nb(i)->misc;
  509. /*
  510. * Don't enable translations just yet. That is the next
  511. * step. Restore the pre-suspend aperture settings.
  512. */
  513. gart_set_size_and_enable(dev, aperture_order);
  514. pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE, aperture_alloc >> 25);
  515. }
  516. }
  517. static void gart_resume(void)
  518. {
  519. pr_info("PCI-DMA: Resuming GART IOMMU\n");
  520. gart_fixup_northbridges();
  521. enable_gart_translations();
  522. }
  523. static struct syscore_ops gart_syscore_ops = {
  524. .resume = gart_resume,
  525. };
  526. /*
  527. * Private Northbridge GATT initialization in case we cannot use the
  528. * AGP driver for some reason.
  529. */
  530. static __init int init_amd_gatt(struct agp_kern_info *info)
  531. {
  532. unsigned aper_size, gatt_size, new_aper_size;
  533. unsigned aper_base, new_aper_base;
  534. struct pci_dev *dev;
  535. void *gatt;
  536. int i;
  537. pr_info("PCI-DMA: Disabling AGP.\n");
  538. aper_size = aper_base = info->aper_size = 0;
  539. dev = NULL;
  540. for (i = 0; i < amd_nb_num(); i++) {
  541. dev = node_to_amd_nb(i)->misc;
  542. new_aper_base = read_aperture(dev, &new_aper_size);
  543. if (!new_aper_base)
  544. goto nommu;
  545. if (!aper_base) {
  546. aper_size = new_aper_size;
  547. aper_base = new_aper_base;
  548. }
  549. if (aper_size != new_aper_size || aper_base != new_aper_base)
  550. goto nommu;
  551. }
  552. if (!aper_base)
  553. goto nommu;
  554. info->aper_base = aper_base;
  555. info->aper_size = aper_size >> 20;
  556. gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
  557. gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  558. get_order(gatt_size));
  559. if (!gatt)
  560. panic("Cannot allocate GATT table");
  561. if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
  562. panic("Could not set GART PTEs to uncacheable pages");
  563. agp_gatt_table = gatt;
  564. register_syscore_ops(&gart_syscore_ops);
  565. flush_gart();
  566. pr_info("PCI-DMA: aperture base @ %x size %u KB\n",
  567. aper_base, aper_size>>10);
  568. return 0;
  569. nommu:
  570. /* Should not happen anymore */
  571. pr_warning("PCI-DMA: More than 4GB of RAM and no IOMMU\n"
  572. "falling back to iommu=soft.\n");
  573. return -1;
  574. }
  575. static const struct dma_map_ops gart_dma_ops = {
  576. .map_sg = gart_map_sg,
  577. .unmap_sg = gart_unmap_sg,
  578. .map_page = gart_map_page,
  579. .unmap_page = gart_unmap_page,
  580. .alloc = gart_alloc_coherent,
  581. .free = gart_free_coherent,
  582. .mapping_error = gart_mapping_error,
  583. .dma_supported = dma_direct_supported,
  584. };
  585. static void gart_iommu_shutdown(void)
  586. {
  587. struct pci_dev *dev;
  588. int i;
  589. /* don't shutdown it if there is AGP installed */
  590. if (!no_agp)
  591. return;
  592. if (!amd_nb_has_feature(AMD_NB_GART))
  593. return;
  594. for (i = 0; i < amd_nb_num(); i++) {
  595. u32 ctl;
  596. dev = node_to_amd_nb(i)->misc;
  597. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
  598. ctl &= ~GARTEN;
  599. pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
  600. }
  601. }
  602. int __init gart_iommu_init(void)
  603. {
  604. struct agp_kern_info info;
  605. unsigned long iommu_start;
  606. unsigned long aper_base, aper_size;
  607. unsigned long start_pfn, end_pfn;
  608. unsigned long scratch;
  609. long i;
  610. if (!amd_nb_has_feature(AMD_NB_GART))
  611. return 0;
  612. #ifndef CONFIG_AGP_AMD64
  613. no_agp = 1;
  614. #else
  615. /* Makefile puts PCI initialization via subsys_initcall first. */
  616. /* Add other AMD AGP bridge drivers here */
  617. no_agp = no_agp ||
  618. (agp_amd64_init() < 0) ||
  619. (agp_copy_info(agp_bridge, &info) < 0);
  620. #endif
  621. if (no_iommu ||
  622. (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
  623. !gart_iommu_aperture ||
  624. (no_agp && init_amd_gatt(&info) < 0)) {
  625. if (max_pfn > MAX_DMA32_PFN) {
  626. pr_warning("More than 4GB of memory but GART IOMMU not available.\n");
  627. pr_warning("falling back to iommu=soft.\n");
  628. }
  629. return 0;
  630. }
  631. /* need to map that range */
  632. aper_size = info.aper_size << 20;
  633. aper_base = info.aper_base;
  634. end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
  635. start_pfn = PFN_DOWN(aper_base);
  636. if (!pfn_range_is_mapped(start_pfn, end_pfn))
  637. init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
  638. pr_info("PCI-DMA: using GART IOMMU.\n");
  639. iommu_size = check_iommu_size(info.aper_base, aper_size);
  640. iommu_pages = iommu_size >> PAGE_SHIFT;
  641. iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
  642. get_order(iommu_pages/8));
  643. if (!iommu_gart_bitmap)
  644. panic("Cannot allocate iommu bitmap\n");
  645. #ifdef CONFIG_IOMMU_LEAK
  646. if (leak_trace) {
  647. int ret;
  648. ret = dma_debug_resize_entries(iommu_pages);
  649. if (ret)
  650. pr_debug("PCI-DMA: Cannot trace all the entries\n");
  651. }
  652. #endif
  653. /*
  654. * Out of IOMMU space handling.
  655. * Reserve some invalid pages at the beginning of the GART.
  656. */
  657. bitmap_set(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
  658. pr_info("PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
  659. iommu_size >> 20);
  660. agp_memory_reserved = iommu_size;
  661. iommu_start = aper_size - iommu_size;
  662. iommu_bus_base = info.aper_base + iommu_start;
  663. bad_dma_addr = iommu_bus_base;
  664. iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
  665. /*
  666. * Unmap the IOMMU part of the GART. The alias of the page is
  667. * always mapped with cache enabled and there is no full cache
  668. * coherency across the GART remapping. The unmapping avoids
  669. * automatic prefetches from the CPU allocating cache lines in
  670. * there. All CPU accesses are done via the direct mapping to
  671. * the backing memory. The GART address is only used by PCI
  672. * devices.
  673. */
  674. set_memory_np((unsigned long)__va(iommu_bus_base),
  675. iommu_size >> PAGE_SHIFT);
  676. /*
  677. * Tricky. The GART table remaps the physical memory range,
  678. * so the CPU wont notice potential aliases and if the memory
  679. * is remapped to UC later on, we might surprise the PCI devices
  680. * with a stray writeout of a cacheline. So play it sure and
  681. * do an explicit, full-scale wbinvd() _after_ having marked all
  682. * the pages as Not-Present:
  683. */
  684. wbinvd();
  685. /*
  686. * Now all caches are flushed and we can safely enable
  687. * GART hardware. Doing it early leaves the possibility
  688. * of stale cache entries that can lead to GART PTE
  689. * errors.
  690. */
  691. enable_gart_translations();
  692. /*
  693. * Try to workaround a bug (thanks to BenH):
  694. * Set unmapped entries to a scratch page instead of 0.
  695. * Any prefetches that hit unmapped entries won't get an bus abort
  696. * then. (P2P bridge may be prefetching on DMA reads).
  697. */
  698. scratch = get_zeroed_page(GFP_KERNEL);
  699. if (!scratch)
  700. panic("Cannot allocate iommu scratch page");
  701. gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
  702. for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
  703. iommu_gatt_base[i] = gart_unmapped_entry;
  704. flush_gart();
  705. dma_ops = &gart_dma_ops;
  706. x86_platform.iommu_shutdown = gart_iommu_shutdown;
  707. swiotlb = 0;
  708. return 0;
  709. }
  710. void __init gart_parse_options(char *p)
  711. {
  712. int arg;
  713. #ifdef CONFIG_IOMMU_LEAK
  714. if (!strncmp(p, "leak", 4)) {
  715. leak_trace = 1;
  716. p += 4;
  717. if (*p == '=')
  718. ++p;
  719. if (isdigit(*p) && get_option(&p, &arg))
  720. iommu_leak_pages = arg;
  721. }
  722. #endif
  723. if (isdigit(*p) && get_option(&p, &arg))
  724. iommu_size = arg;
  725. if (!strncmp(p, "fullflush", 9))
  726. iommu_fullflush = 1;
  727. if (!strncmp(p, "nofullflush", 11))
  728. iommu_fullflush = 0;
  729. if (!strncmp(p, "noagp", 5))
  730. no_agp = 1;
  731. if (!strncmp(p, "noaperture", 10))
  732. fix_aperture = 0;
  733. /* duplicated from pci-dma.c */
  734. if (!strncmp(p, "force", 5))
  735. gart_iommu_aperture_allowed = 1;
  736. if (!strncmp(p, "allowed", 7))
  737. gart_iommu_aperture_allowed = 1;
  738. if (!strncmp(p, "memaper", 7)) {
  739. fallback_aper_force = 1;
  740. p += 7;
  741. if (*p == '=') {
  742. ++p;
  743. if (get_option(&p, &arg))
  744. fallback_aper_order = arg;
  745. }
  746. }
  747. }
  748. IOMMU_INIT_POST(gart_iommu_hole_init);