mpparse.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel Multiprocessor Specification 1.1 and 1.4
  4. * compliant MP-table parsing routines.
  5. *
  6. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  7. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  8. * (c) 2008 Alexey Starikovskiy <astarikovskiy@suse.de>
  9. */
  10. #include <linux/mm.h>
  11. #include <linux/init.h>
  12. #include <linux/delay.h>
  13. #include <linux/bootmem.h>
  14. #include <linux/memblock.h>
  15. #include <linux/kernel_stat.h>
  16. #include <linux/mc146818rtc.h>
  17. #include <linux/bitops.h>
  18. #include <linux/acpi.h>
  19. #include <linux/smp.h>
  20. #include <linux/pci.h>
  21. #include <asm/irqdomain.h>
  22. #include <asm/mtrr.h>
  23. #include <asm/mpspec.h>
  24. #include <asm/pgalloc.h>
  25. #include <asm/io_apic.h>
  26. #include <asm/proto.h>
  27. #include <asm/bios_ebda.h>
  28. #include <asm/e820/api.h>
  29. #include <asm/setup.h>
  30. #include <asm/smp.h>
  31. #include <asm/apic.h>
  32. /*
  33. * Checksum an MP configuration block.
  34. */
  35. static int __init mpf_checksum(unsigned char *mp, int len)
  36. {
  37. int sum = 0;
  38. while (len--)
  39. sum += *mp++;
  40. return sum & 0xFF;
  41. }
  42. int __init default_mpc_apic_id(struct mpc_cpu *m)
  43. {
  44. return m->apicid;
  45. }
  46. static void __init MP_processor_info(struct mpc_cpu *m)
  47. {
  48. int apicid;
  49. char *bootup_cpu = "";
  50. if (!(m->cpuflag & CPU_ENABLED)) {
  51. disabled_cpus++;
  52. return;
  53. }
  54. apicid = x86_init.mpparse.mpc_apic_id(m);
  55. if (m->cpuflag & CPU_BOOTPROCESSOR) {
  56. bootup_cpu = " (Bootup-CPU)";
  57. boot_cpu_physical_apicid = m->apicid;
  58. }
  59. pr_info("Processor #%d%s\n", m->apicid, bootup_cpu);
  60. generic_processor_info(apicid, m->apicver);
  61. }
  62. #ifdef CONFIG_X86_IO_APIC
  63. void __init default_mpc_oem_bus_info(struct mpc_bus *m, char *str)
  64. {
  65. memcpy(str, m->bustype, 6);
  66. str[6] = 0;
  67. apic_printk(APIC_VERBOSE, "Bus #%d is %s\n", m->busid, str);
  68. }
  69. static void __init MP_bus_info(struct mpc_bus *m)
  70. {
  71. char str[7];
  72. x86_init.mpparse.mpc_oem_bus_info(m, str);
  73. #if MAX_MP_BUSSES < 256
  74. if (m->busid >= MAX_MP_BUSSES) {
  75. pr_warn("MP table busid value (%d) for bustype %s is too large, max. supported is %d\n",
  76. m->busid, str, MAX_MP_BUSSES - 1);
  77. return;
  78. }
  79. #endif
  80. set_bit(m->busid, mp_bus_not_pci);
  81. if (strncmp(str, BUSTYPE_ISA, sizeof(BUSTYPE_ISA) - 1) == 0) {
  82. #ifdef CONFIG_EISA
  83. mp_bus_id_to_type[m->busid] = MP_BUS_ISA;
  84. #endif
  85. } else if (strncmp(str, BUSTYPE_PCI, sizeof(BUSTYPE_PCI) - 1) == 0) {
  86. if (x86_init.mpparse.mpc_oem_pci_bus)
  87. x86_init.mpparse.mpc_oem_pci_bus(m);
  88. clear_bit(m->busid, mp_bus_not_pci);
  89. #ifdef CONFIG_EISA
  90. mp_bus_id_to_type[m->busid] = MP_BUS_PCI;
  91. } else if (strncmp(str, BUSTYPE_EISA, sizeof(BUSTYPE_EISA) - 1) == 0) {
  92. mp_bus_id_to_type[m->busid] = MP_BUS_EISA;
  93. #endif
  94. } else
  95. pr_warn("Unknown bustype %s - ignoring\n", str);
  96. }
  97. static void __init MP_ioapic_info(struct mpc_ioapic *m)
  98. {
  99. struct ioapic_domain_cfg cfg = {
  100. .type = IOAPIC_DOMAIN_LEGACY,
  101. .ops = &mp_ioapic_irqdomain_ops,
  102. };
  103. if (m->flags & MPC_APIC_USABLE)
  104. mp_register_ioapic(m->apicid, m->apicaddr, gsi_top, &cfg);
  105. }
  106. static void __init print_mp_irq_info(struct mpc_intsrc *mp_irq)
  107. {
  108. apic_printk(APIC_VERBOSE,
  109. "Int: type %d, pol %d, trig %d, bus %02x, IRQ %02x, APIC ID %x, APIC INT %02x\n",
  110. mp_irq->irqtype, mp_irq->irqflag & 3,
  111. (mp_irq->irqflag >> 2) & 3, mp_irq->srcbus,
  112. mp_irq->srcbusirq, mp_irq->dstapic, mp_irq->dstirq);
  113. }
  114. #else /* CONFIG_X86_IO_APIC */
  115. static inline void __init MP_bus_info(struct mpc_bus *m) {}
  116. static inline void __init MP_ioapic_info(struct mpc_ioapic *m) {}
  117. #endif /* CONFIG_X86_IO_APIC */
  118. static void __init MP_lintsrc_info(struct mpc_lintsrc *m)
  119. {
  120. apic_printk(APIC_VERBOSE,
  121. "Lint: type %d, pol %d, trig %d, bus %02x, IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  122. m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbusid,
  123. m->srcbusirq, m->destapic, m->destapiclint);
  124. }
  125. /*
  126. * Read/parse the MPC
  127. */
  128. static int __init smp_check_mpc(struct mpc_table *mpc, char *oem, char *str)
  129. {
  130. if (memcmp(mpc->signature, MPC_SIGNATURE, 4)) {
  131. pr_err("MPTABLE: bad signature [%c%c%c%c]!\n",
  132. mpc->signature[0], mpc->signature[1],
  133. mpc->signature[2], mpc->signature[3]);
  134. return 0;
  135. }
  136. if (mpf_checksum((unsigned char *)mpc, mpc->length)) {
  137. pr_err("MPTABLE: checksum error!\n");
  138. return 0;
  139. }
  140. if (mpc->spec != 0x01 && mpc->spec != 0x04) {
  141. pr_err("MPTABLE: bad table version (%d)!!\n", mpc->spec);
  142. return 0;
  143. }
  144. if (!mpc->lapic) {
  145. pr_err("MPTABLE: null local APIC address!\n");
  146. return 0;
  147. }
  148. memcpy(oem, mpc->oem, 8);
  149. oem[8] = 0;
  150. pr_info("MPTABLE: OEM ID: %s\n", oem);
  151. memcpy(str, mpc->productid, 12);
  152. str[12] = 0;
  153. pr_info("MPTABLE: Product ID: %s\n", str);
  154. pr_info("MPTABLE: APIC at: 0x%X\n", mpc->lapic);
  155. return 1;
  156. }
  157. static void skip_entry(unsigned char **ptr, int *count, int size)
  158. {
  159. *ptr += size;
  160. *count += size;
  161. }
  162. static void __init smp_dump_mptable(struct mpc_table *mpc, unsigned char *mpt)
  163. {
  164. pr_err("Your mptable is wrong, contact your HW vendor!\n");
  165. pr_cont("type %x\n", *mpt);
  166. print_hex_dump(KERN_ERR, " ", DUMP_PREFIX_ADDRESS, 16,
  167. 1, mpc, mpc->length, 1);
  168. }
  169. void __init default_smp_read_mpc_oem(struct mpc_table *mpc) { }
  170. static int __init smp_read_mpc(struct mpc_table *mpc, unsigned early)
  171. {
  172. char str[16];
  173. char oem[10];
  174. int count = sizeof(*mpc);
  175. unsigned char *mpt = ((unsigned char *)mpc) + count;
  176. if (!smp_check_mpc(mpc, oem, str))
  177. return 0;
  178. /* Initialize the lapic mapping */
  179. if (!acpi_lapic)
  180. register_lapic_address(mpc->lapic);
  181. if (early)
  182. return 1;
  183. if (mpc->oemptr)
  184. x86_init.mpparse.smp_read_mpc_oem(mpc);
  185. /*
  186. * Now process the configuration blocks.
  187. */
  188. x86_init.mpparse.mpc_record(0);
  189. while (count < mpc->length) {
  190. switch (*mpt) {
  191. case MP_PROCESSOR:
  192. /* ACPI may have already provided this data */
  193. if (!acpi_lapic)
  194. MP_processor_info((struct mpc_cpu *)mpt);
  195. skip_entry(&mpt, &count, sizeof(struct mpc_cpu));
  196. break;
  197. case MP_BUS:
  198. MP_bus_info((struct mpc_bus *)mpt);
  199. skip_entry(&mpt, &count, sizeof(struct mpc_bus));
  200. break;
  201. case MP_IOAPIC:
  202. MP_ioapic_info((struct mpc_ioapic *)mpt);
  203. skip_entry(&mpt, &count, sizeof(struct mpc_ioapic));
  204. break;
  205. case MP_INTSRC:
  206. mp_save_irq((struct mpc_intsrc *)mpt);
  207. skip_entry(&mpt, &count, sizeof(struct mpc_intsrc));
  208. break;
  209. case MP_LINTSRC:
  210. MP_lintsrc_info((struct mpc_lintsrc *)mpt);
  211. skip_entry(&mpt, &count, sizeof(struct mpc_lintsrc));
  212. break;
  213. default:
  214. /* wrong mptable */
  215. smp_dump_mptable(mpc, mpt);
  216. count = mpc->length;
  217. break;
  218. }
  219. x86_init.mpparse.mpc_record(1);
  220. }
  221. if (!num_processors)
  222. pr_err("MPTABLE: no processors registered!\n");
  223. return num_processors;
  224. }
  225. #ifdef CONFIG_X86_IO_APIC
  226. static int __init ELCR_trigger(unsigned int irq)
  227. {
  228. unsigned int port;
  229. port = 0x4d0 + (irq >> 3);
  230. return (inb(port) >> (irq & 7)) & 1;
  231. }
  232. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  233. {
  234. struct mpc_intsrc intsrc;
  235. int i;
  236. int ELCR_fallback = 0;
  237. intsrc.type = MP_INTSRC;
  238. intsrc.irqflag = MP_IRQTRIG_DEFAULT | MP_IRQPOL_DEFAULT;
  239. intsrc.srcbus = 0;
  240. intsrc.dstapic = mpc_ioapic_id(0);
  241. intsrc.irqtype = mp_INT;
  242. /*
  243. * If true, we have an ISA/PCI system with no IRQ entries
  244. * in the MP table. To prevent the PCI interrupts from being set up
  245. * incorrectly, we try to use the ELCR. The sanity check to see if
  246. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  247. * never be level sensitive, so we simply see if the ELCR agrees.
  248. * If it does, we assume it's valid.
  249. */
  250. if (mpc_default_type == 5) {
  251. pr_info("ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  252. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) ||
  253. ELCR_trigger(13))
  254. pr_err("ELCR contains invalid data... not using ELCR\n");
  255. else {
  256. pr_info("Using ELCR to identify PCI interrupts\n");
  257. ELCR_fallback = 1;
  258. }
  259. }
  260. for (i = 0; i < 16; i++) {
  261. switch (mpc_default_type) {
  262. case 2:
  263. if (i == 0 || i == 13)
  264. continue; /* IRQ0 & IRQ13 not connected */
  265. /* fall through */
  266. default:
  267. if (i == 2)
  268. continue; /* IRQ2 is never connected */
  269. }
  270. if (ELCR_fallback) {
  271. /*
  272. * If the ELCR indicates a level-sensitive interrupt, we
  273. * copy that information over to the MP table in the
  274. * irqflag field (level sensitive, active high polarity).
  275. */
  276. if (ELCR_trigger(i)) {
  277. intsrc.irqflag = MP_IRQTRIG_LEVEL |
  278. MP_IRQPOL_ACTIVE_HIGH;
  279. } else {
  280. intsrc.irqflag = MP_IRQTRIG_DEFAULT |
  281. MP_IRQPOL_DEFAULT;
  282. }
  283. }
  284. intsrc.srcbusirq = i;
  285. intsrc.dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  286. mp_save_irq(&intsrc);
  287. }
  288. intsrc.irqtype = mp_ExtINT;
  289. intsrc.srcbusirq = 0;
  290. intsrc.dstirq = 0; /* 8259A to INTIN0 */
  291. mp_save_irq(&intsrc);
  292. }
  293. static void __init construct_ioapic_table(int mpc_default_type)
  294. {
  295. struct mpc_ioapic ioapic;
  296. struct mpc_bus bus;
  297. bus.type = MP_BUS;
  298. bus.busid = 0;
  299. switch (mpc_default_type) {
  300. default:
  301. pr_err("???\nUnknown standard configuration %d\n",
  302. mpc_default_type);
  303. /* fall through */
  304. case 1:
  305. case 5:
  306. memcpy(bus.bustype, "ISA ", 6);
  307. break;
  308. case 2:
  309. case 6:
  310. case 3:
  311. memcpy(bus.bustype, "EISA ", 6);
  312. break;
  313. }
  314. MP_bus_info(&bus);
  315. if (mpc_default_type > 4) {
  316. bus.busid = 1;
  317. memcpy(bus.bustype, "PCI ", 6);
  318. MP_bus_info(&bus);
  319. }
  320. ioapic.type = MP_IOAPIC;
  321. ioapic.apicid = 2;
  322. ioapic.apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  323. ioapic.flags = MPC_APIC_USABLE;
  324. ioapic.apicaddr = IO_APIC_DEFAULT_PHYS_BASE;
  325. MP_ioapic_info(&ioapic);
  326. /*
  327. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  328. */
  329. construct_default_ioirq_mptable(mpc_default_type);
  330. }
  331. #else
  332. static inline void __init construct_ioapic_table(int mpc_default_type) { }
  333. #endif
  334. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  335. {
  336. struct mpc_cpu processor;
  337. struct mpc_lintsrc lintsrc;
  338. int linttypes[2] = { mp_ExtINT, mp_NMI };
  339. int i;
  340. /*
  341. * local APIC has default address
  342. */
  343. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  344. /*
  345. * 2 CPUs, numbered 0 & 1.
  346. */
  347. processor.type = MP_PROCESSOR;
  348. /* Either an integrated APIC or a discrete 82489DX. */
  349. processor.apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  350. processor.cpuflag = CPU_ENABLED;
  351. processor.cpufeature = (boot_cpu_data.x86 << 8) |
  352. (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_stepping;
  353. processor.featureflag = boot_cpu_data.x86_capability[CPUID_1_EDX];
  354. processor.reserved[0] = 0;
  355. processor.reserved[1] = 0;
  356. for (i = 0; i < 2; i++) {
  357. processor.apicid = i;
  358. MP_processor_info(&processor);
  359. }
  360. construct_ioapic_table(mpc_default_type);
  361. lintsrc.type = MP_LINTSRC;
  362. lintsrc.irqflag = MP_IRQTRIG_DEFAULT | MP_IRQPOL_DEFAULT;
  363. lintsrc.srcbusid = 0;
  364. lintsrc.srcbusirq = 0;
  365. lintsrc.destapic = MP_APIC_ALL;
  366. for (i = 0; i < 2; i++) {
  367. lintsrc.irqtype = linttypes[i];
  368. lintsrc.destapiclint = i;
  369. MP_lintsrc_info(&lintsrc);
  370. }
  371. }
  372. static unsigned long mpf_base;
  373. static bool mpf_found;
  374. static unsigned long __init get_mpc_size(unsigned long physptr)
  375. {
  376. struct mpc_table *mpc;
  377. unsigned long size;
  378. mpc = early_memremap(physptr, PAGE_SIZE);
  379. size = mpc->length;
  380. early_memunmap(mpc, PAGE_SIZE);
  381. apic_printk(APIC_VERBOSE, " mpc: %lx-%lx\n", physptr, physptr + size);
  382. return size;
  383. }
  384. static int __init check_physptr(struct mpf_intel *mpf, unsigned int early)
  385. {
  386. struct mpc_table *mpc;
  387. unsigned long size;
  388. size = get_mpc_size(mpf->physptr);
  389. mpc = early_memremap(mpf->physptr, size);
  390. /*
  391. * Read the physical hardware table. Anything here will
  392. * override the defaults.
  393. */
  394. if (!smp_read_mpc(mpc, early)) {
  395. #ifdef CONFIG_X86_LOCAL_APIC
  396. smp_found_config = 0;
  397. #endif
  398. pr_err("BIOS bug, MP table errors detected!...\n");
  399. pr_cont("... disabling SMP support. (tell your hw vendor)\n");
  400. early_memunmap(mpc, size);
  401. return -1;
  402. }
  403. early_memunmap(mpc, size);
  404. if (early)
  405. return -1;
  406. #ifdef CONFIG_X86_IO_APIC
  407. /*
  408. * If there are no explicit MP IRQ entries, then we are
  409. * broken. We set up most of the low 16 IO-APIC pins to
  410. * ISA defaults and hope it will work.
  411. */
  412. if (!mp_irq_entries) {
  413. struct mpc_bus bus;
  414. pr_err("BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  415. bus.type = MP_BUS;
  416. bus.busid = 0;
  417. memcpy(bus.bustype, "ISA ", 6);
  418. MP_bus_info(&bus);
  419. construct_default_ioirq_mptable(0);
  420. }
  421. #endif
  422. return 0;
  423. }
  424. /*
  425. * Scan the memory blocks for an SMP configuration block.
  426. */
  427. void __init default_get_smp_config(unsigned int early)
  428. {
  429. struct mpf_intel *mpf;
  430. if (!smp_found_config)
  431. return;
  432. if (!mpf_found)
  433. return;
  434. if (acpi_lapic && early)
  435. return;
  436. /*
  437. * MPS doesn't support hyperthreading, aka only have
  438. * thread 0 apic id in MPS table
  439. */
  440. if (acpi_lapic && acpi_ioapic)
  441. return;
  442. mpf = early_memremap(mpf_base, sizeof(*mpf));
  443. if (!mpf) {
  444. pr_err("MPTABLE: error mapping MP table\n");
  445. return;
  446. }
  447. pr_info("Intel MultiProcessor Specification v1.%d\n",
  448. mpf->specification);
  449. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
  450. if (mpf->feature2 & (1 << 7)) {
  451. pr_info(" IMCR and PIC compatibility mode.\n");
  452. pic_mode = 1;
  453. } else {
  454. pr_info(" Virtual Wire compatibility mode.\n");
  455. pic_mode = 0;
  456. }
  457. #endif
  458. /*
  459. * Now see if we need to read further.
  460. */
  461. if (mpf->feature1) {
  462. if (early) {
  463. /*
  464. * local APIC has default address
  465. */
  466. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  467. goto out;
  468. }
  469. pr_info("Default MP configuration #%d\n", mpf->feature1);
  470. construct_default_ISA_mptable(mpf->feature1);
  471. } else if (mpf->physptr) {
  472. if (check_physptr(mpf, early))
  473. goto out;
  474. } else
  475. BUG();
  476. if (!early)
  477. pr_info("Processors: %d\n", num_processors);
  478. /*
  479. * Only use the first configuration found.
  480. */
  481. out:
  482. early_memunmap(mpf, sizeof(*mpf));
  483. }
  484. static void __init smp_reserve_memory(struct mpf_intel *mpf)
  485. {
  486. memblock_reserve(mpf->physptr, get_mpc_size(mpf->physptr));
  487. }
  488. static int __init smp_scan_config(unsigned long base, unsigned long length)
  489. {
  490. unsigned int *bp;
  491. struct mpf_intel *mpf;
  492. int ret = 0;
  493. apic_printk(APIC_VERBOSE, "Scan for SMP in [mem %#010lx-%#010lx]\n",
  494. base, base + length - 1);
  495. BUILD_BUG_ON(sizeof(*mpf) != 16);
  496. while (length > 0) {
  497. bp = early_memremap(base, length);
  498. mpf = (struct mpf_intel *)bp;
  499. if ((*bp == SMP_MAGIC_IDENT) &&
  500. (mpf->length == 1) &&
  501. !mpf_checksum((unsigned char *)bp, 16) &&
  502. ((mpf->specification == 1)
  503. || (mpf->specification == 4))) {
  504. #ifdef CONFIG_X86_LOCAL_APIC
  505. smp_found_config = 1;
  506. #endif
  507. mpf_base = base;
  508. mpf_found = true;
  509. pr_info("found SMP MP-table at [mem %#010lx-%#010lx]\n",
  510. base, base + sizeof(*mpf) - 1);
  511. memblock_reserve(base, sizeof(*mpf));
  512. if (mpf->physptr)
  513. smp_reserve_memory(mpf);
  514. ret = 1;
  515. }
  516. early_memunmap(bp, length);
  517. if (ret)
  518. break;
  519. base += 16;
  520. length -= 16;
  521. }
  522. return ret;
  523. }
  524. void __init default_find_smp_config(void)
  525. {
  526. unsigned int address;
  527. /*
  528. * FIXME: Linux assumes you have 640K of base ram..
  529. * this continues the error...
  530. *
  531. * 1) Scan the bottom 1K for a signature
  532. * 2) Scan the top 1K of base RAM
  533. * 3) Scan the 64K of bios
  534. */
  535. if (smp_scan_config(0x0, 0x400) ||
  536. smp_scan_config(639 * 0x400, 0x400) ||
  537. smp_scan_config(0xF0000, 0x10000))
  538. return;
  539. /*
  540. * If it is an SMP machine we should know now, unless the
  541. * configuration is in an EISA bus machine with an
  542. * extended bios data area.
  543. *
  544. * there is a real-mode segmented pointer pointing to the
  545. * 4K EBDA area at 0x40E, calculate and scan it here.
  546. *
  547. * NOTE! There are Linux loaders that will corrupt the EBDA
  548. * area, and as such this kind of SMP config may be less
  549. * trustworthy, simply because the SMP table may have been
  550. * stomped on during early boot. These loaders are buggy and
  551. * should be fixed.
  552. *
  553. * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
  554. */
  555. address = get_bios_ebda();
  556. if (address)
  557. smp_scan_config(address, 0x400);
  558. }
  559. #ifdef CONFIG_X86_IO_APIC
  560. static u8 __initdata irq_used[MAX_IRQ_SOURCES];
  561. static int __init get_MP_intsrc_index(struct mpc_intsrc *m)
  562. {
  563. int i;
  564. if (m->irqtype != mp_INT)
  565. return 0;
  566. if (m->irqflag != (MP_IRQTRIG_LEVEL | MP_IRQPOL_ACTIVE_LOW))
  567. return 0;
  568. /* not legacy */
  569. for (i = 0; i < mp_irq_entries; i++) {
  570. if (mp_irqs[i].irqtype != mp_INT)
  571. continue;
  572. if (mp_irqs[i].irqflag != (MP_IRQTRIG_LEVEL |
  573. MP_IRQPOL_ACTIVE_LOW))
  574. continue;
  575. if (mp_irqs[i].srcbus != m->srcbus)
  576. continue;
  577. if (mp_irqs[i].srcbusirq != m->srcbusirq)
  578. continue;
  579. if (irq_used[i]) {
  580. /* already claimed */
  581. return -2;
  582. }
  583. irq_used[i] = 1;
  584. return i;
  585. }
  586. /* not found */
  587. return -1;
  588. }
  589. #define SPARE_SLOT_NUM 20
  590. static struct mpc_intsrc __initdata *m_spare[SPARE_SLOT_NUM];
  591. static void __init check_irq_src(struct mpc_intsrc *m, int *nr_m_spare)
  592. {
  593. int i;
  594. apic_printk(APIC_VERBOSE, "OLD ");
  595. print_mp_irq_info(m);
  596. i = get_MP_intsrc_index(m);
  597. if (i > 0) {
  598. memcpy(m, &mp_irqs[i], sizeof(*m));
  599. apic_printk(APIC_VERBOSE, "NEW ");
  600. print_mp_irq_info(&mp_irqs[i]);
  601. return;
  602. }
  603. if (!i) {
  604. /* legacy, do nothing */
  605. return;
  606. }
  607. if (*nr_m_spare < SPARE_SLOT_NUM) {
  608. /*
  609. * not found (-1), or duplicated (-2) are invalid entries,
  610. * we need to use the slot later
  611. */
  612. m_spare[*nr_m_spare] = m;
  613. *nr_m_spare += 1;
  614. }
  615. }
  616. static int __init
  617. check_slot(unsigned long mpc_new_phys, unsigned long mpc_new_length, int count)
  618. {
  619. if (!mpc_new_phys || count <= mpc_new_length) {
  620. WARN(1, "update_mptable: No spare slots (length: %x)\n", count);
  621. return -1;
  622. }
  623. return 0;
  624. }
  625. #else /* CONFIG_X86_IO_APIC */
  626. static
  627. inline void __init check_irq_src(struct mpc_intsrc *m, int *nr_m_spare) {}
  628. #endif /* CONFIG_X86_IO_APIC */
  629. static int __init replace_intsrc_all(struct mpc_table *mpc,
  630. unsigned long mpc_new_phys,
  631. unsigned long mpc_new_length)
  632. {
  633. #ifdef CONFIG_X86_IO_APIC
  634. int i;
  635. #endif
  636. int count = sizeof(*mpc);
  637. int nr_m_spare = 0;
  638. unsigned char *mpt = ((unsigned char *)mpc) + count;
  639. pr_info("mpc_length %x\n", mpc->length);
  640. while (count < mpc->length) {
  641. switch (*mpt) {
  642. case MP_PROCESSOR:
  643. skip_entry(&mpt, &count, sizeof(struct mpc_cpu));
  644. break;
  645. case MP_BUS:
  646. skip_entry(&mpt, &count, sizeof(struct mpc_bus));
  647. break;
  648. case MP_IOAPIC:
  649. skip_entry(&mpt, &count, sizeof(struct mpc_ioapic));
  650. break;
  651. case MP_INTSRC:
  652. check_irq_src((struct mpc_intsrc *)mpt, &nr_m_spare);
  653. skip_entry(&mpt, &count, sizeof(struct mpc_intsrc));
  654. break;
  655. case MP_LINTSRC:
  656. skip_entry(&mpt, &count, sizeof(struct mpc_lintsrc));
  657. break;
  658. default:
  659. /* wrong mptable */
  660. smp_dump_mptable(mpc, mpt);
  661. goto out;
  662. }
  663. }
  664. #ifdef CONFIG_X86_IO_APIC
  665. for (i = 0; i < mp_irq_entries; i++) {
  666. if (irq_used[i])
  667. continue;
  668. if (mp_irqs[i].irqtype != mp_INT)
  669. continue;
  670. if (mp_irqs[i].irqflag != (MP_IRQTRIG_LEVEL |
  671. MP_IRQPOL_ACTIVE_LOW))
  672. continue;
  673. if (nr_m_spare > 0) {
  674. apic_printk(APIC_VERBOSE, "*NEW* found\n");
  675. nr_m_spare--;
  676. memcpy(m_spare[nr_m_spare], &mp_irqs[i], sizeof(mp_irqs[i]));
  677. m_spare[nr_m_spare] = NULL;
  678. } else {
  679. struct mpc_intsrc *m = (struct mpc_intsrc *)mpt;
  680. count += sizeof(struct mpc_intsrc);
  681. if (check_slot(mpc_new_phys, mpc_new_length, count) < 0)
  682. goto out;
  683. memcpy(m, &mp_irqs[i], sizeof(*m));
  684. mpc->length = count;
  685. mpt += sizeof(struct mpc_intsrc);
  686. }
  687. print_mp_irq_info(&mp_irqs[i]);
  688. }
  689. #endif
  690. out:
  691. /* update checksum */
  692. mpc->checksum = 0;
  693. mpc->checksum -= mpf_checksum((unsigned char *)mpc, mpc->length);
  694. return 0;
  695. }
  696. int enable_update_mptable;
  697. static int __init update_mptable_setup(char *str)
  698. {
  699. enable_update_mptable = 1;
  700. #ifdef CONFIG_PCI
  701. pci_routeirq = 1;
  702. #endif
  703. return 0;
  704. }
  705. early_param("update_mptable", update_mptable_setup);
  706. static unsigned long __initdata mpc_new_phys;
  707. static unsigned long mpc_new_length __initdata = 4096;
  708. /* alloc_mptable or alloc_mptable=4k */
  709. static int __initdata alloc_mptable;
  710. static int __init parse_alloc_mptable_opt(char *p)
  711. {
  712. enable_update_mptable = 1;
  713. #ifdef CONFIG_PCI
  714. pci_routeirq = 1;
  715. #endif
  716. alloc_mptable = 1;
  717. if (!p)
  718. return 0;
  719. mpc_new_length = memparse(p, &p);
  720. return 0;
  721. }
  722. early_param("alloc_mptable", parse_alloc_mptable_opt);
  723. void __init e820__memblock_alloc_reserved_mpc_new(void)
  724. {
  725. if (enable_update_mptable && alloc_mptable)
  726. mpc_new_phys = e820__memblock_alloc_reserved(mpc_new_length, 4);
  727. }
  728. static int __init update_mp_table(void)
  729. {
  730. char str[16];
  731. char oem[10];
  732. struct mpf_intel *mpf;
  733. struct mpc_table *mpc, *mpc_new;
  734. unsigned long size;
  735. if (!enable_update_mptable)
  736. return 0;
  737. if (!mpf_found)
  738. return 0;
  739. mpf = early_memremap(mpf_base, sizeof(*mpf));
  740. if (!mpf) {
  741. pr_err("MPTABLE: mpf early_memremap() failed\n");
  742. return 0;
  743. }
  744. /*
  745. * Now see if we need to go further.
  746. */
  747. if (mpf->feature1)
  748. goto do_unmap_mpf;
  749. if (!mpf->physptr)
  750. goto do_unmap_mpf;
  751. size = get_mpc_size(mpf->physptr);
  752. mpc = early_memremap(mpf->physptr, size);
  753. if (!mpc) {
  754. pr_err("MPTABLE: mpc early_memremap() failed\n");
  755. goto do_unmap_mpf;
  756. }
  757. if (!smp_check_mpc(mpc, oem, str))
  758. goto do_unmap_mpc;
  759. pr_info("mpf: %llx\n", (u64)mpf_base);
  760. pr_info("physptr: %x\n", mpf->physptr);
  761. if (mpc_new_phys && mpc->length > mpc_new_length) {
  762. mpc_new_phys = 0;
  763. pr_info("mpc_new_length is %ld, please use alloc_mptable=8k\n",
  764. mpc_new_length);
  765. }
  766. if (!mpc_new_phys) {
  767. unsigned char old, new;
  768. /* check if we can change the position */
  769. mpc->checksum = 0;
  770. old = mpf_checksum((unsigned char *)mpc, mpc->length);
  771. mpc->checksum = 0xff;
  772. new = mpf_checksum((unsigned char *)mpc, mpc->length);
  773. if (old == new) {
  774. pr_info("mpc is readonly, please try alloc_mptable instead\n");
  775. goto do_unmap_mpc;
  776. }
  777. pr_info("use in-position replacing\n");
  778. } else {
  779. mpc_new = early_memremap(mpc_new_phys, mpc_new_length);
  780. if (!mpc_new) {
  781. pr_err("MPTABLE: new mpc early_memremap() failed\n");
  782. goto do_unmap_mpc;
  783. }
  784. mpf->physptr = mpc_new_phys;
  785. memcpy(mpc_new, mpc, mpc->length);
  786. early_memunmap(mpc, size);
  787. mpc = mpc_new;
  788. size = mpc_new_length;
  789. /* check if we can modify that */
  790. if (mpc_new_phys - mpf->physptr) {
  791. struct mpf_intel *mpf_new;
  792. /* steal 16 bytes from [0, 1k) */
  793. mpf_new = early_memremap(0x400 - 16, sizeof(*mpf_new));
  794. if (!mpf_new) {
  795. pr_err("MPTABLE: new mpf early_memremap() failed\n");
  796. goto do_unmap_mpc;
  797. }
  798. pr_info("mpf new: %x\n", 0x400 - 16);
  799. memcpy(mpf_new, mpf, 16);
  800. early_memunmap(mpf, sizeof(*mpf));
  801. mpf = mpf_new;
  802. mpf->physptr = mpc_new_phys;
  803. }
  804. mpf->checksum = 0;
  805. mpf->checksum -= mpf_checksum((unsigned char *)mpf, 16);
  806. pr_info("physptr new: %x\n", mpf->physptr);
  807. }
  808. /*
  809. * only replace the one with mp_INT and
  810. * MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW,
  811. * already in mp_irqs , stored by ... and mp_config_acpi_gsi,
  812. * may need pci=routeirq for all coverage
  813. */
  814. replace_intsrc_all(mpc, mpc_new_phys, mpc_new_length);
  815. do_unmap_mpc:
  816. early_memunmap(mpc, size);
  817. do_unmap_mpf:
  818. early_memunmap(mpf, sizeof(*mpf));
  819. return 0;
  820. }
  821. late_initcall(update_mp_table);