omap-rng.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * omap-rng.c - RNG driver for TI OMAP CPU family
  3. *
  4. * Author: Deepak Saxena <dsaxena@plexity.net>
  5. *
  6. * Copyright 2005 (c) MontaVista Software, Inc.
  7. *
  8. * Mostly based on original driver:
  9. *
  10. * Copyright (C) 2005 Nokia Corporation
  11. * Author: Juha Yrjölä <juha.yrjola@nokia.com>
  12. *
  13. * This file is licensed under the terms of the GNU General Public
  14. * License version 2. This program is licensed "as is" without any
  15. * warranty of any kind, whether express or implied.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/random.h>
  20. #include <linux/err.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/hw_random.h>
  23. #include <linux/delay.h>
  24. #include <linux/slab.h>
  25. #include <linux/pm_runtime.h>
  26. #include <linux/of.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_address.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/clk.h>
  31. #include <asm/io.h>
  32. #define RNG_REG_STATUS_RDY (1 << 0)
  33. #define RNG_REG_INTACK_RDY_MASK (1 << 0)
  34. #define RNG_REG_INTACK_SHUTDOWN_OFLO_MASK (1 << 1)
  35. #define RNG_SHUTDOWN_OFLO_MASK (1 << 1)
  36. #define RNG_CONTROL_STARTUP_CYCLES_SHIFT 16
  37. #define RNG_CONTROL_STARTUP_CYCLES_MASK (0xffff << 16)
  38. #define RNG_CONTROL_ENABLE_TRNG_SHIFT 10
  39. #define RNG_CONTROL_ENABLE_TRNG_MASK (1 << 10)
  40. #define RNG_CONFIG_MAX_REFIL_CYCLES_SHIFT 16
  41. #define RNG_CONFIG_MAX_REFIL_CYCLES_MASK (0xffff << 16)
  42. #define RNG_CONFIG_MIN_REFIL_CYCLES_SHIFT 0
  43. #define RNG_CONFIG_MIN_REFIL_CYCLES_MASK (0xff << 0)
  44. #define RNG_CONTROL_STARTUP_CYCLES 0xff
  45. #define RNG_CONFIG_MIN_REFIL_CYCLES 0x21
  46. #define RNG_CONFIG_MAX_REFIL_CYCLES 0x22
  47. #define RNG_ALARMCNT_ALARM_TH_SHIFT 0x0
  48. #define RNG_ALARMCNT_ALARM_TH_MASK (0xff << 0)
  49. #define RNG_ALARMCNT_SHUTDOWN_TH_SHIFT 16
  50. #define RNG_ALARMCNT_SHUTDOWN_TH_MASK (0x1f << 16)
  51. #define RNG_ALARM_THRESHOLD 0xff
  52. #define RNG_SHUTDOWN_THRESHOLD 0x4
  53. #define RNG_REG_FROENABLE_MASK 0xffffff
  54. #define RNG_REG_FRODETUNE_MASK 0xffffff
  55. #define OMAP2_RNG_OUTPUT_SIZE 0x4
  56. #define OMAP4_RNG_OUTPUT_SIZE 0x8
  57. #define EIP76_RNG_OUTPUT_SIZE 0x10
  58. /*
  59. * EIP76 RNG takes approx. 700us to produce 16 bytes of output data
  60. * as per testing results. And to account for the lack of udelay()'s
  61. * reliability, we keep the timeout as 1000us.
  62. */
  63. #define RNG_DATA_FILL_TIMEOUT 100
  64. enum {
  65. RNG_OUTPUT_0_REG = 0,
  66. RNG_OUTPUT_1_REG,
  67. RNG_OUTPUT_2_REG,
  68. RNG_OUTPUT_3_REG,
  69. RNG_STATUS_REG,
  70. RNG_INTMASK_REG,
  71. RNG_INTACK_REG,
  72. RNG_CONTROL_REG,
  73. RNG_CONFIG_REG,
  74. RNG_ALARMCNT_REG,
  75. RNG_FROENABLE_REG,
  76. RNG_FRODETUNE_REG,
  77. RNG_ALARMMASK_REG,
  78. RNG_ALARMSTOP_REG,
  79. RNG_REV_REG,
  80. RNG_SYSCONFIG_REG,
  81. };
  82. static const u16 reg_map_omap2[] = {
  83. [RNG_OUTPUT_0_REG] = 0x0,
  84. [RNG_STATUS_REG] = 0x4,
  85. [RNG_CONFIG_REG] = 0x28,
  86. [RNG_REV_REG] = 0x3c,
  87. [RNG_SYSCONFIG_REG] = 0x40,
  88. };
  89. static const u16 reg_map_omap4[] = {
  90. [RNG_OUTPUT_0_REG] = 0x0,
  91. [RNG_OUTPUT_1_REG] = 0x4,
  92. [RNG_STATUS_REG] = 0x8,
  93. [RNG_INTMASK_REG] = 0xc,
  94. [RNG_INTACK_REG] = 0x10,
  95. [RNG_CONTROL_REG] = 0x14,
  96. [RNG_CONFIG_REG] = 0x18,
  97. [RNG_ALARMCNT_REG] = 0x1c,
  98. [RNG_FROENABLE_REG] = 0x20,
  99. [RNG_FRODETUNE_REG] = 0x24,
  100. [RNG_ALARMMASK_REG] = 0x28,
  101. [RNG_ALARMSTOP_REG] = 0x2c,
  102. [RNG_REV_REG] = 0x1FE0,
  103. [RNG_SYSCONFIG_REG] = 0x1FE4,
  104. };
  105. static const u16 reg_map_eip76[] = {
  106. [RNG_OUTPUT_0_REG] = 0x0,
  107. [RNG_OUTPUT_1_REG] = 0x4,
  108. [RNG_OUTPUT_2_REG] = 0x8,
  109. [RNG_OUTPUT_3_REG] = 0xc,
  110. [RNG_STATUS_REG] = 0x10,
  111. [RNG_INTACK_REG] = 0x10,
  112. [RNG_CONTROL_REG] = 0x14,
  113. [RNG_CONFIG_REG] = 0x18,
  114. [RNG_ALARMCNT_REG] = 0x1c,
  115. [RNG_FROENABLE_REG] = 0x20,
  116. [RNG_FRODETUNE_REG] = 0x24,
  117. [RNG_ALARMMASK_REG] = 0x28,
  118. [RNG_ALARMSTOP_REG] = 0x2c,
  119. [RNG_REV_REG] = 0x7c,
  120. };
  121. struct omap_rng_dev;
  122. /**
  123. * struct omap_rng_pdata - RNG IP block-specific data
  124. * @regs: Pointer to the register offsets structure.
  125. * @data_size: No. of bytes in RNG output.
  126. * @data_present: Callback to determine if data is available.
  127. * @init: Callback for IP specific initialization sequence.
  128. * @cleanup: Callback for IP specific cleanup sequence.
  129. */
  130. struct omap_rng_pdata {
  131. u16 *regs;
  132. u32 data_size;
  133. u32 (*data_present)(struct omap_rng_dev *priv);
  134. int (*init)(struct omap_rng_dev *priv);
  135. void (*cleanup)(struct omap_rng_dev *priv);
  136. };
  137. struct omap_rng_dev {
  138. void __iomem *base;
  139. struct device *dev;
  140. const struct omap_rng_pdata *pdata;
  141. struct hwrng rng;
  142. struct clk *clk;
  143. struct clk *clk_reg;
  144. };
  145. static inline u32 omap_rng_read(struct omap_rng_dev *priv, u16 reg)
  146. {
  147. return __raw_readl(priv->base + priv->pdata->regs[reg]);
  148. }
  149. static inline void omap_rng_write(struct omap_rng_dev *priv, u16 reg,
  150. u32 val)
  151. {
  152. __raw_writel(val, priv->base + priv->pdata->regs[reg]);
  153. }
  154. static int omap_rng_do_read(struct hwrng *rng, void *data, size_t max,
  155. bool wait)
  156. {
  157. struct omap_rng_dev *priv;
  158. int i, present;
  159. priv = (struct omap_rng_dev *)rng->priv;
  160. if (max < priv->pdata->data_size)
  161. return 0;
  162. for (i = 0; i < RNG_DATA_FILL_TIMEOUT; i++) {
  163. present = priv->pdata->data_present(priv);
  164. if (present || !wait)
  165. break;
  166. udelay(10);
  167. }
  168. if (!present)
  169. return 0;
  170. memcpy_fromio(data, priv->base + priv->pdata->regs[RNG_OUTPUT_0_REG],
  171. priv->pdata->data_size);
  172. if (priv->pdata->regs[RNG_INTACK_REG])
  173. omap_rng_write(priv, RNG_INTACK_REG, RNG_REG_INTACK_RDY_MASK);
  174. return priv->pdata->data_size;
  175. }
  176. static int omap_rng_init(struct hwrng *rng)
  177. {
  178. struct omap_rng_dev *priv;
  179. priv = (struct omap_rng_dev *)rng->priv;
  180. return priv->pdata->init(priv);
  181. }
  182. static void omap_rng_cleanup(struct hwrng *rng)
  183. {
  184. struct omap_rng_dev *priv;
  185. priv = (struct omap_rng_dev *)rng->priv;
  186. priv->pdata->cleanup(priv);
  187. }
  188. static inline u32 omap2_rng_data_present(struct omap_rng_dev *priv)
  189. {
  190. return omap_rng_read(priv, RNG_STATUS_REG) ? 0 : 1;
  191. }
  192. static int omap2_rng_init(struct omap_rng_dev *priv)
  193. {
  194. omap_rng_write(priv, RNG_SYSCONFIG_REG, 0x1);
  195. return 0;
  196. }
  197. static void omap2_rng_cleanup(struct omap_rng_dev *priv)
  198. {
  199. omap_rng_write(priv, RNG_SYSCONFIG_REG, 0x0);
  200. }
  201. static struct omap_rng_pdata omap2_rng_pdata = {
  202. .regs = (u16 *)reg_map_omap2,
  203. .data_size = OMAP2_RNG_OUTPUT_SIZE,
  204. .data_present = omap2_rng_data_present,
  205. .init = omap2_rng_init,
  206. .cleanup = omap2_rng_cleanup,
  207. };
  208. #if defined(CONFIG_OF)
  209. static inline u32 omap4_rng_data_present(struct omap_rng_dev *priv)
  210. {
  211. return omap_rng_read(priv, RNG_STATUS_REG) & RNG_REG_STATUS_RDY;
  212. }
  213. static int eip76_rng_init(struct omap_rng_dev *priv)
  214. {
  215. u32 val;
  216. /* Return if RNG is already running. */
  217. if (omap_rng_read(priv, RNG_CONTROL_REG) & RNG_CONTROL_ENABLE_TRNG_MASK)
  218. return 0;
  219. /* Number of 512 bit blocks of raw Noise Source output data that must
  220. * be processed by either the Conditioning Function or the
  221. * SP 800-90 DRBG ‘BC_DF’ functionality to yield a ‘full entropy’
  222. * output value.
  223. */
  224. val = 0x5 << RNG_CONFIG_MIN_REFIL_CYCLES_SHIFT;
  225. /* Number of FRO samples that are XOR-ed together into one bit to be
  226. * shifted into the main shift register
  227. */
  228. val |= RNG_CONFIG_MAX_REFIL_CYCLES << RNG_CONFIG_MAX_REFIL_CYCLES_SHIFT;
  229. omap_rng_write(priv, RNG_CONFIG_REG, val);
  230. /* Enable all available FROs */
  231. omap_rng_write(priv, RNG_FRODETUNE_REG, 0x0);
  232. omap_rng_write(priv, RNG_FROENABLE_REG, RNG_REG_FROENABLE_MASK);
  233. /* Enable TRNG */
  234. val = RNG_CONTROL_ENABLE_TRNG_MASK;
  235. omap_rng_write(priv, RNG_CONTROL_REG, val);
  236. return 0;
  237. }
  238. static int omap4_rng_init(struct omap_rng_dev *priv)
  239. {
  240. u32 val;
  241. /* Return if RNG is already running. */
  242. if (omap_rng_read(priv, RNG_CONTROL_REG) & RNG_CONTROL_ENABLE_TRNG_MASK)
  243. return 0;
  244. val = RNG_CONFIG_MIN_REFIL_CYCLES << RNG_CONFIG_MIN_REFIL_CYCLES_SHIFT;
  245. val |= RNG_CONFIG_MAX_REFIL_CYCLES << RNG_CONFIG_MAX_REFIL_CYCLES_SHIFT;
  246. omap_rng_write(priv, RNG_CONFIG_REG, val);
  247. omap_rng_write(priv, RNG_FRODETUNE_REG, 0x0);
  248. omap_rng_write(priv, RNG_FROENABLE_REG, RNG_REG_FROENABLE_MASK);
  249. val = RNG_ALARM_THRESHOLD << RNG_ALARMCNT_ALARM_TH_SHIFT;
  250. val |= RNG_SHUTDOWN_THRESHOLD << RNG_ALARMCNT_SHUTDOWN_TH_SHIFT;
  251. omap_rng_write(priv, RNG_ALARMCNT_REG, val);
  252. val = RNG_CONTROL_STARTUP_CYCLES << RNG_CONTROL_STARTUP_CYCLES_SHIFT;
  253. val |= RNG_CONTROL_ENABLE_TRNG_MASK;
  254. omap_rng_write(priv, RNG_CONTROL_REG, val);
  255. return 0;
  256. }
  257. static void omap4_rng_cleanup(struct omap_rng_dev *priv)
  258. {
  259. int val;
  260. val = omap_rng_read(priv, RNG_CONTROL_REG);
  261. val &= ~RNG_CONTROL_ENABLE_TRNG_MASK;
  262. omap_rng_write(priv, RNG_CONTROL_REG, val);
  263. }
  264. static irqreturn_t omap4_rng_irq(int irq, void *dev_id)
  265. {
  266. struct omap_rng_dev *priv = dev_id;
  267. u32 fro_detune, fro_enable;
  268. /*
  269. * Interrupt raised by a fro shutdown threshold, do the following:
  270. * 1. Clear the alarm events.
  271. * 2. De tune the FROs which are shutdown.
  272. * 3. Re enable the shutdown FROs.
  273. */
  274. omap_rng_write(priv, RNG_ALARMMASK_REG, 0x0);
  275. omap_rng_write(priv, RNG_ALARMSTOP_REG, 0x0);
  276. fro_enable = omap_rng_read(priv, RNG_FROENABLE_REG);
  277. fro_detune = ~fro_enable & RNG_REG_FRODETUNE_MASK;
  278. fro_detune = fro_detune | omap_rng_read(priv, RNG_FRODETUNE_REG);
  279. fro_enable = RNG_REG_FROENABLE_MASK;
  280. omap_rng_write(priv, RNG_FRODETUNE_REG, fro_detune);
  281. omap_rng_write(priv, RNG_FROENABLE_REG, fro_enable);
  282. omap_rng_write(priv, RNG_INTACK_REG, RNG_REG_INTACK_SHUTDOWN_OFLO_MASK);
  283. return IRQ_HANDLED;
  284. }
  285. static struct omap_rng_pdata omap4_rng_pdata = {
  286. .regs = (u16 *)reg_map_omap4,
  287. .data_size = OMAP4_RNG_OUTPUT_SIZE,
  288. .data_present = omap4_rng_data_present,
  289. .init = omap4_rng_init,
  290. .cleanup = omap4_rng_cleanup,
  291. };
  292. static struct omap_rng_pdata eip76_rng_pdata = {
  293. .regs = (u16 *)reg_map_eip76,
  294. .data_size = EIP76_RNG_OUTPUT_SIZE,
  295. .data_present = omap4_rng_data_present,
  296. .init = eip76_rng_init,
  297. .cleanup = omap4_rng_cleanup,
  298. };
  299. static const struct of_device_id omap_rng_of_match[] = {
  300. {
  301. .compatible = "ti,omap2-rng",
  302. .data = &omap2_rng_pdata,
  303. },
  304. {
  305. .compatible = "ti,omap4-rng",
  306. .data = &omap4_rng_pdata,
  307. },
  308. {
  309. .compatible = "inside-secure,safexcel-eip76",
  310. .data = &eip76_rng_pdata,
  311. },
  312. {},
  313. };
  314. MODULE_DEVICE_TABLE(of, omap_rng_of_match);
  315. static int of_get_omap_rng_device_details(struct omap_rng_dev *priv,
  316. struct platform_device *pdev)
  317. {
  318. const struct of_device_id *match;
  319. struct device *dev = &pdev->dev;
  320. int irq, err;
  321. match = of_match_device(of_match_ptr(omap_rng_of_match), dev);
  322. if (!match) {
  323. dev_err(dev, "no compatible OF match\n");
  324. return -EINVAL;
  325. }
  326. priv->pdata = match->data;
  327. if (of_device_is_compatible(dev->of_node, "ti,omap4-rng") ||
  328. of_device_is_compatible(dev->of_node, "inside-secure,safexcel-eip76")) {
  329. irq = platform_get_irq(pdev, 0);
  330. if (irq < 0) {
  331. dev_err(dev, "%s: error getting IRQ resource - %d\n",
  332. __func__, irq);
  333. return irq;
  334. }
  335. err = devm_request_irq(dev, irq, omap4_rng_irq,
  336. IRQF_TRIGGER_NONE, dev_name(dev), priv);
  337. if (err) {
  338. dev_err(dev, "unable to request irq %d, err = %d\n",
  339. irq, err);
  340. return err;
  341. }
  342. /*
  343. * On OMAP4, enabling the shutdown_oflo interrupt is
  344. * done in the interrupt mask register. There is no
  345. * such register on EIP76, and it's enabled by the
  346. * same bit in the control register
  347. */
  348. if (priv->pdata->regs[RNG_INTMASK_REG])
  349. omap_rng_write(priv, RNG_INTMASK_REG,
  350. RNG_SHUTDOWN_OFLO_MASK);
  351. else
  352. omap_rng_write(priv, RNG_CONTROL_REG,
  353. RNG_SHUTDOWN_OFLO_MASK);
  354. }
  355. return 0;
  356. }
  357. #else
  358. static int of_get_omap_rng_device_details(struct omap_rng_dev *omap_rng,
  359. struct platform_device *pdev)
  360. {
  361. return -EINVAL;
  362. }
  363. #endif
  364. static int get_omap_rng_device_details(struct omap_rng_dev *omap_rng)
  365. {
  366. /* Only OMAP2/3 can be non-DT */
  367. omap_rng->pdata = &omap2_rng_pdata;
  368. return 0;
  369. }
  370. static int omap_rng_probe(struct platform_device *pdev)
  371. {
  372. struct omap_rng_dev *priv;
  373. struct resource *res;
  374. struct device *dev = &pdev->dev;
  375. int ret;
  376. priv = devm_kzalloc(dev, sizeof(struct omap_rng_dev), GFP_KERNEL);
  377. if (!priv)
  378. return -ENOMEM;
  379. priv->rng.read = omap_rng_do_read;
  380. priv->rng.init = omap_rng_init;
  381. priv->rng.cleanup = omap_rng_cleanup;
  382. priv->rng.quality = 900;
  383. priv->rng.priv = (unsigned long)priv;
  384. platform_set_drvdata(pdev, priv);
  385. priv->dev = dev;
  386. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  387. priv->base = devm_ioremap_resource(dev, res);
  388. if (IS_ERR(priv->base)) {
  389. ret = PTR_ERR(priv->base);
  390. goto err_ioremap;
  391. }
  392. priv->rng.name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
  393. if (!priv->rng.name) {
  394. ret = -ENOMEM;
  395. goto err_ioremap;
  396. }
  397. pm_runtime_enable(&pdev->dev);
  398. ret = pm_runtime_get_sync(&pdev->dev);
  399. if (ret < 0) {
  400. dev_err(&pdev->dev, "Failed to runtime_get device: %d\n", ret);
  401. pm_runtime_put_noidle(&pdev->dev);
  402. goto err_ioremap;
  403. }
  404. priv->clk = devm_clk_get(&pdev->dev, NULL);
  405. if (IS_ERR(priv->clk) && PTR_ERR(priv->clk) == -EPROBE_DEFER)
  406. return -EPROBE_DEFER;
  407. if (!IS_ERR(priv->clk)) {
  408. ret = clk_prepare_enable(priv->clk);
  409. if (ret) {
  410. dev_err(&pdev->dev,
  411. "Unable to enable the clk: %d\n", ret);
  412. goto err_register;
  413. }
  414. }
  415. priv->clk_reg = devm_clk_get(&pdev->dev, "reg");
  416. if (IS_ERR(priv->clk_reg) && PTR_ERR(priv->clk_reg) == -EPROBE_DEFER)
  417. return -EPROBE_DEFER;
  418. if (!IS_ERR(priv->clk_reg)) {
  419. ret = clk_prepare_enable(priv->clk_reg);
  420. if (ret) {
  421. dev_err(&pdev->dev,
  422. "Unable to enable the register clk: %d\n",
  423. ret);
  424. goto err_register;
  425. }
  426. }
  427. ret = (dev->of_node) ? of_get_omap_rng_device_details(priv, pdev) :
  428. get_omap_rng_device_details(priv);
  429. if (ret)
  430. goto err_register;
  431. ret = hwrng_register(&priv->rng);
  432. if (ret)
  433. goto err_register;
  434. dev_info(&pdev->dev, "Random Number Generator ver. %02x\n",
  435. omap_rng_read(priv, RNG_REV_REG));
  436. return 0;
  437. err_register:
  438. priv->base = NULL;
  439. pm_runtime_put_sync(&pdev->dev);
  440. pm_runtime_disable(&pdev->dev);
  441. clk_disable_unprepare(priv->clk_reg);
  442. clk_disable_unprepare(priv->clk);
  443. err_ioremap:
  444. dev_err(dev, "initialization failed.\n");
  445. return ret;
  446. }
  447. static int omap_rng_remove(struct platform_device *pdev)
  448. {
  449. struct omap_rng_dev *priv = platform_get_drvdata(pdev);
  450. hwrng_unregister(&priv->rng);
  451. priv->pdata->cleanup(priv);
  452. pm_runtime_put_sync(&pdev->dev);
  453. pm_runtime_disable(&pdev->dev);
  454. clk_disable_unprepare(priv->clk);
  455. clk_disable_unprepare(priv->clk_reg);
  456. return 0;
  457. }
  458. static int __maybe_unused omap_rng_suspend(struct device *dev)
  459. {
  460. struct omap_rng_dev *priv = dev_get_drvdata(dev);
  461. priv->pdata->cleanup(priv);
  462. pm_runtime_put_sync(dev);
  463. return 0;
  464. }
  465. static int __maybe_unused omap_rng_resume(struct device *dev)
  466. {
  467. struct omap_rng_dev *priv = dev_get_drvdata(dev);
  468. int ret;
  469. ret = pm_runtime_get_sync(dev);
  470. if (ret < 0) {
  471. dev_err(dev, "Failed to runtime_get device: %d\n", ret);
  472. pm_runtime_put_noidle(dev);
  473. return ret;
  474. }
  475. priv->pdata->init(priv);
  476. return 0;
  477. }
  478. static SIMPLE_DEV_PM_OPS(omap_rng_pm, omap_rng_suspend, omap_rng_resume);
  479. static struct platform_driver omap_rng_driver = {
  480. .driver = {
  481. .name = "omap_rng",
  482. .pm = &omap_rng_pm,
  483. .of_match_table = of_match_ptr(omap_rng_of_match),
  484. },
  485. .probe = omap_rng_probe,
  486. .remove = omap_rng_remove,
  487. };
  488. module_platform_driver(omap_rng_driver);
  489. MODULE_ALIAS("platform:omap_rng");
  490. MODULE_AUTHOR("Deepak Saxena (and others)");
  491. MODULE_LICENSE("GPL");