amd64_edac_dbg.c 1.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include "amd64_edac.h"
  3. #define EDAC_DCT_ATTR_SHOW(reg) \
  4. static ssize_t amd64_##reg##_show(struct device *dev, \
  5. struct device_attribute *mattr, \
  6. char *data) \
  7. { \
  8. struct mem_ctl_info *mci = to_mci(dev); \
  9. struct amd64_pvt *pvt = mci->pvt_info; \
  10. return sprintf(data, "0x%016llx\n", (u64)pvt->reg); \
  11. }
  12. EDAC_DCT_ATTR_SHOW(dhar);
  13. EDAC_DCT_ATTR_SHOW(dbam0);
  14. EDAC_DCT_ATTR_SHOW(top_mem);
  15. EDAC_DCT_ATTR_SHOW(top_mem2);
  16. static ssize_t amd64_hole_show(struct device *dev,
  17. struct device_attribute *mattr,
  18. char *data)
  19. {
  20. struct mem_ctl_info *mci = to_mci(dev);
  21. u64 hole_base = 0;
  22. u64 hole_offset = 0;
  23. u64 hole_size = 0;
  24. amd64_get_dram_hole_info(mci, &hole_base, &hole_offset, &hole_size);
  25. return sprintf(data, "%llx %llx %llx\n", hole_base, hole_offset,
  26. hole_size);
  27. }
  28. /*
  29. * update NUM_DBG_ATTRS in case you add new members
  30. */
  31. static DEVICE_ATTR(dhar, S_IRUGO, amd64_dhar_show, NULL);
  32. static DEVICE_ATTR(dbam, S_IRUGO, amd64_dbam0_show, NULL);
  33. static DEVICE_ATTR(topmem, S_IRUGO, amd64_top_mem_show, NULL);
  34. static DEVICE_ATTR(topmem2, S_IRUGO, amd64_top_mem2_show, NULL);
  35. static DEVICE_ATTR(dram_hole, S_IRUGO, amd64_hole_show, NULL);
  36. static struct attribute *amd64_edac_dbg_attrs[] = {
  37. &dev_attr_dhar.attr,
  38. &dev_attr_dbam.attr,
  39. &dev_attr_topmem.attr,
  40. &dev_attr_topmem2.attr,
  41. &dev_attr_dram_hole.attr,
  42. NULL
  43. };
  44. const struct attribute_group amd64_edac_dbg_group = {
  45. .attrs = amd64_edac_dbg_attrs,
  46. };