stm32-dfsdm-core.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * This file is part the core part STM32 DFSDM driver
  4. *
  5. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  6. * Author(s): Arnaud Pouliquen <arnaud.pouliquen@st.com> for STMicroelectronics.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/iio/iio.h>
  10. #include <linux/iio/sysfs.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/module.h>
  13. #include <linux/of_device.h>
  14. #include <linux/regmap.h>
  15. #include <linux/slab.h>
  16. #include "stm32-dfsdm.h"
  17. struct stm32_dfsdm_dev_data {
  18. unsigned int num_filters;
  19. unsigned int num_channels;
  20. const struct regmap_config *regmap_cfg;
  21. };
  22. #define STM32H7_DFSDM_NUM_FILTERS 4
  23. #define STM32H7_DFSDM_NUM_CHANNELS 8
  24. #define STM32MP1_DFSDM_NUM_FILTERS 6
  25. #define STM32MP1_DFSDM_NUM_CHANNELS 8
  26. static bool stm32_dfsdm_volatile_reg(struct device *dev, unsigned int reg)
  27. {
  28. if (reg < DFSDM_FILTER_BASE_ADR)
  29. return false;
  30. /*
  31. * Mask is done on register to avoid to list registers of all
  32. * filter instances.
  33. */
  34. switch (reg & DFSDM_FILTER_REG_MASK) {
  35. case DFSDM_CR1(0) & DFSDM_FILTER_REG_MASK:
  36. case DFSDM_ISR(0) & DFSDM_FILTER_REG_MASK:
  37. case DFSDM_JDATAR(0) & DFSDM_FILTER_REG_MASK:
  38. case DFSDM_RDATAR(0) & DFSDM_FILTER_REG_MASK:
  39. return true;
  40. }
  41. return false;
  42. }
  43. static const struct regmap_config stm32h7_dfsdm_regmap_cfg = {
  44. .reg_bits = 32,
  45. .val_bits = 32,
  46. .reg_stride = sizeof(u32),
  47. .max_register = 0x2B8,
  48. .volatile_reg = stm32_dfsdm_volatile_reg,
  49. .fast_io = true,
  50. };
  51. static const struct stm32_dfsdm_dev_data stm32h7_dfsdm_data = {
  52. .num_filters = STM32H7_DFSDM_NUM_FILTERS,
  53. .num_channels = STM32H7_DFSDM_NUM_CHANNELS,
  54. .regmap_cfg = &stm32h7_dfsdm_regmap_cfg,
  55. };
  56. static const struct regmap_config stm32mp1_dfsdm_regmap_cfg = {
  57. .reg_bits = 32,
  58. .val_bits = 32,
  59. .reg_stride = sizeof(u32),
  60. .max_register = 0x7fc,
  61. .volatile_reg = stm32_dfsdm_volatile_reg,
  62. .fast_io = true,
  63. };
  64. static const struct stm32_dfsdm_dev_data stm32mp1_dfsdm_data = {
  65. .num_filters = STM32MP1_DFSDM_NUM_FILTERS,
  66. .num_channels = STM32MP1_DFSDM_NUM_CHANNELS,
  67. .regmap_cfg = &stm32mp1_dfsdm_regmap_cfg,
  68. };
  69. struct dfsdm_priv {
  70. struct platform_device *pdev; /* platform device */
  71. struct stm32_dfsdm dfsdm; /* common data exported for all instances */
  72. unsigned int spi_clk_out_div; /* SPI clkout divider value */
  73. atomic_t n_active_ch; /* number of current active channels */
  74. struct clk *clk; /* DFSDM clock */
  75. struct clk *aclk; /* audio clock */
  76. };
  77. /**
  78. * stm32_dfsdm_start_dfsdm - start global dfsdm interface.
  79. *
  80. * Enable interface if n_active_ch is not null.
  81. * @dfsdm: Handle used to retrieve dfsdm context.
  82. */
  83. int stm32_dfsdm_start_dfsdm(struct stm32_dfsdm *dfsdm)
  84. {
  85. struct dfsdm_priv *priv = container_of(dfsdm, struct dfsdm_priv, dfsdm);
  86. struct device *dev = &priv->pdev->dev;
  87. unsigned int clk_div = priv->spi_clk_out_div, clk_src;
  88. int ret;
  89. if (atomic_inc_return(&priv->n_active_ch) == 1) {
  90. ret = clk_prepare_enable(priv->clk);
  91. if (ret < 0) {
  92. dev_err(dev, "Failed to start clock\n");
  93. goto error_ret;
  94. }
  95. if (priv->aclk) {
  96. ret = clk_prepare_enable(priv->aclk);
  97. if (ret < 0) {
  98. dev_err(dev, "Failed to start audio clock\n");
  99. goto disable_clk;
  100. }
  101. }
  102. /* select clock source, e.g. 0 for "dfsdm" or 1 for "audio" */
  103. clk_src = priv->aclk ? 1 : 0;
  104. ret = regmap_update_bits(dfsdm->regmap, DFSDM_CHCFGR1(0),
  105. DFSDM_CHCFGR1_CKOUTSRC_MASK,
  106. DFSDM_CHCFGR1_CKOUTSRC(clk_src));
  107. if (ret < 0)
  108. goto disable_aclk;
  109. /* Output the SPI CLKOUT (if clk_div == 0 clock if OFF) */
  110. ret = regmap_update_bits(dfsdm->regmap, DFSDM_CHCFGR1(0),
  111. DFSDM_CHCFGR1_CKOUTDIV_MASK,
  112. DFSDM_CHCFGR1_CKOUTDIV(clk_div));
  113. if (ret < 0)
  114. goto disable_aclk;
  115. /* Global enable of DFSDM interface */
  116. ret = regmap_update_bits(dfsdm->regmap, DFSDM_CHCFGR1(0),
  117. DFSDM_CHCFGR1_DFSDMEN_MASK,
  118. DFSDM_CHCFGR1_DFSDMEN(1));
  119. if (ret < 0)
  120. goto disable_aclk;
  121. }
  122. dev_dbg(dev, "%s: n_active_ch %d\n", __func__,
  123. atomic_read(&priv->n_active_ch));
  124. return 0;
  125. disable_aclk:
  126. clk_disable_unprepare(priv->aclk);
  127. disable_clk:
  128. clk_disable_unprepare(priv->clk);
  129. error_ret:
  130. atomic_dec(&priv->n_active_ch);
  131. return ret;
  132. }
  133. EXPORT_SYMBOL_GPL(stm32_dfsdm_start_dfsdm);
  134. /**
  135. * stm32_dfsdm_stop_dfsdm - stop global DFSDM interface.
  136. *
  137. * Disable interface if n_active_ch is null
  138. * @dfsdm: Handle used to retrieve dfsdm context.
  139. */
  140. int stm32_dfsdm_stop_dfsdm(struct stm32_dfsdm *dfsdm)
  141. {
  142. struct dfsdm_priv *priv = container_of(dfsdm, struct dfsdm_priv, dfsdm);
  143. int ret;
  144. if (atomic_dec_and_test(&priv->n_active_ch)) {
  145. /* Global disable of DFSDM interface */
  146. ret = regmap_update_bits(dfsdm->regmap, DFSDM_CHCFGR1(0),
  147. DFSDM_CHCFGR1_DFSDMEN_MASK,
  148. DFSDM_CHCFGR1_DFSDMEN(0));
  149. if (ret < 0)
  150. return ret;
  151. /* Stop SPI CLKOUT */
  152. ret = regmap_update_bits(dfsdm->regmap, DFSDM_CHCFGR1(0),
  153. DFSDM_CHCFGR1_CKOUTDIV_MASK,
  154. DFSDM_CHCFGR1_CKOUTDIV(0));
  155. if (ret < 0)
  156. return ret;
  157. clk_disable_unprepare(priv->clk);
  158. if (priv->aclk)
  159. clk_disable_unprepare(priv->aclk);
  160. }
  161. dev_dbg(&priv->pdev->dev, "%s: n_active_ch %d\n", __func__,
  162. atomic_read(&priv->n_active_ch));
  163. return 0;
  164. }
  165. EXPORT_SYMBOL_GPL(stm32_dfsdm_stop_dfsdm);
  166. static int stm32_dfsdm_parse_of(struct platform_device *pdev,
  167. struct dfsdm_priv *priv)
  168. {
  169. struct device_node *node = pdev->dev.of_node;
  170. struct resource *res;
  171. unsigned long clk_freq;
  172. unsigned int spi_freq, rem;
  173. int ret;
  174. if (!node)
  175. return -EINVAL;
  176. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  177. if (!res) {
  178. dev_err(&pdev->dev, "Failed to get memory resource\n");
  179. return -ENODEV;
  180. }
  181. priv->dfsdm.phys_base = res->start;
  182. priv->dfsdm.base = devm_ioremap_resource(&pdev->dev, res);
  183. if (IS_ERR(priv->dfsdm.base))
  184. return PTR_ERR(priv->dfsdm.base);
  185. /*
  186. * "dfsdm" clock is mandatory for DFSDM peripheral clocking.
  187. * "dfsdm" or "audio" clocks can be used as source clock for
  188. * the SPI clock out signal and internal processing, depending
  189. * on use case.
  190. */
  191. priv->clk = devm_clk_get(&pdev->dev, "dfsdm");
  192. if (IS_ERR(priv->clk)) {
  193. ret = PTR_ERR(priv->clk);
  194. if (ret != -EPROBE_DEFER)
  195. dev_err(&pdev->dev, "Failed to get clock (%d)\n", ret);
  196. return ret;
  197. }
  198. priv->aclk = devm_clk_get(&pdev->dev, "audio");
  199. if (IS_ERR(priv->aclk))
  200. priv->aclk = NULL;
  201. if (priv->aclk)
  202. clk_freq = clk_get_rate(priv->aclk);
  203. else
  204. clk_freq = clk_get_rate(priv->clk);
  205. /* SPI clock out frequency */
  206. ret = of_property_read_u32(pdev->dev.of_node, "spi-max-frequency",
  207. &spi_freq);
  208. if (ret < 0) {
  209. /* No SPI master mode */
  210. return 0;
  211. }
  212. priv->spi_clk_out_div = div_u64_rem(clk_freq, spi_freq, &rem) - 1;
  213. if (!priv->spi_clk_out_div) {
  214. /* spi_clk_out_div == 0 means ckout is OFF */
  215. dev_err(&pdev->dev, "spi-max-frequency not achievable\n");
  216. return -EINVAL;
  217. }
  218. priv->dfsdm.spi_master_freq = spi_freq;
  219. if (rem) {
  220. dev_warn(&pdev->dev, "SPI clock not accurate\n");
  221. dev_warn(&pdev->dev, "%ld = %d * %d + %d\n",
  222. clk_freq, spi_freq, priv->spi_clk_out_div + 1, rem);
  223. }
  224. return 0;
  225. };
  226. static const struct of_device_id stm32_dfsdm_of_match[] = {
  227. {
  228. .compatible = "st,stm32h7-dfsdm",
  229. .data = &stm32h7_dfsdm_data,
  230. },
  231. {
  232. .compatible = "st,stm32mp1-dfsdm",
  233. .data = &stm32mp1_dfsdm_data,
  234. },
  235. {}
  236. };
  237. MODULE_DEVICE_TABLE(of, stm32_dfsdm_of_match);
  238. static int stm32_dfsdm_probe(struct platform_device *pdev)
  239. {
  240. struct dfsdm_priv *priv;
  241. const struct stm32_dfsdm_dev_data *dev_data;
  242. struct stm32_dfsdm *dfsdm;
  243. int ret;
  244. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  245. if (!priv)
  246. return -ENOMEM;
  247. priv->pdev = pdev;
  248. dev_data = of_device_get_match_data(&pdev->dev);
  249. dfsdm = &priv->dfsdm;
  250. dfsdm->fl_list = devm_kcalloc(&pdev->dev, dev_data->num_filters,
  251. sizeof(*dfsdm->fl_list), GFP_KERNEL);
  252. if (!dfsdm->fl_list)
  253. return -ENOMEM;
  254. dfsdm->num_fls = dev_data->num_filters;
  255. dfsdm->ch_list = devm_kcalloc(&pdev->dev, dev_data->num_channels,
  256. sizeof(*dfsdm->ch_list),
  257. GFP_KERNEL);
  258. if (!dfsdm->ch_list)
  259. return -ENOMEM;
  260. dfsdm->num_chs = dev_data->num_channels;
  261. ret = stm32_dfsdm_parse_of(pdev, priv);
  262. if (ret < 0)
  263. return ret;
  264. dfsdm->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "dfsdm",
  265. dfsdm->base,
  266. dev_data->regmap_cfg);
  267. if (IS_ERR(dfsdm->regmap)) {
  268. ret = PTR_ERR(dfsdm->regmap);
  269. dev_err(&pdev->dev, "%s: Failed to allocate regmap: %d\n",
  270. __func__, ret);
  271. return ret;
  272. }
  273. platform_set_drvdata(pdev, dfsdm);
  274. return devm_of_platform_populate(&pdev->dev);
  275. }
  276. static struct platform_driver stm32_dfsdm_driver = {
  277. .probe = stm32_dfsdm_probe,
  278. .driver = {
  279. .name = "stm32-dfsdm",
  280. .of_match_table = stm32_dfsdm_of_match,
  281. },
  282. };
  283. module_platform_driver(stm32_dfsdm_driver);
  284. MODULE_AUTHOR("Arnaud Pouliquen <arnaud.pouliquen@st.com>");
  285. MODULE_DESCRIPTION("STMicroelectronics STM32 dfsdm driver");
  286. MODULE_LICENSE("GPL v2");