main.c 172 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/debugfs.h>
  33. #include <linux/highmem.h>
  34. #include <linux/module.h>
  35. #include <linux/init.h>
  36. #include <linux/errno.h>
  37. #include <linux/pci.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/slab.h>
  40. #include <linux/bitmap.h>
  41. #if defined(CONFIG_X86)
  42. #include <asm/pat.h>
  43. #endif
  44. #include <linux/sched.h>
  45. #include <linux/sched/mm.h>
  46. #include <linux/sched/task.h>
  47. #include <linux/delay.h>
  48. #include <rdma/ib_user_verbs.h>
  49. #include <rdma/ib_addr.h>
  50. #include <rdma/ib_cache.h>
  51. #include <linux/mlx5/port.h>
  52. #include <linux/mlx5/vport.h>
  53. #include <linux/mlx5/fs.h>
  54. #include <linux/list.h>
  55. #include <rdma/ib_smi.h>
  56. #include <rdma/ib_umem.h>
  57. #include <linux/in.h>
  58. #include <linux/etherdevice.h>
  59. #include "mlx5_ib.h"
  60. #include "ib_rep.h"
  61. #include "cmd.h"
  62. #include <linux/mlx5/fs_helpers.h>
  63. #include <linux/mlx5/accel.h>
  64. #include <rdma/uverbs_std_types.h>
  65. #include <rdma/mlx5_user_ioctl_verbs.h>
  66. #include <rdma/mlx5_user_ioctl_cmds.h>
  67. #define UVERBS_MODULE_NAME mlx5_ib
  68. #include <rdma/uverbs_named_ioctl.h>
  69. #define DRIVER_NAME "mlx5_ib"
  70. #define DRIVER_VERSION "5.0-0"
  71. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  72. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  73. MODULE_LICENSE("Dual BSD/GPL");
  74. static char mlx5_version[] =
  75. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  76. DRIVER_VERSION "\n";
  77. struct mlx5_ib_event_work {
  78. struct work_struct work;
  79. struct mlx5_core_dev *dev;
  80. void *context;
  81. enum mlx5_dev_event event;
  82. unsigned long param;
  83. };
  84. enum {
  85. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  86. };
  87. static struct workqueue_struct *mlx5_ib_event_wq;
  88. static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
  89. static LIST_HEAD(mlx5_ib_dev_list);
  90. /*
  91. * This mutex should be held when accessing either of the above lists
  92. */
  93. static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
  94. /* We can't use an array for xlt_emergency_page because dma_map_single
  95. * doesn't work on kernel modules memory
  96. */
  97. static unsigned long xlt_emergency_page;
  98. static struct mutex xlt_emergency_page_mutex;
  99. struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
  100. {
  101. struct mlx5_ib_dev *dev;
  102. mutex_lock(&mlx5_ib_multiport_mutex);
  103. dev = mpi->ibdev;
  104. mutex_unlock(&mlx5_ib_multiport_mutex);
  105. return dev;
  106. }
  107. static enum rdma_link_layer
  108. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  109. {
  110. switch (port_type_cap) {
  111. case MLX5_CAP_PORT_TYPE_IB:
  112. return IB_LINK_LAYER_INFINIBAND;
  113. case MLX5_CAP_PORT_TYPE_ETH:
  114. return IB_LINK_LAYER_ETHERNET;
  115. default:
  116. return IB_LINK_LAYER_UNSPECIFIED;
  117. }
  118. }
  119. static enum rdma_link_layer
  120. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  121. {
  122. struct mlx5_ib_dev *dev = to_mdev(device);
  123. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  124. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  125. }
  126. static int get_port_state(struct ib_device *ibdev,
  127. u8 port_num,
  128. enum ib_port_state *state)
  129. {
  130. struct ib_port_attr attr;
  131. int ret;
  132. memset(&attr, 0, sizeof(attr));
  133. ret = ibdev->query_port(ibdev, port_num, &attr);
  134. if (!ret)
  135. *state = attr.state;
  136. return ret;
  137. }
  138. static int mlx5_netdev_event(struct notifier_block *this,
  139. unsigned long event, void *ptr)
  140. {
  141. struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
  142. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  143. u8 port_num = roce->native_port_num;
  144. struct mlx5_core_dev *mdev;
  145. struct mlx5_ib_dev *ibdev;
  146. ibdev = roce->dev;
  147. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  148. if (!mdev)
  149. return NOTIFY_DONE;
  150. switch (event) {
  151. case NETDEV_REGISTER:
  152. case NETDEV_UNREGISTER:
  153. write_lock(&roce->netdev_lock);
  154. if (ibdev->rep) {
  155. struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
  156. struct net_device *rep_ndev;
  157. rep_ndev = mlx5_ib_get_rep_netdev(esw,
  158. ibdev->rep->vport);
  159. if (rep_ndev == ndev)
  160. roce->netdev = (event == NETDEV_UNREGISTER) ?
  161. NULL : ndev;
  162. } else if (ndev->dev.parent == &mdev->pdev->dev) {
  163. roce->netdev = (event == NETDEV_UNREGISTER) ?
  164. NULL : ndev;
  165. }
  166. write_unlock(&roce->netdev_lock);
  167. break;
  168. case NETDEV_CHANGE:
  169. case NETDEV_UP:
  170. case NETDEV_DOWN: {
  171. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
  172. struct net_device *upper = NULL;
  173. if (lag_ndev) {
  174. upper = netdev_master_upper_dev_get(lag_ndev);
  175. dev_put(lag_ndev);
  176. }
  177. if ((upper == ndev || (!upper && ndev == roce->netdev))
  178. && ibdev->ib_active) {
  179. struct ib_event ibev = { };
  180. enum ib_port_state port_state;
  181. if (get_port_state(&ibdev->ib_dev, port_num,
  182. &port_state))
  183. goto done;
  184. if (roce->last_port_state == port_state)
  185. goto done;
  186. roce->last_port_state = port_state;
  187. ibev.device = &ibdev->ib_dev;
  188. if (port_state == IB_PORT_DOWN)
  189. ibev.event = IB_EVENT_PORT_ERR;
  190. else if (port_state == IB_PORT_ACTIVE)
  191. ibev.event = IB_EVENT_PORT_ACTIVE;
  192. else
  193. goto done;
  194. ibev.element.port_num = port_num;
  195. ib_dispatch_event(&ibev);
  196. }
  197. break;
  198. }
  199. default:
  200. break;
  201. }
  202. done:
  203. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  204. return NOTIFY_DONE;
  205. }
  206. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  207. u8 port_num)
  208. {
  209. struct mlx5_ib_dev *ibdev = to_mdev(device);
  210. struct net_device *ndev;
  211. struct mlx5_core_dev *mdev;
  212. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  213. if (!mdev)
  214. return NULL;
  215. ndev = mlx5_lag_get_roce_netdev(mdev);
  216. if (ndev)
  217. goto out;
  218. /* Ensure ndev does not disappear before we invoke dev_hold()
  219. */
  220. read_lock(&ibdev->roce[port_num - 1].netdev_lock);
  221. ndev = ibdev->roce[port_num - 1].netdev;
  222. if (ndev)
  223. dev_hold(ndev);
  224. read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
  225. out:
  226. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  227. return ndev;
  228. }
  229. struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
  230. u8 ib_port_num,
  231. u8 *native_port_num)
  232. {
  233. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  234. ib_port_num);
  235. struct mlx5_core_dev *mdev = NULL;
  236. struct mlx5_ib_multiport_info *mpi;
  237. struct mlx5_ib_port *port;
  238. if (!mlx5_core_mp_enabled(ibdev->mdev) ||
  239. ll != IB_LINK_LAYER_ETHERNET) {
  240. if (native_port_num)
  241. *native_port_num = ib_port_num;
  242. return ibdev->mdev;
  243. }
  244. if (native_port_num)
  245. *native_port_num = 1;
  246. port = &ibdev->port[ib_port_num - 1];
  247. if (!port)
  248. return NULL;
  249. spin_lock(&port->mp.mpi_lock);
  250. mpi = ibdev->port[ib_port_num - 1].mp.mpi;
  251. if (mpi && !mpi->unaffiliate) {
  252. mdev = mpi->mdev;
  253. /* If it's the master no need to refcount, it'll exist
  254. * as long as the ib_dev exists.
  255. */
  256. if (!mpi->is_master)
  257. mpi->mdev_refcnt++;
  258. }
  259. spin_unlock(&port->mp.mpi_lock);
  260. return mdev;
  261. }
  262. void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
  263. {
  264. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  265. port_num);
  266. struct mlx5_ib_multiport_info *mpi;
  267. struct mlx5_ib_port *port;
  268. if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  269. return;
  270. port = &ibdev->port[port_num - 1];
  271. spin_lock(&port->mp.mpi_lock);
  272. mpi = ibdev->port[port_num - 1].mp.mpi;
  273. if (mpi->is_master)
  274. goto out;
  275. mpi->mdev_refcnt--;
  276. if (mpi->unaffiliate)
  277. complete(&mpi->unref_comp);
  278. out:
  279. spin_unlock(&port->mp.mpi_lock);
  280. }
  281. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  282. u8 *active_width)
  283. {
  284. switch (eth_proto_oper) {
  285. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  286. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  287. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  288. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  289. *active_width = IB_WIDTH_1X;
  290. *active_speed = IB_SPEED_SDR;
  291. break;
  292. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  293. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  294. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  295. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  296. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  297. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  298. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  299. *active_width = IB_WIDTH_1X;
  300. *active_speed = IB_SPEED_QDR;
  301. break;
  302. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  303. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  304. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  305. *active_width = IB_WIDTH_1X;
  306. *active_speed = IB_SPEED_EDR;
  307. break;
  308. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  309. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  310. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  311. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  312. *active_width = IB_WIDTH_4X;
  313. *active_speed = IB_SPEED_QDR;
  314. break;
  315. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  316. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  317. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  318. *active_width = IB_WIDTH_1X;
  319. *active_speed = IB_SPEED_HDR;
  320. break;
  321. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  322. *active_width = IB_WIDTH_4X;
  323. *active_speed = IB_SPEED_FDR;
  324. break;
  325. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  326. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  327. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  328. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  329. *active_width = IB_WIDTH_4X;
  330. *active_speed = IB_SPEED_EDR;
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. return 0;
  336. }
  337. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  338. struct ib_port_attr *props)
  339. {
  340. struct mlx5_ib_dev *dev = to_mdev(device);
  341. struct mlx5_core_dev *mdev;
  342. struct net_device *ndev, *upper;
  343. enum ib_mtu ndev_ib_mtu;
  344. bool put_mdev = true;
  345. u16 qkey_viol_cntr;
  346. u32 eth_prot_oper;
  347. u8 mdev_port_num;
  348. int err;
  349. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  350. if (!mdev) {
  351. /* This means the port isn't affiliated yet. Get the
  352. * info for the master port instead.
  353. */
  354. put_mdev = false;
  355. mdev = dev->mdev;
  356. mdev_port_num = 1;
  357. port_num = 1;
  358. }
  359. /* Possible bad flows are checked before filling out props so in case
  360. * of an error it will still be zeroed out.
  361. */
  362. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
  363. mdev_port_num);
  364. if (err)
  365. goto out;
  366. props->active_width = IB_WIDTH_4X;
  367. props->active_speed = IB_SPEED_QDR;
  368. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  369. &props->active_width);
  370. props->port_cap_flags |= IB_PORT_CM_SUP;
  371. props->ip_gids = true;
  372. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  373. roce_address_table_size);
  374. props->max_mtu = IB_MTU_4096;
  375. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  376. props->pkey_tbl_len = 1;
  377. props->state = IB_PORT_DOWN;
  378. props->phys_state = 3;
  379. mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
  380. props->qkey_viol_cntr = qkey_viol_cntr;
  381. /* If this is a stub query for an unaffiliated port stop here */
  382. if (!put_mdev)
  383. goto out;
  384. ndev = mlx5_ib_get_netdev(device, port_num);
  385. if (!ndev)
  386. goto out;
  387. if (mlx5_lag_is_active(dev->mdev)) {
  388. rcu_read_lock();
  389. upper = netdev_master_upper_dev_get_rcu(ndev);
  390. if (upper) {
  391. dev_put(ndev);
  392. ndev = upper;
  393. dev_hold(ndev);
  394. }
  395. rcu_read_unlock();
  396. }
  397. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  398. props->state = IB_PORT_ACTIVE;
  399. props->phys_state = 5;
  400. }
  401. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  402. dev_put(ndev);
  403. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  404. out:
  405. if (put_mdev)
  406. mlx5_ib_put_native_port_mdev(dev, port_num);
  407. return err;
  408. }
  409. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  410. unsigned int index, const union ib_gid *gid,
  411. const struct ib_gid_attr *attr)
  412. {
  413. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  414. u8 roce_version = 0;
  415. u8 roce_l3_type = 0;
  416. bool vlan = false;
  417. u8 mac[ETH_ALEN];
  418. u16 vlan_id = 0;
  419. if (gid) {
  420. gid_type = attr->gid_type;
  421. ether_addr_copy(mac, attr->ndev->dev_addr);
  422. if (is_vlan_dev(attr->ndev)) {
  423. vlan = true;
  424. vlan_id = vlan_dev_vlan_id(attr->ndev);
  425. }
  426. }
  427. switch (gid_type) {
  428. case IB_GID_TYPE_IB:
  429. roce_version = MLX5_ROCE_VERSION_1;
  430. break;
  431. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  432. roce_version = MLX5_ROCE_VERSION_2;
  433. if (ipv6_addr_v4mapped((void *)gid))
  434. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  435. else
  436. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  437. break;
  438. default:
  439. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  440. }
  441. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  442. roce_l3_type, gid->raw, mac, vlan,
  443. vlan_id, port_num);
  444. }
  445. static int mlx5_ib_add_gid(const struct ib_gid_attr *attr,
  446. __always_unused void **context)
  447. {
  448. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  449. attr->index, &attr->gid, attr);
  450. }
  451. static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
  452. __always_unused void **context)
  453. {
  454. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  455. attr->index, NULL, NULL);
  456. }
  457. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
  458. const struct ib_gid_attr *attr)
  459. {
  460. if (attr->gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  461. return 0;
  462. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  463. }
  464. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  465. {
  466. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  467. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  468. return 0;
  469. }
  470. enum {
  471. MLX5_VPORT_ACCESS_METHOD_MAD,
  472. MLX5_VPORT_ACCESS_METHOD_HCA,
  473. MLX5_VPORT_ACCESS_METHOD_NIC,
  474. };
  475. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  476. {
  477. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  478. return MLX5_VPORT_ACCESS_METHOD_MAD;
  479. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  480. IB_LINK_LAYER_ETHERNET)
  481. return MLX5_VPORT_ACCESS_METHOD_NIC;
  482. return MLX5_VPORT_ACCESS_METHOD_HCA;
  483. }
  484. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  485. u8 atomic_size_qp,
  486. struct ib_device_attr *props)
  487. {
  488. u8 tmp;
  489. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  490. u8 atomic_req_8B_endianness_mode =
  491. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  492. /* Check if HW supports 8 bytes standard atomic operations and capable
  493. * of host endianness respond
  494. */
  495. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  496. if (((atomic_operations & tmp) == tmp) &&
  497. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  498. (atomic_req_8B_endianness_mode)) {
  499. props->atomic_cap = IB_ATOMIC_HCA;
  500. } else {
  501. props->atomic_cap = IB_ATOMIC_NONE;
  502. }
  503. }
  504. static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
  505. struct ib_device_attr *props)
  506. {
  507. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  508. get_atomic_caps(dev, atomic_size_qp, props);
  509. }
  510. static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
  511. struct ib_device_attr *props)
  512. {
  513. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  514. get_atomic_caps(dev, atomic_size_qp, props);
  515. }
  516. bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
  517. {
  518. struct ib_device_attr props = {};
  519. get_atomic_caps_dc(dev, &props);
  520. return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
  521. }
  522. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  523. __be64 *sys_image_guid)
  524. {
  525. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  526. struct mlx5_core_dev *mdev = dev->mdev;
  527. u64 tmp;
  528. int err;
  529. switch (mlx5_get_vport_access_method(ibdev)) {
  530. case MLX5_VPORT_ACCESS_METHOD_MAD:
  531. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  532. sys_image_guid);
  533. case MLX5_VPORT_ACCESS_METHOD_HCA:
  534. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  535. break;
  536. case MLX5_VPORT_ACCESS_METHOD_NIC:
  537. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  538. break;
  539. default:
  540. return -EINVAL;
  541. }
  542. if (!err)
  543. *sys_image_guid = cpu_to_be64(tmp);
  544. return err;
  545. }
  546. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  547. u16 *max_pkeys)
  548. {
  549. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  550. struct mlx5_core_dev *mdev = dev->mdev;
  551. switch (mlx5_get_vport_access_method(ibdev)) {
  552. case MLX5_VPORT_ACCESS_METHOD_MAD:
  553. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  554. case MLX5_VPORT_ACCESS_METHOD_HCA:
  555. case MLX5_VPORT_ACCESS_METHOD_NIC:
  556. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  557. pkey_table_size));
  558. return 0;
  559. default:
  560. return -EINVAL;
  561. }
  562. }
  563. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  564. u32 *vendor_id)
  565. {
  566. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  567. switch (mlx5_get_vport_access_method(ibdev)) {
  568. case MLX5_VPORT_ACCESS_METHOD_MAD:
  569. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  570. case MLX5_VPORT_ACCESS_METHOD_HCA:
  571. case MLX5_VPORT_ACCESS_METHOD_NIC:
  572. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  573. default:
  574. return -EINVAL;
  575. }
  576. }
  577. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  578. __be64 *node_guid)
  579. {
  580. u64 tmp;
  581. int err;
  582. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  583. case MLX5_VPORT_ACCESS_METHOD_MAD:
  584. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  585. case MLX5_VPORT_ACCESS_METHOD_HCA:
  586. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  587. break;
  588. case MLX5_VPORT_ACCESS_METHOD_NIC:
  589. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  590. break;
  591. default:
  592. return -EINVAL;
  593. }
  594. if (!err)
  595. *node_guid = cpu_to_be64(tmp);
  596. return err;
  597. }
  598. struct mlx5_reg_node_desc {
  599. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  600. };
  601. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  602. {
  603. struct mlx5_reg_node_desc in;
  604. if (mlx5_use_mad_ifc(dev))
  605. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  606. memset(&in, 0, sizeof(in));
  607. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  608. sizeof(struct mlx5_reg_node_desc),
  609. MLX5_REG_NODE_DESC, 0, 0);
  610. }
  611. static int mlx5_ib_query_device(struct ib_device *ibdev,
  612. struct ib_device_attr *props,
  613. struct ib_udata *uhw)
  614. {
  615. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  616. struct mlx5_core_dev *mdev = dev->mdev;
  617. int err = -ENOMEM;
  618. int max_sq_desc;
  619. int max_rq_sg;
  620. int max_sq_sg;
  621. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  622. bool raw_support = !mlx5_core_mp_enabled(mdev);
  623. struct mlx5_ib_query_device_resp resp = {};
  624. size_t resp_len;
  625. u64 max_tso;
  626. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  627. if (uhw->outlen && uhw->outlen < resp_len)
  628. return -EINVAL;
  629. else
  630. resp.response_length = resp_len;
  631. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  632. return -EINVAL;
  633. memset(props, 0, sizeof(*props));
  634. err = mlx5_query_system_image_guid(ibdev,
  635. &props->sys_image_guid);
  636. if (err)
  637. return err;
  638. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  639. if (err)
  640. return err;
  641. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  642. if (err)
  643. return err;
  644. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  645. (fw_rev_min(dev->mdev) << 16) |
  646. fw_rev_sub(dev->mdev);
  647. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  648. IB_DEVICE_PORT_ACTIVE_EVENT |
  649. IB_DEVICE_SYS_IMAGE_GUID |
  650. IB_DEVICE_RC_RNR_NAK_GEN;
  651. if (MLX5_CAP_GEN(mdev, pkv))
  652. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  653. if (MLX5_CAP_GEN(mdev, qkv))
  654. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  655. if (MLX5_CAP_GEN(mdev, apm))
  656. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  657. if (MLX5_CAP_GEN(mdev, xrc))
  658. props->device_cap_flags |= IB_DEVICE_XRC;
  659. if (MLX5_CAP_GEN(mdev, imaicl)) {
  660. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  661. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  662. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  663. /* We support 'Gappy' memory registration too */
  664. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  665. }
  666. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  667. if (MLX5_CAP_GEN(mdev, sho)) {
  668. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  669. /* At this stage no support for signature handover */
  670. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  671. IB_PROT_T10DIF_TYPE_2 |
  672. IB_PROT_T10DIF_TYPE_3;
  673. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  674. IB_GUARD_T10DIF_CSUM;
  675. }
  676. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  677. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  678. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
  679. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  680. /* Legacy bit to support old userspace libraries */
  681. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  682. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  683. }
  684. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  685. props->raw_packet_caps |=
  686. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  687. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  688. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  689. if (max_tso) {
  690. resp.tso_caps.max_tso = 1 << max_tso;
  691. resp.tso_caps.supported_qpts |=
  692. 1 << IB_QPT_RAW_PACKET;
  693. resp.response_length += sizeof(resp.tso_caps);
  694. }
  695. }
  696. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  697. resp.rss_caps.rx_hash_function =
  698. MLX5_RX_HASH_FUNC_TOEPLITZ;
  699. resp.rss_caps.rx_hash_fields_mask =
  700. MLX5_RX_HASH_SRC_IPV4 |
  701. MLX5_RX_HASH_DST_IPV4 |
  702. MLX5_RX_HASH_SRC_IPV6 |
  703. MLX5_RX_HASH_DST_IPV6 |
  704. MLX5_RX_HASH_SRC_PORT_TCP |
  705. MLX5_RX_HASH_DST_PORT_TCP |
  706. MLX5_RX_HASH_SRC_PORT_UDP |
  707. MLX5_RX_HASH_DST_PORT_UDP |
  708. MLX5_RX_HASH_INNER;
  709. if (mlx5_accel_ipsec_device_caps(dev->mdev) &
  710. MLX5_ACCEL_IPSEC_CAP_DEVICE)
  711. resp.rss_caps.rx_hash_fields_mask |=
  712. MLX5_RX_HASH_IPSEC_SPI;
  713. resp.response_length += sizeof(resp.rss_caps);
  714. }
  715. } else {
  716. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  717. resp.response_length += sizeof(resp.tso_caps);
  718. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  719. resp.response_length += sizeof(resp.rss_caps);
  720. }
  721. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  722. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  723. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  724. }
  725. if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
  726. MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
  727. raw_support)
  728. props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
  729. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
  730. MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
  731. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  732. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  733. MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
  734. raw_support) {
  735. /* Legacy bit to support old userspace libraries */
  736. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  737. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  738. }
  739. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  740. props->max_dm_size =
  741. MLX5_CAP_DEV_MEM(mdev, max_memic_size);
  742. }
  743. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  744. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  745. if (MLX5_CAP_GEN(mdev, end_pad))
  746. props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
  747. props->vendor_part_id = mdev->pdev->device;
  748. props->hw_ver = mdev->pdev->revision;
  749. props->max_mr_size = ~0ull;
  750. props->page_size_cap = ~(min_page_size - 1);
  751. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  752. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  753. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  754. sizeof(struct mlx5_wqe_data_seg);
  755. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  756. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  757. sizeof(struct mlx5_wqe_raddr_seg)) /
  758. sizeof(struct mlx5_wqe_data_seg);
  759. props->max_send_sge = max_sq_sg;
  760. props->max_recv_sge = max_rq_sg;
  761. props->max_sge_rd = MLX5_MAX_SGE_RD;
  762. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  763. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  764. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  765. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  766. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  767. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  768. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  769. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  770. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  771. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  772. props->max_srq_sge = max_rq_sg - 1;
  773. props->max_fast_reg_page_list_len =
  774. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  775. get_atomic_caps_qp(dev, props);
  776. props->masked_atomic_cap = IB_ATOMIC_NONE;
  777. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  778. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  779. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  780. props->max_mcast_grp;
  781. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  782. props->max_ah = INT_MAX;
  783. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  784. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  785. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  786. if (MLX5_CAP_GEN(mdev, pg))
  787. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  788. props->odp_caps = dev->odp_caps;
  789. #endif
  790. if (MLX5_CAP_GEN(mdev, cd))
  791. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  792. if (!mlx5_core_is_pf(mdev))
  793. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  794. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  795. IB_LINK_LAYER_ETHERNET && raw_support) {
  796. props->rss_caps.max_rwq_indirection_tables =
  797. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  798. props->rss_caps.max_rwq_indirection_table_size =
  799. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  800. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  801. props->max_wq_type_rq =
  802. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  803. }
  804. if (MLX5_CAP_GEN(mdev, tag_matching)) {
  805. props->tm_caps.max_num_tags =
  806. (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
  807. props->tm_caps.max_ops =
  808. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  809. props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
  810. }
  811. if (MLX5_CAP_GEN(mdev, tag_matching) &&
  812. MLX5_CAP_GEN(mdev, rndv_offload_rc)) {
  813. props->tm_caps.flags = IB_TM_CAP_RNDV_RC;
  814. props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
  815. }
  816. if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
  817. props->cq_caps.max_cq_moderation_count =
  818. MLX5_MAX_CQ_COUNT;
  819. props->cq_caps.max_cq_moderation_period =
  820. MLX5_MAX_CQ_PERIOD;
  821. }
  822. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  823. resp.response_length += sizeof(resp.cqe_comp_caps);
  824. if (MLX5_CAP_GEN(dev->mdev, cqe_compression)) {
  825. resp.cqe_comp_caps.max_num =
  826. MLX5_CAP_GEN(dev->mdev,
  827. cqe_compression_max_num);
  828. resp.cqe_comp_caps.supported_format =
  829. MLX5_IB_CQE_RES_FORMAT_HASH |
  830. MLX5_IB_CQE_RES_FORMAT_CSUM;
  831. if (MLX5_CAP_GEN(dev->mdev, mini_cqe_resp_stride_index))
  832. resp.cqe_comp_caps.supported_format |=
  833. MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX;
  834. }
  835. }
  836. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
  837. raw_support) {
  838. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  839. MLX5_CAP_GEN(mdev, qos)) {
  840. resp.packet_pacing_caps.qp_rate_limit_max =
  841. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  842. resp.packet_pacing_caps.qp_rate_limit_min =
  843. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  844. resp.packet_pacing_caps.supported_qpts |=
  845. 1 << IB_QPT_RAW_PACKET;
  846. if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
  847. MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
  848. resp.packet_pacing_caps.cap_flags |=
  849. MLX5_IB_PP_SUPPORT_BURST;
  850. }
  851. resp.response_length += sizeof(resp.packet_pacing_caps);
  852. }
  853. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  854. uhw->outlen)) {
  855. if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
  856. resp.mlx5_ib_support_multi_pkt_send_wqes =
  857. MLX5_IB_ALLOW_MPW;
  858. if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
  859. resp.mlx5_ib_support_multi_pkt_send_wqes |=
  860. MLX5_IB_SUPPORT_EMPW;
  861. resp.response_length +=
  862. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  863. }
  864. if (field_avail(typeof(resp), flags, uhw->outlen)) {
  865. resp.response_length += sizeof(resp.flags);
  866. if (MLX5_CAP_GEN(mdev, cqe_compression_128))
  867. resp.flags |=
  868. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
  869. if (MLX5_CAP_GEN(mdev, cqe_128_always))
  870. resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
  871. }
  872. if (field_avail(typeof(resp), sw_parsing_caps,
  873. uhw->outlen)) {
  874. resp.response_length += sizeof(resp.sw_parsing_caps);
  875. if (MLX5_CAP_ETH(mdev, swp)) {
  876. resp.sw_parsing_caps.sw_parsing_offloads |=
  877. MLX5_IB_SW_PARSING;
  878. if (MLX5_CAP_ETH(mdev, swp_csum))
  879. resp.sw_parsing_caps.sw_parsing_offloads |=
  880. MLX5_IB_SW_PARSING_CSUM;
  881. if (MLX5_CAP_ETH(mdev, swp_lso))
  882. resp.sw_parsing_caps.sw_parsing_offloads |=
  883. MLX5_IB_SW_PARSING_LSO;
  884. if (resp.sw_parsing_caps.sw_parsing_offloads)
  885. resp.sw_parsing_caps.supported_qpts =
  886. BIT(IB_QPT_RAW_PACKET);
  887. }
  888. }
  889. if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
  890. raw_support) {
  891. resp.response_length += sizeof(resp.striding_rq_caps);
  892. if (MLX5_CAP_GEN(mdev, striding_rq)) {
  893. resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
  894. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
  895. resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
  896. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
  897. resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
  898. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
  899. resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
  900. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
  901. resp.striding_rq_caps.supported_qpts =
  902. BIT(IB_QPT_RAW_PACKET);
  903. }
  904. }
  905. if (field_avail(typeof(resp), tunnel_offloads_caps,
  906. uhw->outlen)) {
  907. resp.response_length += sizeof(resp.tunnel_offloads_caps);
  908. if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
  909. resp.tunnel_offloads_caps |=
  910. MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
  911. if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
  912. resp.tunnel_offloads_caps |=
  913. MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
  914. if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
  915. resp.tunnel_offloads_caps |=
  916. MLX5_IB_TUNNELED_OFFLOADS_GRE;
  917. if (MLX5_CAP_ETH(mdev, tunnel_stateless_mpls_over_gre))
  918. resp.tunnel_offloads_caps |=
  919. MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE;
  920. if (MLX5_CAP_ETH(mdev, tunnel_stateless_mpls_over_udp))
  921. resp.tunnel_offloads_caps |=
  922. MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP;
  923. }
  924. if (uhw->outlen) {
  925. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  926. if (err)
  927. return err;
  928. }
  929. return 0;
  930. }
  931. enum mlx5_ib_width {
  932. MLX5_IB_WIDTH_1X = 1 << 0,
  933. MLX5_IB_WIDTH_2X = 1 << 1,
  934. MLX5_IB_WIDTH_4X = 1 << 2,
  935. MLX5_IB_WIDTH_8X = 1 << 3,
  936. MLX5_IB_WIDTH_12X = 1 << 4
  937. };
  938. static void translate_active_width(struct ib_device *ibdev, u8 active_width,
  939. u8 *ib_width)
  940. {
  941. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  942. if (active_width & MLX5_IB_WIDTH_1X)
  943. *ib_width = IB_WIDTH_1X;
  944. else if (active_width & MLX5_IB_WIDTH_4X)
  945. *ib_width = IB_WIDTH_4X;
  946. else if (active_width & MLX5_IB_WIDTH_8X)
  947. *ib_width = IB_WIDTH_8X;
  948. else if (active_width & MLX5_IB_WIDTH_12X)
  949. *ib_width = IB_WIDTH_12X;
  950. else {
  951. mlx5_ib_dbg(dev, "Invalid active_width %d, setting width to default value: 4x\n",
  952. (int)active_width);
  953. *ib_width = IB_WIDTH_4X;
  954. }
  955. return;
  956. }
  957. static int mlx5_mtu_to_ib_mtu(int mtu)
  958. {
  959. switch (mtu) {
  960. case 256: return 1;
  961. case 512: return 2;
  962. case 1024: return 3;
  963. case 2048: return 4;
  964. case 4096: return 5;
  965. default:
  966. pr_warn("invalid mtu\n");
  967. return -1;
  968. }
  969. }
  970. enum ib_max_vl_num {
  971. __IB_MAX_VL_0 = 1,
  972. __IB_MAX_VL_0_1 = 2,
  973. __IB_MAX_VL_0_3 = 3,
  974. __IB_MAX_VL_0_7 = 4,
  975. __IB_MAX_VL_0_14 = 5,
  976. };
  977. enum mlx5_vl_hw_cap {
  978. MLX5_VL_HW_0 = 1,
  979. MLX5_VL_HW_0_1 = 2,
  980. MLX5_VL_HW_0_2 = 3,
  981. MLX5_VL_HW_0_3 = 4,
  982. MLX5_VL_HW_0_4 = 5,
  983. MLX5_VL_HW_0_5 = 6,
  984. MLX5_VL_HW_0_6 = 7,
  985. MLX5_VL_HW_0_7 = 8,
  986. MLX5_VL_HW_0_14 = 15
  987. };
  988. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  989. u8 *max_vl_num)
  990. {
  991. switch (vl_hw_cap) {
  992. case MLX5_VL_HW_0:
  993. *max_vl_num = __IB_MAX_VL_0;
  994. break;
  995. case MLX5_VL_HW_0_1:
  996. *max_vl_num = __IB_MAX_VL_0_1;
  997. break;
  998. case MLX5_VL_HW_0_3:
  999. *max_vl_num = __IB_MAX_VL_0_3;
  1000. break;
  1001. case MLX5_VL_HW_0_7:
  1002. *max_vl_num = __IB_MAX_VL_0_7;
  1003. break;
  1004. case MLX5_VL_HW_0_14:
  1005. *max_vl_num = __IB_MAX_VL_0_14;
  1006. break;
  1007. default:
  1008. return -EINVAL;
  1009. }
  1010. return 0;
  1011. }
  1012. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  1013. struct ib_port_attr *props)
  1014. {
  1015. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1016. struct mlx5_core_dev *mdev = dev->mdev;
  1017. struct mlx5_hca_vport_context *rep;
  1018. u16 max_mtu;
  1019. u16 oper_mtu;
  1020. int err;
  1021. u8 ib_link_width_oper;
  1022. u8 vl_hw_cap;
  1023. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  1024. if (!rep) {
  1025. err = -ENOMEM;
  1026. goto out;
  1027. }
  1028. /* props being zeroed by the caller, avoid zeroing it here */
  1029. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  1030. if (err)
  1031. goto out;
  1032. props->lid = rep->lid;
  1033. props->lmc = rep->lmc;
  1034. props->sm_lid = rep->sm_lid;
  1035. props->sm_sl = rep->sm_sl;
  1036. props->state = rep->vport_state;
  1037. props->phys_state = rep->port_physical_state;
  1038. props->port_cap_flags = rep->cap_mask1;
  1039. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  1040. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  1041. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  1042. props->bad_pkey_cntr = rep->pkey_violation_counter;
  1043. props->qkey_viol_cntr = rep->qkey_violation_counter;
  1044. props->subnet_timeout = rep->subnet_timeout;
  1045. props->init_type_reply = rep->init_type_reply;
  1046. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  1047. if (err)
  1048. goto out;
  1049. translate_active_width(ibdev, ib_link_width_oper, &props->active_width);
  1050. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  1051. if (err)
  1052. goto out;
  1053. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  1054. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  1055. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  1056. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  1057. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  1058. if (err)
  1059. goto out;
  1060. err = translate_max_vl_num(ibdev, vl_hw_cap,
  1061. &props->max_vl_num);
  1062. out:
  1063. kfree(rep);
  1064. return err;
  1065. }
  1066. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  1067. struct ib_port_attr *props)
  1068. {
  1069. unsigned int count;
  1070. int ret;
  1071. switch (mlx5_get_vport_access_method(ibdev)) {
  1072. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1073. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  1074. break;
  1075. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1076. ret = mlx5_query_hca_port(ibdev, port, props);
  1077. break;
  1078. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1079. ret = mlx5_query_port_roce(ibdev, port, props);
  1080. break;
  1081. default:
  1082. ret = -EINVAL;
  1083. }
  1084. if (!ret && props) {
  1085. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1086. struct mlx5_core_dev *mdev;
  1087. bool put_mdev = true;
  1088. mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
  1089. if (!mdev) {
  1090. /* If the port isn't affiliated yet query the master.
  1091. * The master and slave will have the same values.
  1092. */
  1093. mdev = dev->mdev;
  1094. port = 1;
  1095. put_mdev = false;
  1096. }
  1097. count = mlx5_core_reserved_gids_count(mdev);
  1098. if (put_mdev)
  1099. mlx5_ib_put_native_port_mdev(dev, port);
  1100. props->gid_tbl_len -= count;
  1101. }
  1102. return ret;
  1103. }
  1104. static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
  1105. struct ib_port_attr *props)
  1106. {
  1107. int ret;
  1108. /* Only link layer == ethernet is valid for representors */
  1109. ret = mlx5_query_port_roce(ibdev, port, props);
  1110. if (ret || !props)
  1111. return ret;
  1112. /* We don't support GIDS */
  1113. props->gid_tbl_len = 0;
  1114. return ret;
  1115. }
  1116. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  1117. union ib_gid *gid)
  1118. {
  1119. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1120. struct mlx5_core_dev *mdev = dev->mdev;
  1121. switch (mlx5_get_vport_access_method(ibdev)) {
  1122. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1123. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  1124. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1125. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  1126. default:
  1127. return -EINVAL;
  1128. }
  1129. }
  1130. static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
  1131. u16 index, u16 *pkey)
  1132. {
  1133. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1134. struct mlx5_core_dev *mdev;
  1135. bool put_mdev = true;
  1136. u8 mdev_port_num;
  1137. int err;
  1138. mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
  1139. if (!mdev) {
  1140. /* The port isn't affiliated yet, get the PKey from the master
  1141. * port. For RoCE the PKey tables will be the same.
  1142. */
  1143. put_mdev = false;
  1144. mdev = dev->mdev;
  1145. mdev_port_num = 1;
  1146. }
  1147. err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
  1148. index, pkey);
  1149. if (put_mdev)
  1150. mlx5_ib_put_native_port_mdev(dev, port);
  1151. return err;
  1152. }
  1153. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1154. u16 *pkey)
  1155. {
  1156. switch (mlx5_get_vport_access_method(ibdev)) {
  1157. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1158. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  1159. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1160. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1161. return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
  1162. default:
  1163. return -EINVAL;
  1164. }
  1165. }
  1166. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  1167. struct ib_device_modify *props)
  1168. {
  1169. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1170. struct mlx5_reg_node_desc in;
  1171. struct mlx5_reg_node_desc out;
  1172. int err;
  1173. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  1174. return -EOPNOTSUPP;
  1175. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  1176. return 0;
  1177. /*
  1178. * If possible, pass node desc to FW, so it can generate
  1179. * a 144 trap. If cmd fails, just ignore.
  1180. */
  1181. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1182. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  1183. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  1184. if (err)
  1185. return err;
  1186. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1187. return err;
  1188. }
  1189. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  1190. u32 value)
  1191. {
  1192. struct mlx5_hca_vport_context ctx = {};
  1193. struct mlx5_core_dev *mdev;
  1194. u8 mdev_port_num;
  1195. int err;
  1196. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  1197. if (!mdev)
  1198. return -ENODEV;
  1199. err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
  1200. if (err)
  1201. goto out;
  1202. if (~ctx.cap_mask1_perm & mask) {
  1203. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  1204. mask, ctx.cap_mask1_perm);
  1205. err = -EINVAL;
  1206. goto out;
  1207. }
  1208. ctx.cap_mask1 = value;
  1209. ctx.cap_mask1_perm = mask;
  1210. err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
  1211. 0, &ctx);
  1212. out:
  1213. mlx5_ib_put_native_port_mdev(dev, port_num);
  1214. return err;
  1215. }
  1216. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  1217. struct ib_port_modify *props)
  1218. {
  1219. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1220. struct ib_port_attr attr;
  1221. u32 tmp;
  1222. int err;
  1223. u32 change_mask;
  1224. u32 value;
  1225. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  1226. IB_LINK_LAYER_INFINIBAND);
  1227. /* CM layer calls ib_modify_port() regardless of the link layer. For
  1228. * Ethernet ports, qkey violation and Port capabilities are meaningless.
  1229. */
  1230. if (!is_ib)
  1231. return 0;
  1232. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  1233. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  1234. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  1235. return set_port_caps_atomic(dev, port, change_mask, value);
  1236. }
  1237. mutex_lock(&dev->cap_mask_mutex);
  1238. err = ib_query_port(ibdev, port, &attr);
  1239. if (err)
  1240. goto out;
  1241. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  1242. ~props->clr_port_cap_mask;
  1243. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  1244. out:
  1245. mutex_unlock(&dev->cap_mask_mutex);
  1246. return err;
  1247. }
  1248. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  1249. {
  1250. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  1251. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  1252. }
  1253. static u16 calc_dynamic_bfregs(int uars_per_sys_page)
  1254. {
  1255. /* Large page with non 4k uar support might limit the dynamic size */
  1256. if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
  1257. return MLX5_MIN_DYN_BFREGS;
  1258. return MLX5_MAX_DYN_BFREGS;
  1259. }
  1260. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  1261. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  1262. struct mlx5_bfreg_info *bfregi)
  1263. {
  1264. int uars_per_sys_page;
  1265. int bfregs_per_sys_page;
  1266. int ref_bfregs = req->total_num_bfregs;
  1267. if (req->total_num_bfregs == 0)
  1268. return -EINVAL;
  1269. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  1270. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  1271. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  1272. return -ENOMEM;
  1273. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  1274. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  1275. /* This holds the required static allocation asked by the user */
  1276. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  1277. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  1278. return -EINVAL;
  1279. bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  1280. bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
  1281. bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
  1282. bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
  1283. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
  1284. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  1285. lib_uar_4k ? "yes" : "no", ref_bfregs,
  1286. req->total_num_bfregs, bfregi->total_num_bfregs,
  1287. bfregi->num_sys_pages);
  1288. return 0;
  1289. }
  1290. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1291. {
  1292. struct mlx5_bfreg_info *bfregi;
  1293. int err;
  1294. int i;
  1295. bfregi = &context->bfregi;
  1296. for (i = 0; i < bfregi->num_static_sys_pages; i++) {
  1297. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  1298. if (err)
  1299. goto error;
  1300. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  1301. }
  1302. for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
  1303. bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
  1304. return 0;
  1305. error:
  1306. for (--i; i >= 0; i--)
  1307. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  1308. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1309. return err;
  1310. }
  1311. static void deallocate_uars(struct mlx5_ib_dev *dev,
  1312. struct mlx5_ib_ucontext *context)
  1313. {
  1314. struct mlx5_bfreg_info *bfregi;
  1315. int i;
  1316. bfregi = &context->bfregi;
  1317. for (i = 0; i < bfregi->num_sys_pages; i++)
  1318. if (i < bfregi->num_static_sys_pages ||
  1319. bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX)
  1320. mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1321. }
  1322. static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
  1323. {
  1324. int err;
  1325. if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1326. return 0;
  1327. err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
  1328. if (err)
  1329. return err;
  1330. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1331. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1332. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1333. return err;
  1334. mutex_lock(&dev->lb_mutex);
  1335. dev->user_td++;
  1336. if (dev->user_td == 2)
  1337. err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
  1338. mutex_unlock(&dev->lb_mutex);
  1339. return err;
  1340. }
  1341. static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
  1342. {
  1343. if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1344. return;
  1345. mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
  1346. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1347. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1348. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1349. return;
  1350. mutex_lock(&dev->lb_mutex);
  1351. dev->user_td--;
  1352. if (dev->user_td < 2)
  1353. mlx5_nic_vport_update_local_lb(dev->mdev, false);
  1354. mutex_unlock(&dev->lb_mutex);
  1355. }
  1356. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1357. struct ib_udata *udata)
  1358. {
  1359. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1360. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1361. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1362. struct mlx5_core_dev *mdev = dev->mdev;
  1363. struct mlx5_ib_ucontext *context;
  1364. struct mlx5_bfreg_info *bfregi;
  1365. int ver;
  1366. int err;
  1367. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1368. max_cqe_version);
  1369. u32 dump_fill_mkey;
  1370. bool lib_uar_4k;
  1371. if (!dev->ib_active)
  1372. return ERR_PTR(-EAGAIN);
  1373. if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1374. ver = 0;
  1375. else if (udata->inlen >= min_req_v2)
  1376. ver = 2;
  1377. else
  1378. return ERR_PTR(-EINVAL);
  1379. err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
  1380. if (err)
  1381. return ERR_PTR(err);
  1382. if (req.flags & ~MLX5_IB_ALLOC_UCTX_DEVX)
  1383. return ERR_PTR(-EOPNOTSUPP);
  1384. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1385. return ERR_PTR(-EOPNOTSUPP);
  1386. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1387. MLX5_NON_FP_BFREGS_PER_UAR);
  1388. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1389. return ERR_PTR(-EINVAL);
  1390. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1391. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1392. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1393. resp.cache_line_size = cache_line_size();
  1394. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1395. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1396. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1397. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1398. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1399. resp.cqe_version = min_t(__u8,
  1400. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1401. req.max_cqe_version);
  1402. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1403. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1404. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1405. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1406. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1407. sizeof(resp.response_length), udata->outlen);
  1408. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE) {
  1409. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_EGRESS))
  1410. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM;
  1411. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_REQUIRED_METADATA)
  1412. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA;
  1413. if (MLX5_CAP_FLOWTABLE(dev->mdev, flow_table_properties_nic_receive.ft_field_support.outer_esp_spi))
  1414. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING;
  1415. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_TX_IV_IS_ESN)
  1416. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN;
  1417. /* MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD is currently always 0 */
  1418. }
  1419. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1420. if (!context)
  1421. return ERR_PTR(-ENOMEM);
  1422. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1423. bfregi = &context->bfregi;
  1424. /* updates req->total_num_bfregs */
  1425. err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
  1426. if (err)
  1427. goto out_ctx;
  1428. mutex_init(&bfregi->lock);
  1429. bfregi->lib_uar_4k = lib_uar_4k;
  1430. bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
  1431. GFP_KERNEL);
  1432. if (!bfregi->count) {
  1433. err = -ENOMEM;
  1434. goto out_ctx;
  1435. }
  1436. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1437. sizeof(*bfregi->sys_pages),
  1438. GFP_KERNEL);
  1439. if (!bfregi->sys_pages) {
  1440. err = -ENOMEM;
  1441. goto out_count;
  1442. }
  1443. err = allocate_uars(dev, context);
  1444. if (err)
  1445. goto out_sys_pages;
  1446. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1447. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1448. #endif
  1449. err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
  1450. if (err)
  1451. goto out_uars;
  1452. if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX) {
  1453. /* Block DEVX on Infiniband as of SELinux */
  1454. if (mlx5_ib_port_link_layer(ibdev, 1) != IB_LINK_LAYER_ETHERNET) {
  1455. err = -EPERM;
  1456. goto out_td;
  1457. }
  1458. err = mlx5_ib_devx_create(dev, context);
  1459. if (err)
  1460. goto out_td;
  1461. }
  1462. if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) {
  1463. err = mlx5_cmd_dump_fill_mkey(dev->mdev, &dump_fill_mkey);
  1464. if (err)
  1465. goto out_mdev;
  1466. }
  1467. INIT_LIST_HEAD(&context->vma_private_list);
  1468. mutex_init(&context->vma_private_list_mutex);
  1469. INIT_LIST_HEAD(&context->db_page_list);
  1470. mutex_init(&context->db_page_mutex);
  1471. resp.tot_bfregs = req.total_num_bfregs;
  1472. resp.num_ports = dev->num_ports;
  1473. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1474. resp.response_length += sizeof(resp.cqe_version);
  1475. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1476. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1477. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1478. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1479. }
  1480. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1481. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1482. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1483. resp.eth_min_inline++;
  1484. }
  1485. resp.response_length += sizeof(resp.eth_min_inline);
  1486. }
  1487. if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
  1488. if (mdev->clock_info)
  1489. resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
  1490. resp.response_length += sizeof(resp.clock_info_versions);
  1491. }
  1492. /*
  1493. * We don't want to expose information from the PCI bar that is located
  1494. * after 4096 bytes, so if the arch only supports larger pages, let's
  1495. * pretend we don't support reading the HCA's core clock. This is also
  1496. * forced by mmap function.
  1497. */
  1498. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1499. if (PAGE_SIZE <= 4096) {
  1500. resp.comp_mask |=
  1501. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1502. resp.hca_core_clock_offset =
  1503. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1504. }
  1505. resp.response_length += sizeof(resp.hca_core_clock_offset);
  1506. }
  1507. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1508. resp.response_length += sizeof(resp.log_uar_size);
  1509. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1510. resp.response_length += sizeof(resp.num_uars_per_page);
  1511. if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
  1512. resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
  1513. resp.response_length += sizeof(resp.num_dyn_bfregs);
  1514. }
  1515. if (field_avail(typeof(resp), dump_fill_mkey, udata->outlen)) {
  1516. if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) {
  1517. resp.dump_fill_mkey = dump_fill_mkey;
  1518. resp.comp_mask |=
  1519. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY;
  1520. }
  1521. resp.response_length += sizeof(resp.dump_fill_mkey);
  1522. }
  1523. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1524. if (err)
  1525. goto out_mdev;
  1526. bfregi->ver = ver;
  1527. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1528. context->cqe_version = resp.cqe_version;
  1529. context->lib_caps = req.lib_caps;
  1530. print_lib_caps(dev, context->lib_caps);
  1531. if (mlx5_lag_is_active(dev->mdev)) {
  1532. u8 port = mlx5_core_native_port_num(dev->mdev);
  1533. atomic_set(&context->tx_port_affinity,
  1534. atomic_add_return(
  1535. 1, &dev->roce[port].tx_port_affinity));
  1536. }
  1537. return &context->ibucontext;
  1538. out_mdev:
  1539. if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX)
  1540. mlx5_ib_devx_destroy(dev, context);
  1541. out_td:
  1542. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1543. out_uars:
  1544. deallocate_uars(dev, context);
  1545. out_sys_pages:
  1546. kfree(bfregi->sys_pages);
  1547. out_count:
  1548. kfree(bfregi->count);
  1549. out_ctx:
  1550. kfree(context);
  1551. return ERR_PTR(err);
  1552. }
  1553. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1554. {
  1555. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1556. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1557. struct mlx5_bfreg_info *bfregi;
  1558. if (context->devx_uid)
  1559. mlx5_ib_devx_destroy(dev, context);
  1560. bfregi = &context->bfregi;
  1561. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1562. deallocate_uars(dev, context);
  1563. kfree(bfregi->sys_pages);
  1564. kfree(bfregi->count);
  1565. kfree(context);
  1566. return 0;
  1567. }
  1568. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1569. int uar_idx)
  1570. {
  1571. int fw_uars_per_page;
  1572. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1573. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
  1574. }
  1575. static int get_command(unsigned long offset)
  1576. {
  1577. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1578. }
  1579. static int get_arg(unsigned long offset)
  1580. {
  1581. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1582. }
  1583. static int get_index(unsigned long offset)
  1584. {
  1585. return get_arg(offset);
  1586. }
  1587. /* Index resides in an extra byte to enable larger values than 255 */
  1588. static int get_extended_index(unsigned long offset)
  1589. {
  1590. return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
  1591. }
  1592. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1593. {
  1594. /* vma_open is called when a new VMA is created on top of our VMA. This
  1595. * is done through either mremap flow or split_vma (usually due to
  1596. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1597. * as this VMA is strongly hardware related. Therefore we set the
  1598. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1599. * calling us again and trying to do incorrect actions. We assume that
  1600. * the original VMA size is exactly a single page, and therefore all
  1601. * "splitting" operation will not happen to it.
  1602. */
  1603. area->vm_ops = NULL;
  1604. }
  1605. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1606. {
  1607. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1608. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1609. * file itself is closed, therefore no sync is needed with the regular
  1610. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1611. * However need a sync with accessing the vma as part of
  1612. * mlx5_ib_disassociate_ucontext.
  1613. * The close operation is usually called under mm->mmap_sem except when
  1614. * process is exiting.
  1615. * The exiting case is handled explicitly as part of
  1616. * mlx5_ib_disassociate_ucontext.
  1617. */
  1618. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1619. /* setting the vma context pointer to null in the mlx5_ib driver's
  1620. * private data, to protect a race condition in
  1621. * mlx5_ib_disassociate_ucontext().
  1622. */
  1623. mlx5_ib_vma_priv_data->vma = NULL;
  1624. mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1625. list_del(&mlx5_ib_vma_priv_data->list);
  1626. mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1627. kfree(mlx5_ib_vma_priv_data);
  1628. }
  1629. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1630. .open = mlx5_ib_vma_open,
  1631. .close = mlx5_ib_vma_close
  1632. };
  1633. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1634. struct mlx5_ib_ucontext *ctx)
  1635. {
  1636. struct mlx5_ib_vma_private_data *vma_prv;
  1637. struct list_head *vma_head = &ctx->vma_private_list;
  1638. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1639. if (!vma_prv)
  1640. return -ENOMEM;
  1641. vma_prv->vma = vma;
  1642. vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
  1643. vma->vm_private_data = vma_prv;
  1644. vma->vm_ops = &mlx5_ib_vm_ops;
  1645. mutex_lock(&ctx->vma_private_list_mutex);
  1646. list_add(&vma_prv->list, vma_head);
  1647. mutex_unlock(&ctx->vma_private_list_mutex);
  1648. return 0;
  1649. }
  1650. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1651. {
  1652. struct vm_area_struct *vma;
  1653. struct mlx5_ib_vma_private_data *vma_private, *n;
  1654. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1655. mutex_lock(&context->vma_private_list_mutex);
  1656. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1657. list) {
  1658. vma = vma_private->vma;
  1659. zap_vma_ptes(vma, vma->vm_start, PAGE_SIZE);
  1660. /* context going to be destroyed, should
  1661. * not access ops any more.
  1662. */
  1663. vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
  1664. vma->vm_ops = NULL;
  1665. list_del(&vma_private->list);
  1666. kfree(vma_private);
  1667. }
  1668. mutex_unlock(&context->vma_private_list_mutex);
  1669. }
  1670. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1671. {
  1672. switch (cmd) {
  1673. case MLX5_IB_MMAP_WC_PAGE:
  1674. return "WC";
  1675. case MLX5_IB_MMAP_REGULAR_PAGE:
  1676. return "best effort WC";
  1677. case MLX5_IB_MMAP_NC_PAGE:
  1678. return "NC";
  1679. case MLX5_IB_MMAP_DEVICE_MEM:
  1680. return "Device Memory";
  1681. default:
  1682. return NULL;
  1683. }
  1684. }
  1685. static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
  1686. struct vm_area_struct *vma,
  1687. struct mlx5_ib_ucontext *context)
  1688. {
  1689. phys_addr_t pfn;
  1690. int err;
  1691. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1692. return -EINVAL;
  1693. if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
  1694. return -EOPNOTSUPP;
  1695. if (vma->vm_flags & VM_WRITE)
  1696. return -EPERM;
  1697. vma->vm_flags &= ~VM_MAYWRITE;
  1698. if (!dev->mdev->clock_info_page)
  1699. return -EOPNOTSUPP;
  1700. pfn = page_to_pfn(dev->mdev->clock_info_page);
  1701. err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
  1702. vma->vm_page_prot);
  1703. if (err)
  1704. return err;
  1705. return mlx5_ib_set_vma_data(vma, context);
  1706. }
  1707. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1708. struct vm_area_struct *vma,
  1709. struct mlx5_ib_ucontext *context)
  1710. {
  1711. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1712. int err;
  1713. unsigned long idx;
  1714. phys_addr_t pfn;
  1715. pgprot_t prot;
  1716. u32 bfreg_dyn_idx = 0;
  1717. u32 uar_index;
  1718. int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
  1719. int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
  1720. bfregi->num_static_sys_pages;
  1721. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1722. return -EINVAL;
  1723. if (dyn_uar)
  1724. idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
  1725. else
  1726. idx = get_index(vma->vm_pgoff);
  1727. if (idx >= max_valid_idx) {
  1728. mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
  1729. idx, max_valid_idx);
  1730. return -EINVAL;
  1731. }
  1732. switch (cmd) {
  1733. case MLX5_IB_MMAP_WC_PAGE:
  1734. case MLX5_IB_MMAP_ALLOC_WC:
  1735. /* Some architectures don't support WC memory */
  1736. #if defined(CONFIG_X86)
  1737. if (!pat_enabled())
  1738. return -EPERM;
  1739. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1740. return -EPERM;
  1741. #endif
  1742. /* fall through */
  1743. case MLX5_IB_MMAP_REGULAR_PAGE:
  1744. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1745. prot = pgprot_writecombine(vma->vm_page_prot);
  1746. break;
  1747. case MLX5_IB_MMAP_NC_PAGE:
  1748. prot = pgprot_noncached(vma->vm_page_prot);
  1749. break;
  1750. default:
  1751. return -EINVAL;
  1752. }
  1753. if (dyn_uar) {
  1754. int uars_per_page;
  1755. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1756. bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
  1757. if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
  1758. mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
  1759. bfreg_dyn_idx, bfregi->total_num_bfregs);
  1760. return -EINVAL;
  1761. }
  1762. mutex_lock(&bfregi->lock);
  1763. /* Fail if uar already allocated, first bfreg index of each
  1764. * page holds its count.
  1765. */
  1766. if (bfregi->count[bfreg_dyn_idx]) {
  1767. mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
  1768. mutex_unlock(&bfregi->lock);
  1769. return -EINVAL;
  1770. }
  1771. bfregi->count[bfreg_dyn_idx]++;
  1772. mutex_unlock(&bfregi->lock);
  1773. err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
  1774. if (err) {
  1775. mlx5_ib_warn(dev, "UAR alloc failed\n");
  1776. goto free_bfreg;
  1777. }
  1778. } else {
  1779. uar_index = bfregi->sys_pages[idx];
  1780. }
  1781. pfn = uar_index2pfn(dev, uar_index);
  1782. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1783. vma->vm_page_prot = prot;
  1784. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1785. PAGE_SIZE, vma->vm_page_prot);
  1786. if (err) {
  1787. mlx5_ib_err(dev,
  1788. "io_remap_pfn_range failed with error=%d, mmap_cmd=%s\n",
  1789. err, mmap_cmd2str(cmd));
  1790. err = -EAGAIN;
  1791. goto err;
  1792. }
  1793. err = mlx5_ib_set_vma_data(vma, context);
  1794. if (err)
  1795. goto err;
  1796. if (dyn_uar)
  1797. bfregi->sys_pages[idx] = uar_index;
  1798. return 0;
  1799. err:
  1800. if (!dyn_uar)
  1801. return err;
  1802. mlx5_cmd_free_uar(dev->mdev, idx);
  1803. free_bfreg:
  1804. mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
  1805. return err;
  1806. }
  1807. static int dm_mmap(struct ib_ucontext *context, struct vm_area_struct *vma)
  1808. {
  1809. struct mlx5_ib_ucontext *mctx = to_mucontext(context);
  1810. struct mlx5_ib_dev *dev = to_mdev(context->device);
  1811. u16 page_idx = get_extended_index(vma->vm_pgoff);
  1812. size_t map_size = vma->vm_end - vma->vm_start;
  1813. u32 npages = map_size >> PAGE_SHIFT;
  1814. phys_addr_t pfn;
  1815. pgprot_t prot;
  1816. if (find_next_zero_bit(mctx->dm_pages, page_idx + npages, page_idx) !=
  1817. page_idx + npages)
  1818. return -EINVAL;
  1819. pfn = ((pci_resource_start(dev->mdev->pdev, 0) +
  1820. MLX5_CAP64_DEV_MEM(dev->mdev, memic_bar_start_addr)) >>
  1821. PAGE_SHIFT) +
  1822. page_idx;
  1823. prot = pgprot_writecombine(vma->vm_page_prot);
  1824. vma->vm_page_prot = prot;
  1825. if (io_remap_pfn_range(vma, vma->vm_start, pfn, map_size,
  1826. vma->vm_page_prot))
  1827. return -EAGAIN;
  1828. return mlx5_ib_set_vma_data(vma, mctx);
  1829. }
  1830. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1831. {
  1832. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1833. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1834. unsigned long command;
  1835. phys_addr_t pfn;
  1836. command = get_command(vma->vm_pgoff);
  1837. switch (command) {
  1838. case MLX5_IB_MMAP_WC_PAGE:
  1839. case MLX5_IB_MMAP_NC_PAGE:
  1840. case MLX5_IB_MMAP_REGULAR_PAGE:
  1841. case MLX5_IB_MMAP_ALLOC_WC:
  1842. return uar_mmap(dev, command, vma, context);
  1843. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1844. return -ENOSYS;
  1845. case MLX5_IB_MMAP_CORE_CLOCK:
  1846. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1847. return -EINVAL;
  1848. if (vma->vm_flags & VM_WRITE)
  1849. return -EPERM;
  1850. vma->vm_flags &= ~VM_MAYWRITE;
  1851. /* Don't expose to user-space information it shouldn't have */
  1852. if (PAGE_SIZE > 4096)
  1853. return -EOPNOTSUPP;
  1854. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1855. pfn = (dev->mdev->iseg_base +
  1856. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1857. PAGE_SHIFT;
  1858. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1859. PAGE_SIZE, vma->vm_page_prot))
  1860. return -EAGAIN;
  1861. break;
  1862. case MLX5_IB_MMAP_CLOCK_INFO:
  1863. return mlx5_ib_mmap_clock_info_page(dev, vma, context);
  1864. case MLX5_IB_MMAP_DEVICE_MEM:
  1865. return dm_mmap(ibcontext, vma);
  1866. default:
  1867. return -EINVAL;
  1868. }
  1869. return 0;
  1870. }
  1871. struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
  1872. struct ib_ucontext *context,
  1873. struct ib_dm_alloc_attr *attr,
  1874. struct uverbs_attr_bundle *attrs)
  1875. {
  1876. u64 act_size = roundup(attr->length, MLX5_MEMIC_BASE_SIZE);
  1877. struct mlx5_memic *memic = &to_mdev(ibdev)->memic;
  1878. phys_addr_t memic_addr;
  1879. struct mlx5_ib_dm *dm;
  1880. u64 start_offset;
  1881. u32 page_idx;
  1882. int err;
  1883. dm = kzalloc(sizeof(*dm), GFP_KERNEL);
  1884. if (!dm)
  1885. return ERR_PTR(-ENOMEM);
  1886. mlx5_ib_dbg(to_mdev(ibdev), "alloc_memic req: user_length=0x%llx act_length=0x%llx log_alignment=%d\n",
  1887. attr->length, act_size, attr->alignment);
  1888. err = mlx5_cmd_alloc_memic(memic, &memic_addr,
  1889. act_size, attr->alignment);
  1890. if (err)
  1891. goto err_free;
  1892. start_offset = memic_addr & ~PAGE_MASK;
  1893. page_idx = (memic_addr - pci_resource_start(memic->dev->pdev, 0) -
  1894. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1895. PAGE_SHIFT;
  1896. err = uverbs_copy_to(attrs,
  1897. MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  1898. &start_offset, sizeof(start_offset));
  1899. if (err)
  1900. goto err_dealloc;
  1901. err = uverbs_copy_to(attrs,
  1902. MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  1903. &page_idx, sizeof(page_idx));
  1904. if (err)
  1905. goto err_dealloc;
  1906. bitmap_set(to_mucontext(context)->dm_pages, page_idx,
  1907. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1908. dm->dev_addr = memic_addr;
  1909. return &dm->ibdm;
  1910. err_dealloc:
  1911. mlx5_cmd_dealloc_memic(memic, memic_addr,
  1912. act_size);
  1913. err_free:
  1914. kfree(dm);
  1915. return ERR_PTR(err);
  1916. }
  1917. int mlx5_ib_dealloc_dm(struct ib_dm *ibdm)
  1918. {
  1919. struct mlx5_memic *memic = &to_mdev(ibdm->device)->memic;
  1920. struct mlx5_ib_dm *dm = to_mdm(ibdm);
  1921. u64 act_size = roundup(dm->ibdm.length, MLX5_MEMIC_BASE_SIZE);
  1922. u32 page_idx;
  1923. int ret;
  1924. ret = mlx5_cmd_dealloc_memic(memic, dm->dev_addr, act_size);
  1925. if (ret)
  1926. return ret;
  1927. page_idx = (dm->dev_addr - pci_resource_start(memic->dev->pdev, 0) -
  1928. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1929. PAGE_SHIFT;
  1930. bitmap_clear(to_mucontext(ibdm->uobject->context)->dm_pages,
  1931. page_idx,
  1932. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1933. kfree(dm);
  1934. return 0;
  1935. }
  1936. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1937. struct ib_ucontext *context,
  1938. struct ib_udata *udata)
  1939. {
  1940. struct mlx5_ib_alloc_pd_resp resp;
  1941. struct mlx5_ib_pd *pd;
  1942. int err;
  1943. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1944. if (!pd)
  1945. return ERR_PTR(-ENOMEM);
  1946. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1947. if (err) {
  1948. kfree(pd);
  1949. return ERR_PTR(err);
  1950. }
  1951. if (context) {
  1952. resp.pdn = pd->pdn;
  1953. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1954. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1955. kfree(pd);
  1956. return ERR_PTR(-EFAULT);
  1957. }
  1958. }
  1959. return &pd->ibpd;
  1960. }
  1961. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1962. {
  1963. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1964. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1965. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1966. kfree(mpd);
  1967. return 0;
  1968. }
  1969. enum {
  1970. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1971. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1972. MATCH_CRITERIA_ENABLE_INNER_BIT,
  1973. MATCH_CRITERIA_ENABLE_MISC2_BIT
  1974. };
  1975. #define HEADER_IS_ZERO(match_criteria, headers) \
  1976. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1977. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1978. static u8 get_match_criteria_enable(u32 *match_criteria)
  1979. {
  1980. u8 match_criteria_enable;
  1981. match_criteria_enable =
  1982. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1983. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1984. match_criteria_enable |=
  1985. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1986. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1987. match_criteria_enable |=
  1988. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1989. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1990. match_criteria_enable |=
  1991. (!HEADER_IS_ZERO(match_criteria, misc_parameters_2)) <<
  1992. MATCH_CRITERIA_ENABLE_MISC2_BIT;
  1993. return match_criteria_enable;
  1994. }
  1995. static int set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1996. {
  1997. u8 entry_mask;
  1998. u8 entry_val;
  1999. int err = 0;
  2000. if (!mask)
  2001. goto out;
  2002. entry_mask = MLX5_GET(fte_match_set_lyr_2_4, outer_c,
  2003. ip_protocol);
  2004. entry_val = MLX5_GET(fte_match_set_lyr_2_4, outer_v,
  2005. ip_protocol);
  2006. if (!entry_mask) {
  2007. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  2008. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  2009. goto out;
  2010. }
  2011. /* Don't override existing ip protocol */
  2012. if (mask != entry_mask || val != entry_val)
  2013. err = -EINVAL;
  2014. out:
  2015. return err;
  2016. }
  2017. static void set_flow_label(void *misc_c, void *misc_v, u32 mask, u32 val,
  2018. bool inner)
  2019. {
  2020. if (inner) {
  2021. MLX5_SET(fte_match_set_misc,
  2022. misc_c, inner_ipv6_flow_label, mask);
  2023. MLX5_SET(fte_match_set_misc,
  2024. misc_v, inner_ipv6_flow_label, val);
  2025. } else {
  2026. MLX5_SET(fte_match_set_misc,
  2027. misc_c, outer_ipv6_flow_label, mask);
  2028. MLX5_SET(fte_match_set_misc,
  2029. misc_v, outer_ipv6_flow_label, val);
  2030. }
  2031. }
  2032. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  2033. {
  2034. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  2035. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  2036. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  2037. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  2038. }
  2039. static int check_mpls_supp_fields(u32 field_support, const __be32 *set_mask)
  2040. {
  2041. if (MLX5_GET(fte_match_mpls, set_mask, mpls_label) &&
  2042. !(field_support & MLX5_FIELD_SUPPORT_MPLS_LABEL))
  2043. return -EOPNOTSUPP;
  2044. if (MLX5_GET(fte_match_mpls, set_mask, mpls_exp) &&
  2045. !(field_support & MLX5_FIELD_SUPPORT_MPLS_EXP))
  2046. return -EOPNOTSUPP;
  2047. if (MLX5_GET(fte_match_mpls, set_mask, mpls_s_bos) &&
  2048. !(field_support & MLX5_FIELD_SUPPORT_MPLS_S_BOS))
  2049. return -EOPNOTSUPP;
  2050. if (MLX5_GET(fte_match_mpls, set_mask, mpls_ttl) &&
  2051. !(field_support & MLX5_FIELD_SUPPORT_MPLS_TTL))
  2052. return -EOPNOTSUPP;
  2053. return 0;
  2054. }
  2055. #define LAST_ETH_FIELD vlan_tag
  2056. #define LAST_IB_FIELD sl
  2057. #define LAST_IPV4_FIELD tos
  2058. #define LAST_IPV6_FIELD traffic_class
  2059. #define LAST_TCP_UDP_FIELD src_port
  2060. #define LAST_TUNNEL_FIELD tunnel_id
  2061. #define LAST_FLOW_TAG_FIELD tag_id
  2062. #define LAST_DROP_FIELD size
  2063. #define LAST_COUNTERS_FIELD counters
  2064. /* Field is the last supported field */
  2065. #define FIELDS_NOT_SUPPORTED(filter, field)\
  2066. memchr_inv((void *)&filter.field +\
  2067. sizeof(filter.field), 0,\
  2068. sizeof(filter) -\
  2069. offsetof(typeof(filter), field) -\
  2070. sizeof(filter.field))
  2071. static int parse_flow_flow_action(const union ib_flow_spec *ib_spec,
  2072. const struct ib_flow_attr *flow_attr,
  2073. struct mlx5_flow_act *action)
  2074. {
  2075. struct mlx5_ib_flow_action *maction = to_mflow_act(ib_spec->action.act);
  2076. switch (maction->ib_action.type) {
  2077. case IB_FLOW_ACTION_ESP:
  2078. /* Currently only AES_GCM keymat is supported by the driver */
  2079. action->esp_id = (uintptr_t)maction->esp_aes_gcm.ctx;
  2080. action->action |= flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS ?
  2081. MLX5_FLOW_CONTEXT_ACTION_ENCRYPT :
  2082. MLX5_FLOW_CONTEXT_ACTION_DECRYPT;
  2083. return 0;
  2084. default:
  2085. return -EOPNOTSUPP;
  2086. }
  2087. }
  2088. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  2089. u32 *match_v, const union ib_flow_spec *ib_spec,
  2090. const struct ib_flow_attr *flow_attr,
  2091. struct mlx5_flow_act *action, u32 prev_type)
  2092. {
  2093. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2094. misc_parameters);
  2095. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2096. misc_parameters);
  2097. void *misc_params2_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2098. misc_parameters_2);
  2099. void *misc_params2_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2100. misc_parameters_2);
  2101. void *headers_c;
  2102. void *headers_v;
  2103. int match_ipv;
  2104. int ret;
  2105. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2106. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2107. inner_headers);
  2108. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2109. inner_headers);
  2110. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2111. ft_field_support.inner_ip_version);
  2112. } else {
  2113. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2114. outer_headers);
  2115. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2116. outer_headers);
  2117. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2118. ft_field_support.outer_ip_version);
  2119. }
  2120. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  2121. case IB_FLOW_SPEC_ETH:
  2122. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  2123. return -EOPNOTSUPP;
  2124. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2125. dmac_47_16),
  2126. ib_spec->eth.mask.dst_mac);
  2127. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2128. dmac_47_16),
  2129. ib_spec->eth.val.dst_mac);
  2130. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2131. smac_47_16),
  2132. ib_spec->eth.mask.src_mac);
  2133. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2134. smac_47_16),
  2135. ib_spec->eth.val.src_mac);
  2136. if (ib_spec->eth.mask.vlan_tag) {
  2137. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2138. cvlan_tag, 1);
  2139. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2140. cvlan_tag, 1);
  2141. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2142. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  2143. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2144. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  2145. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2146. first_cfi,
  2147. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  2148. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2149. first_cfi,
  2150. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  2151. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2152. first_prio,
  2153. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  2154. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2155. first_prio,
  2156. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  2157. }
  2158. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2159. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  2160. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2161. ethertype, ntohs(ib_spec->eth.val.ether_type));
  2162. break;
  2163. case IB_FLOW_SPEC_IPV4:
  2164. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  2165. return -EOPNOTSUPP;
  2166. if (match_ipv) {
  2167. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2168. ip_version, 0xf);
  2169. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2170. ip_version, MLX5_FS_IPV4_VERSION);
  2171. } else {
  2172. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2173. ethertype, 0xffff);
  2174. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2175. ethertype, ETH_P_IP);
  2176. }
  2177. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2178. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2179. &ib_spec->ipv4.mask.src_ip,
  2180. sizeof(ib_spec->ipv4.mask.src_ip));
  2181. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2182. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2183. &ib_spec->ipv4.val.src_ip,
  2184. sizeof(ib_spec->ipv4.val.src_ip));
  2185. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2186. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2187. &ib_spec->ipv4.mask.dst_ip,
  2188. sizeof(ib_spec->ipv4.mask.dst_ip));
  2189. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2190. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2191. &ib_spec->ipv4.val.dst_ip,
  2192. sizeof(ib_spec->ipv4.val.dst_ip));
  2193. set_tos(headers_c, headers_v,
  2194. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  2195. if (set_proto(headers_c, headers_v,
  2196. ib_spec->ipv4.mask.proto,
  2197. ib_spec->ipv4.val.proto))
  2198. return -EINVAL;
  2199. break;
  2200. case IB_FLOW_SPEC_IPV6:
  2201. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  2202. return -EOPNOTSUPP;
  2203. if (match_ipv) {
  2204. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2205. ip_version, 0xf);
  2206. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2207. ip_version, MLX5_FS_IPV6_VERSION);
  2208. } else {
  2209. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2210. ethertype, 0xffff);
  2211. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2212. ethertype, ETH_P_IPV6);
  2213. }
  2214. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2215. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2216. &ib_spec->ipv6.mask.src_ip,
  2217. sizeof(ib_spec->ipv6.mask.src_ip));
  2218. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2219. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2220. &ib_spec->ipv6.val.src_ip,
  2221. sizeof(ib_spec->ipv6.val.src_ip));
  2222. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2223. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2224. &ib_spec->ipv6.mask.dst_ip,
  2225. sizeof(ib_spec->ipv6.mask.dst_ip));
  2226. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2227. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2228. &ib_spec->ipv6.val.dst_ip,
  2229. sizeof(ib_spec->ipv6.val.dst_ip));
  2230. set_tos(headers_c, headers_v,
  2231. ib_spec->ipv6.mask.traffic_class,
  2232. ib_spec->ipv6.val.traffic_class);
  2233. if (set_proto(headers_c, headers_v,
  2234. ib_spec->ipv6.mask.next_hdr,
  2235. ib_spec->ipv6.val.next_hdr))
  2236. return -EINVAL;
  2237. set_flow_label(misc_params_c, misc_params_v,
  2238. ntohl(ib_spec->ipv6.mask.flow_label),
  2239. ntohl(ib_spec->ipv6.val.flow_label),
  2240. ib_spec->type & IB_FLOW_SPEC_INNER);
  2241. break;
  2242. case IB_FLOW_SPEC_ESP:
  2243. if (ib_spec->esp.mask.seq)
  2244. return -EOPNOTSUPP;
  2245. MLX5_SET(fte_match_set_misc, misc_params_c, outer_esp_spi,
  2246. ntohl(ib_spec->esp.mask.spi));
  2247. MLX5_SET(fte_match_set_misc, misc_params_v, outer_esp_spi,
  2248. ntohl(ib_spec->esp.val.spi));
  2249. break;
  2250. case IB_FLOW_SPEC_TCP:
  2251. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2252. LAST_TCP_UDP_FIELD))
  2253. return -EOPNOTSUPP;
  2254. if (set_proto(headers_c, headers_v, 0xff, IPPROTO_TCP))
  2255. return -EINVAL;
  2256. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  2257. ntohs(ib_spec->tcp_udp.mask.src_port));
  2258. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  2259. ntohs(ib_spec->tcp_udp.val.src_port));
  2260. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  2261. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2262. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  2263. ntohs(ib_spec->tcp_udp.val.dst_port));
  2264. break;
  2265. case IB_FLOW_SPEC_UDP:
  2266. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2267. LAST_TCP_UDP_FIELD))
  2268. return -EOPNOTSUPP;
  2269. if (set_proto(headers_c, headers_v, 0xff, IPPROTO_UDP))
  2270. return -EINVAL;
  2271. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  2272. ntohs(ib_spec->tcp_udp.mask.src_port));
  2273. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  2274. ntohs(ib_spec->tcp_udp.val.src_port));
  2275. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  2276. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2277. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  2278. ntohs(ib_spec->tcp_udp.val.dst_port));
  2279. break;
  2280. case IB_FLOW_SPEC_GRE:
  2281. if (ib_spec->gre.mask.c_ks_res0_ver)
  2282. return -EOPNOTSUPP;
  2283. if (set_proto(headers_c, headers_v, 0xff, IPPROTO_GRE))
  2284. return -EINVAL;
  2285. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2286. 0xff);
  2287. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2288. IPPROTO_GRE);
  2289. MLX5_SET(fte_match_set_misc, misc_params_c, gre_protocol,
  2290. ntohs(ib_spec->gre.mask.protocol));
  2291. MLX5_SET(fte_match_set_misc, misc_params_v, gre_protocol,
  2292. ntohs(ib_spec->gre.val.protocol));
  2293. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_c,
  2294. gre_key_h),
  2295. &ib_spec->gre.mask.key,
  2296. sizeof(ib_spec->gre.mask.key));
  2297. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_v,
  2298. gre_key_h),
  2299. &ib_spec->gre.val.key,
  2300. sizeof(ib_spec->gre.val.key));
  2301. break;
  2302. case IB_FLOW_SPEC_MPLS:
  2303. switch (prev_type) {
  2304. case IB_FLOW_SPEC_UDP:
  2305. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2306. ft_field_support.outer_first_mpls_over_udp),
  2307. &ib_spec->mpls.mask.tag))
  2308. return -EOPNOTSUPP;
  2309. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2310. outer_first_mpls_over_udp),
  2311. &ib_spec->mpls.val.tag,
  2312. sizeof(ib_spec->mpls.val.tag));
  2313. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2314. outer_first_mpls_over_udp),
  2315. &ib_spec->mpls.mask.tag,
  2316. sizeof(ib_spec->mpls.mask.tag));
  2317. break;
  2318. case IB_FLOW_SPEC_GRE:
  2319. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2320. ft_field_support.outer_first_mpls_over_gre),
  2321. &ib_spec->mpls.mask.tag))
  2322. return -EOPNOTSUPP;
  2323. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2324. outer_first_mpls_over_gre),
  2325. &ib_spec->mpls.val.tag,
  2326. sizeof(ib_spec->mpls.val.tag));
  2327. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2328. outer_first_mpls_over_gre),
  2329. &ib_spec->mpls.mask.tag,
  2330. sizeof(ib_spec->mpls.mask.tag));
  2331. break;
  2332. default:
  2333. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2334. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2335. ft_field_support.inner_first_mpls),
  2336. &ib_spec->mpls.mask.tag))
  2337. return -EOPNOTSUPP;
  2338. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2339. inner_first_mpls),
  2340. &ib_spec->mpls.val.tag,
  2341. sizeof(ib_spec->mpls.val.tag));
  2342. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2343. inner_first_mpls),
  2344. &ib_spec->mpls.mask.tag,
  2345. sizeof(ib_spec->mpls.mask.tag));
  2346. } else {
  2347. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2348. ft_field_support.outer_first_mpls),
  2349. &ib_spec->mpls.mask.tag))
  2350. return -EOPNOTSUPP;
  2351. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2352. outer_first_mpls),
  2353. &ib_spec->mpls.val.tag,
  2354. sizeof(ib_spec->mpls.val.tag));
  2355. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2356. outer_first_mpls),
  2357. &ib_spec->mpls.mask.tag,
  2358. sizeof(ib_spec->mpls.mask.tag));
  2359. }
  2360. }
  2361. break;
  2362. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  2363. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  2364. LAST_TUNNEL_FIELD))
  2365. return -EOPNOTSUPP;
  2366. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  2367. ntohl(ib_spec->tunnel.mask.tunnel_id));
  2368. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  2369. ntohl(ib_spec->tunnel.val.tunnel_id));
  2370. break;
  2371. case IB_FLOW_SPEC_ACTION_TAG:
  2372. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  2373. LAST_FLOW_TAG_FIELD))
  2374. return -EOPNOTSUPP;
  2375. if (ib_spec->flow_tag.tag_id >= BIT(24))
  2376. return -EINVAL;
  2377. action->flow_tag = ib_spec->flow_tag.tag_id;
  2378. action->has_flow_tag = true;
  2379. break;
  2380. case IB_FLOW_SPEC_ACTION_DROP:
  2381. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  2382. LAST_DROP_FIELD))
  2383. return -EOPNOTSUPP;
  2384. action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
  2385. break;
  2386. case IB_FLOW_SPEC_ACTION_HANDLE:
  2387. ret = parse_flow_flow_action(ib_spec, flow_attr, action);
  2388. if (ret)
  2389. return ret;
  2390. break;
  2391. case IB_FLOW_SPEC_ACTION_COUNT:
  2392. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_count,
  2393. LAST_COUNTERS_FIELD))
  2394. return -EOPNOTSUPP;
  2395. /* for now support only one counters spec per flow */
  2396. if (action->action & MLX5_FLOW_CONTEXT_ACTION_COUNT)
  2397. return -EINVAL;
  2398. action->counters = ib_spec->flow_count.counters;
  2399. action->action |= MLX5_FLOW_CONTEXT_ACTION_COUNT;
  2400. break;
  2401. default:
  2402. return -EINVAL;
  2403. }
  2404. return 0;
  2405. }
  2406. /* If a flow could catch both multicast and unicast packets,
  2407. * it won't fall into the multicast flow steering table and this rule
  2408. * could steal other multicast packets.
  2409. */
  2410. static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
  2411. {
  2412. union ib_flow_spec *flow_spec;
  2413. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  2414. ib_attr->num_of_specs < 1)
  2415. return false;
  2416. flow_spec = (union ib_flow_spec *)(ib_attr + 1);
  2417. if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
  2418. struct ib_flow_spec_ipv4 *ipv4_spec;
  2419. ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
  2420. if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
  2421. return true;
  2422. return false;
  2423. }
  2424. if (flow_spec->type == IB_FLOW_SPEC_ETH) {
  2425. struct ib_flow_spec_eth *eth_spec;
  2426. eth_spec = (struct ib_flow_spec_eth *)flow_spec;
  2427. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  2428. is_multicast_ether_addr(eth_spec->val.dst_mac);
  2429. }
  2430. return false;
  2431. }
  2432. enum valid_spec {
  2433. VALID_SPEC_INVALID,
  2434. VALID_SPEC_VALID,
  2435. VALID_SPEC_NA,
  2436. };
  2437. static enum valid_spec
  2438. is_valid_esp_aes_gcm(struct mlx5_core_dev *mdev,
  2439. const struct mlx5_flow_spec *spec,
  2440. const struct mlx5_flow_act *flow_act,
  2441. bool egress)
  2442. {
  2443. const u32 *match_c = spec->match_criteria;
  2444. bool is_crypto =
  2445. (flow_act->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT |
  2446. MLX5_FLOW_CONTEXT_ACTION_DECRYPT));
  2447. bool is_ipsec = mlx5_fs_is_ipsec_flow(match_c);
  2448. bool is_drop = flow_act->action & MLX5_FLOW_CONTEXT_ACTION_DROP;
  2449. /*
  2450. * Currently only crypto is supported in egress, when regular egress
  2451. * rules would be supported, always return VALID_SPEC_NA.
  2452. */
  2453. if (!is_crypto)
  2454. return egress ? VALID_SPEC_INVALID : VALID_SPEC_NA;
  2455. return is_crypto && is_ipsec &&
  2456. (!egress || (!is_drop && !flow_act->has_flow_tag)) ?
  2457. VALID_SPEC_VALID : VALID_SPEC_INVALID;
  2458. }
  2459. static bool is_valid_spec(struct mlx5_core_dev *mdev,
  2460. const struct mlx5_flow_spec *spec,
  2461. const struct mlx5_flow_act *flow_act,
  2462. bool egress)
  2463. {
  2464. /* We curretly only support ipsec egress flow */
  2465. return is_valid_esp_aes_gcm(mdev, spec, flow_act, egress) != VALID_SPEC_INVALID;
  2466. }
  2467. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  2468. const struct ib_flow_attr *flow_attr,
  2469. bool check_inner)
  2470. {
  2471. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  2472. int match_ipv = check_inner ?
  2473. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2474. ft_field_support.inner_ip_version) :
  2475. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2476. ft_field_support.outer_ip_version);
  2477. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  2478. bool ipv4_spec_valid, ipv6_spec_valid;
  2479. unsigned int ip_spec_type = 0;
  2480. bool has_ethertype = false;
  2481. unsigned int spec_index;
  2482. bool mask_valid = true;
  2483. u16 eth_type = 0;
  2484. bool type_valid;
  2485. /* Validate that ethertype is correct */
  2486. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2487. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  2488. ib_spec->eth.mask.ether_type) {
  2489. mask_valid = (ib_spec->eth.mask.ether_type ==
  2490. htons(0xffff));
  2491. has_ethertype = true;
  2492. eth_type = ntohs(ib_spec->eth.val.ether_type);
  2493. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  2494. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  2495. ip_spec_type = ib_spec->type;
  2496. }
  2497. ib_spec = (void *)ib_spec + ib_spec->size;
  2498. }
  2499. type_valid = (!has_ethertype) || (!ip_spec_type);
  2500. if (!type_valid && mask_valid) {
  2501. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  2502. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  2503. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  2504. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  2505. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  2506. (((eth_type == ETH_P_MPLS_UC) ||
  2507. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  2508. }
  2509. return type_valid;
  2510. }
  2511. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  2512. const struct ib_flow_attr *flow_attr)
  2513. {
  2514. return is_valid_ethertype(mdev, flow_attr, false) &&
  2515. is_valid_ethertype(mdev, flow_attr, true);
  2516. }
  2517. static void put_flow_table(struct mlx5_ib_dev *dev,
  2518. struct mlx5_ib_flow_prio *prio, bool ft_added)
  2519. {
  2520. prio->refcount -= !!ft_added;
  2521. if (!prio->refcount) {
  2522. mlx5_destroy_flow_table(prio->flow_table);
  2523. prio->flow_table = NULL;
  2524. }
  2525. }
  2526. static void counters_clear_description(struct ib_counters *counters)
  2527. {
  2528. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  2529. mutex_lock(&mcounters->mcntrs_mutex);
  2530. kfree(mcounters->counters_data);
  2531. mcounters->counters_data = NULL;
  2532. mcounters->cntrs_max_index = 0;
  2533. mutex_unlock(&mcounters->mcntrs_mutex);
  2534. }
  2535. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  2536. {
  2537. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  2538. struct mlx5_ib_flow_handler,
  2539. ibflow);
  2540. struct mlx5_ib_flow_handler *iter, *tmp;
  2541. struct mlx5_ib_dev *dev = handler->dev;
  2542. mutex_lock(&dev->flow_db->lock);
  2543. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  2544. mlx5_del_flow_rules(iter->rule);
  2545. put_flow_table(dev, iter->prio, true);
  2546. list_del(&iter->list);
  2547. kfree(iter);
  2548. }
  2549. mlx5_del_flow_rules(handler->rule);
  2550. put_flow_table(dev, handler->prio, true);
  2551. if (handler->ibcounters &&
  2552. atomic_read(&handler->ibcounters->usecnt) == 1)
  2553. counters_clear_description(handler->ibcounters);
  2554. mutex_unlock(&dev->flow_db->lock);
  2555. if (handler->flow_matcher)
  2556. atomic_dec(&handler->flow_matcher->usecnt);
  2557. kfree(handler);
  2558. return 0;
  2559. }
  2560. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  2561. {
  2562. priority *= 2;
  2563. if (!dont_trap)
  2564. priority++;
  2565. return priority;
  2566. }
  2567. enum flow_table_type {
  2568. MLX5_IB_FT_RX,
  2569. MLX5_IB_FT_TX
  2570. };
  2571. #define MLX5_FS_MAX_TYPES 6
  2572. #define MLX5_FS_MAX_ENTRIES BIT(16)
  2573. static struct mlx5_ib_flow_prio *_get_prio(struct mlx5_flow_namespace *ns,
  2574. struct mlx5_ib_flow_prio *prio,
  2575. int priority,
  2576. int num_entries, int num_groups)
  2577. {
  2578. struct mlx5_flow_table *ft;
  2579. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  2580. num_entries,
  2581. num_groups,
  2582. 0, 0);
  2583. if (IS_ERR(ft))
  2584. return ERR_CAST(ft);
  2585. prio->flow_table = ft;
  2586. prio->refcount = 0;
  2587. return prio;
  2588. }
  2589. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  2590. struct ib_flow_attr *flow_attr,
  2591. enum flow_table_type ft_type)
  2592. {
  2593. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  2594. struct mlx5_flow_namespace *ns = NULL;
  2595. struct mlx5_ib_flow_prio *prio;
  2596. struct mlx5_flow_table *ft;
  2597. int max_table_size;
  2598. int num_entries;
  2599. int num_groups;
  2600. int priority;
  2601. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2602. log_max_ft_size));
  2603. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2604. if (ft_type == MLX5_IB_FT_TX)
  2605. priority = 0;
  2606. else if (flow_is_multicast_only(flow_attr) &&
  2607. !dont_trap)
  2608. priority = MLX5_IB_FLOW_MCAST_PRIO;
  2609. else
  2610. priority = ib_prio_to_core_prio(flow_attr->priority,
  2611. dont_trap);
  2612. ns = mlx5_get_flow_namespace(dev->mdev,
  2613. ft_type == MLX5_IB_FT_TX ?
  2614. MLX5_FLOW_NAMESPACE_EGRESS :
  2615. MLX5_FLOW_NAMESPACE_BYPASS);
  2616. num_entries = MLX5_FS_MAX_ENTRIES;
  2617. num_groups = MLX5_FS_MAX_TYPES;
  2618. prio = &dev->flow_db->prios[priority];
  2619. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2620. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2621. ns = mlx5_get_flow_namespace(dev->mdev,
  2622. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  2623. build_leftovers_ft_param(&priority,
  2624. &num_entries,
  2625. &num_groups);
  2626. prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  2627. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2628. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  2629. allow_sniffer_and_nic_rx_shared_tir))
  2630. return ERR_PTR(-ENOTSUPP);
  2631. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  2632. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  2633. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  2634. prio = &dev->flow_db->sniffer[ft_type];
  2635. priority = 0;
  2636. num_entries = 1;
  2637. num_groups = 1;
  2638. }
  2639. if (!ns)
  2640. return ERR_PTR(-ENOTSUPP);
  2641. if (num_entries > max_table_size)
  2642. return ERR_PTR(-ENOMEM);
  2643. ft = prio->flow_table;
  2644. if (!ft)
  2645. return _get_prio(ns, prio, priority, num_entries, num_groups);
  2646. return prio;
  2647. }
  2648. static void set_underlay_qp(struct mlx5_ib_dev *dev,
  2649. struct mlx5_flow_spec *spec,
  2650. u32 underlay_qpn)
  2651. {
  2652. void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
  2653. spec->match_criteria,
  2654. misc_parameters);
  2655. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2656. misc_parameters);
  2657. if (underlay_qpn &&
  2658. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2659. ft_field_support.bth_dst_qp)) {
  2660. MLX5_SET(fte_match_set_misc,
  2661. misc_params_v, bth_dst_qp, underlay_qpn);
  2662. MLX5_SET(fte_match_set_misc,
  2663. misc_params_c, bth_dst_qp, 0xffffff);
  2664. }
  2665. }
  2666. static int read_flow_counters(struct ib_device *ibdev,
  2667. struct mlx5_read_counters_attr *read_attr)
  2668. {
  2669. struct mlx5_fc *fc = read_attr->hw_cntrs_hndl;
  2670. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2671. return mlx5_fc_query(dev->mdev, fc,
  2672. &read_attr->out[IB_COUNTER_PACKETS],
  2673. &read_attr->out[IB_COUNTER_BYTES]);
  2674. }
  2675. /* flow counters currently expose two counters packets and bytes */
  2676. #define FLOW_COUNTERS_NUM 2
  2677. static int counters_set_description(struct ib_counters *counters,
  2678. enum mlx5_ib_counters_type counters_type,
  2679. struct mlx5_ib_flow_counters_desc *desc_data,
  2680. u32 ncounters)
  2681. {
  2682. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  2683. u32 cntrs_max_index = 0;
  2684. int i;
  2685. if (counters_type != MLX5_IB_COUNTERS_FLOW)
  2686. return -EINVAL;
  2687. /* init the fields for the object */
  2688. mcounters->type = counters_type;
  2689. mcounters->read_counters = read_flow_counters;
  2690. mcounters->counters_num = FLOW_COUNTERS_NUM;
  2691. mcounters->ncounters = ncounters;
  2692. /* each counter entry have both description and index pair */
  2693. for (i = 0; i < ncounters; i++) {
  2694. if (desc_data[i].description > IB_COUNTER_BYTES)
  2695. return -EINVAL;
  2696. if (cntrs_max_index <= desc_data[i].index)
  2697. cntrs_max_index = desc_data[i].index + 1;
  2698. }
  2699. mutex_lock(&mcounters->mcntrs_mutex);
  2700. mcounters->counters_data = desc_data;
  2701. mcounters->cntrs_max_index = cntrs_max_index;
  2702. mutex_unlock(&mcounters->mcntrs_mutex);
  2703. return 0;
  2704. }
  2705. #define MAX_COUNTERS_NUM (USHRT_MAX / (sizeof(u32) * 2))
  2706. static int flow_counters_set_data(struct ib_counters *ibcounters,
  2707. struct mlx5_ib_create_flow *ucmd)
  2708. {
  2709. struct mlx5_ib_mcounters *mcounters = to_mcounters(ibcounters);
  2710. struct mlx5_ib_flow_counters_data *cntrs_data = NULL;
  2711. struct mlx5_ib_flow_counters_desc *desc_data = NULL;
  2712. bool hw_hndl = false;
  2713. int ret = 0;
  2714. if (ucmd && ucmd->ncounters_data != 0) {
  2715. cntrs_data = ucmd->data;
  2716. if (cntrs_data->ncounters > MAX_COUNTERS_NUM)
  2717. return -EINVAL;
  2718. desc_data = kcalloc(cntrs_data->ncounters,
  2719. sizeof(*desc_data),
  2720. GFP_KERNEL);
  2721. if (!desc_data)
  2722. return -ENOMEM;
  2723. if (copy_from_user(desc_data,
  2724. u64_to_user_ptr(cntrs_data->counters_data),
  2725. sizeof(*desc_data) * cntrs_data->ncounters)) {
  2726. ret = -EFAULT;
  2727. goto free;
  2728. }
  2729. }
  2730. if (!mcounters->hw_cntrs_hndl) {
  2731. mcounters->hw_cntrs_hndl = mlx5_fc_create(
  2732. to_mdev(ibcounters->device)->mdev, false);
  2733. if (IS_ERR(mcounters->hw_cntrs_hndl)) {
  2734. ret = PTR_ERR(mcounters->hw_cntrs_hndl);
  2735. goto free;
  2736. }
  2737. hw_hndl = true;
  2738. }
  2739. if (desc_data) {
  2740. /* counters already bound to at least one flow */
  2741. if (mcounters->cntrs_max_index) {
  2742. ret = -EINVAL;
  2743. goto free_hndl;
  2744. }
  2745. ret = counters_set_description(ibcounters,
  2746. MLX5_IB_COUNTERS_FLOW,
  2747. desc_data,
  2748. cntrs_data->ncounters);
  2749. if (ret)
  2750. goto free_hndl;
  2751. } else if (!mcounters->cntrs_max_index) {
  2752. /* counters not bound yet, must have udata passed */
  2753. ret = -EINVAL;
  2754. goto free_hndl;
  2755. }
  2756. return 0;
  2757. free_hndl:
  2758. if (hw_hndl) {
  2759. mlx5_fc_destroy(to_mdev(ibcounters->device)->mdev,
  2760. mcounters->hw_cntrs_hndl);
  2761. mcounters->hw_cntrs_hndl = NULL;
  2762. }
  2763. free:
  2764. kfree(desc_data);
  2765. return ret;
  2766. }
  2767. static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
  2768. struct mlx5_ib_flow_prio *ft_prio,
  2769. const struct ib_flow_attr *flow_attr,
  2770. struct mlx5_flow_destination *dst,
  2771. u32 underlay_qpn,
  2772. struct mlx5_ib_create_flow *ucmd)
  2773. {
  2774. struct mlx5_flow_table *ft = ft_prio->flow_table;
  2775. struct mlx5_ib_flow_handler *handler;
  2776. struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
  2777. struct mlx5_flow_spec *spec;
  2778. struct mlx5_flow_destination dest_arr[2] = {};
  2779. struct mlx5_flow_destination *rule_dst = dest_arr;
  2780. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  2781. unsigned int spec_index;
  2782. u32 prev_type = 0;
  2783. int err = 0;
  2784. int dest_num = 0;
  2785. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2786. if (!is_valid_attr(dev->mdev, flow_attr))
  2787. return ERR_PTR(-EINVAL);
  2788. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  2789. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  2790. if (!handler || !spec) {
  2791. err = -ENOMEM;
  2792. goto free;
  2793. }
  2794. INIT_LIST_HEAD(&handler->list);
  2795. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2796. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  2797. spec->match_value,
  2798. ib_flow, flow_attr, &flow_act,
  2799. prev_type);
  2800. if (err < 0)
  2801. goto free;
  2802. prev_type = ((union ib_flow_spec *)ib_flow)->type;
  2803. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  2804. }
  2805. if (dst && !(flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP)) {
  2806. memcpy(&dest_arr[0], dst, sizeof(*dst));
  2807. dest_num++;
  2808. }
  2809. if (!flow_is_multicast_only(flow_attr))
  2810. set_underlay_qp(dev, spec, underlay_qpn);
  2811. if (dev->rep) {
  2812. void *misc;
  2813. misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2814. misc_parameters);
  2815. MLX5_SET(fte_match_set_misc, misc, source_port,
  2816. dev->rep->vport);
  2817. misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
  2818. misc_parameters);
  2819. MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
  2820. }
  2821. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  2822. if (is_egress &&
  2823. !is_valid_spec(dev->mdev, spec, &flow_act, is_egress)) {
  2824. err = -EINVAL;
  2825. goto free;
  2826. }
  2827. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_COUNT) {
  2828. err = flow_counters_set_data(flow_act.counters, ucmd);
  2829. if (err)
  2830. goto free;
  2831. handler->ibcounters = flow_act.counters;
  2832. dest_arr[dest_num].type =
  2833. MLX5_FLOW_DESTINATION_TYPE_COUNTER;
  2834. dest_arr[dest_num].counter =
  2835. to_mcounters(flow_act.counters)->hw_cntrs_hndl;
  2836. dest_num++;
  2837. }
  2838. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
  2839. if (!dest_num)
  2840. rule_dst = NULL;
  2841. } else {
  2842. if (is_egress)
  2843. flow_act.action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW;
  2844. else
  2845. flow_act.action |=
  2846. dest_num ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  2847. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  2848. }
  2849. if (flow_act.has_flow_tag &&
  2850. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2851. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  2852. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  2853. flow_act.flow_tag, flow_attr->type);
  2854. err = -EINVAL;
  2855. goto free;
  2856. }
  2857. handler->rule = mlx5_add_flow_rules(ft, spec,
  2858. &flow_act,
  2859. rule_dst, dest_num);
  2860. if (IS_ERR(handler->rule)) {
  2861. err = PTR_ERR(handler->rule);
  2862. goto free;
  2863. }
  2864. ft_prio->refcount++;
  2865. handler->prio = ft_prio;
  2866. handler->dev = dev;
  2867. ft_prio->flow_table = ft;
  2868. free:
  2869. if (err && handler) {
  2870. if (handler->ibcounters &&
  2871. atomic_read(&handler->ibcounters->usecnt) == 1)
  2872. counters_clear_description(handler->ibcounters);
  2873. kfree(handler);
  2874. }
  2875. kvfree(spec);
  2876. return err ? ERR_PTR(err) : handler;
  2877. }
  2878. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  2879. struct mlx5_ib_flow_prio *ft_prio,
  2880. const struct ib_flow_attr *flow_attr,
  2881. struct mlx5_flow_destination *dst)
  2882. {
  2883. return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0, NULL);
  2884. }
  2885. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  2886. struct mlx5_ib_flow_prio *ft_prio,
  2887. struct ib_flow_attr *flow_attr,
  2888. struct mlx5_flow_destination *dst)
  2889. {
  2890. struct mlx5_ib_flow_handler *handler_dst = NULL;
  2891. struct mlx5_ib_flow_handler *handler = NULL;
  2892. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  2893. if (!IS_ERR(handler)) {
  2894. handler_dst = create_flow_rule(dev, ft_prio,
  2895. flow_attr, dst);
  2896. if (IS_ERR(handler_dst)) {
  2897. mlx5_del_flow_rules(handler->rule);
  2898. ft_prio->refcount--;
  2899. kfree(handler);
  2900. handler = handler_dst;
  2901. } else {
  2902. list_add(&handler_dst->list, &handler->list);
  2903. }
  2904. }
  2905. return handler;
  2906. }
  2907. enum {
  2908. LEFTOVERS_MC,
  2909. LEFTOVERS_UC,
  2910. };
  2911. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  2912. struct mlx5_ib_flow_prio *ft_prio,
  2913. struct ib_flow_attr *flow_attr,
  2914. struct mlx5_flow_destination *dst)
  2915. {
  2916. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  2917. struct mlx5_ib_flow_handler *handler = NULL;
  2918. static struct {
  2919. struct ib_flow_attr flow_attr;
  2920. struct ib_flow_spec_eth eth_flow;
  2921. } leftovers_specs[] = {
  2922. [LEFTOVERS_MC] = {
  2923. .flow_attr = {
  2924. .num_of_specs = 1,
  2925. .size = sizeof(leftovers_specs[0])
  2926. },
  2927. .eth_flow = {
  2928. .type = IB_FLOW_SPEC_ETH,
  2929. .size = sizeof(struct ib_flow_spec_eth),
  2930. .mask = {.dst_mac = {0x1} },
  2931. .val = {.dst_mac = {0x1} }
  2932. }
  2933. },
  2934. [LEFTOVERS_UC] = {
  2935. .flow_attr = {
  2936. .num_of_specs = 1,
  2937. .size = sizeof(leftovers_specs[0])
  2938. },
  2939. .eth_flow = {
  2940. .type = IB_FLOW_SPEC_ETH,
  2941. .size = sizeof(struct ib_flow_spec_eth),
  2942. .mask = {.dst_mac = {0x1} },
  2943. .val = {.dst_mac = {} }
  2944. }
  2945. }
  2946. };
  2947. handler = create_flow_rule(dev, ft_prio,
  2948. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2949. dst);
  2950. if (!IS_ERR(handler) &&
  2951. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2952. handler_ucast = create_flow_rule(dev, ft_prio,
  2953. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2954. dst);
  2955. if (IS_ERR(handler_ucast)) {
  2956. mlx5_del_flow_rules(handler->rule);
  2957. ft_prio->refcount--;
  2958. kfree(handler);
  2959. handler = handler_ucast;
  2960. } else {
  2961. list_add(&handler_ucast->list, &handler->list);
  2962. }
  2963. }
  2964. return handler;
  2965. }
  2966. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2967. struct mlx5_ib_flow_prio *ft_rx,
  2968. struct mlx5_ib_flow_prio *ft_tx,
  2969. struct mlx5_flow_destination *dst)
  2970. {
  2971. struct mlx5_ib_flow_handler *handler_rx;
  2972. struct mlx5_ib_flow_handler *handler_tx;
  2973. int err;
  2974. static const struct ib_flow_attr flow_attr = {
  2975. .num_of_specs = 0,
  2976. .size = sizeof(flow_attr)
  2977. };
  2978. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2979. if (IS_ERR(handler_rx)) {
  2980. err = PTR_ERR(handler_rx);
  2981. goto err;
  2982. }
  2983. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2984. if (IS_ERR(handler_tx)) {
  2985. err = PTR_ERR(handler_tx);
  2986. goto err_tx;
  2987. }
  2988. list_add(&handler_tx->list, &handler_rx->list);
  2989. return handler_rx;
  2990. err_tx:
  2991. mlx5_del_flow_rules(handler_rx->rule);
  2992. ft_rx->refcount--;
  2993. kfree(handler_rx);
  2994. err:
  2995. return ERR_PTR(err);
  2996. }
  2997. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2998. struct ib_flow_attr *flow_attr,
  2999. int domain,
  3000. struct ib_udata *udata)
  3001. {
  3002. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  3003. struct mlx5_ib_qp *mqp = to_mqp(qp);
  3004. struct mlx5_ib_flow_handler *handler = NULL;
  3005. struct mlx5_flow_destination *dst = NULL;
  3006. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  3007. struct mlx5_ib_flow_prio *ft_prio;
  3008. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  3009. struct mlx5_ib_create_flow *ucmd = NULL, ucmd_hdr;
  3010. size_t min_ucmd_sz, required_ucmd_sz;
  3011. int err;
  3012. int underlay_qpn;
  3013. if (udata && udata->inlen) {
  3014. min_ucmd_sz = offsetof(typeof(ucmd_hdr), reserved) +
  3015. sizeof(ucmd_hdr.reserved);
  3016. if (udata->inlen < min_ucmd_sz)
  3017. return ERR_PTR(-EOPNOTSUPP);
  3018. err = ib_copy_from_udata(&ucmd_hdr, udata, min_ucmd_sz);
  3019. if (err)
  3020. return ERR_PTR(err);
  3021. /* currently supports only one counters data */
  3022. if (ucmd_hdr.ncounters_data > 1)
  3023. return ERR_PTR(-EINVAL);
  3024. required_ucmd_sz = min_ucmd_sz +
  3025. sizeof(struct mlx5_ib_flow_counters_data) *
  3026. ucmd_hdr.ncounters_data;
  3027. if (udata->inlen > required_ucmd_sz &&
  3028. !ib_is_udata_cleared(udata, required_ucmd_sz,
  3029. udata->inlen - required_ucmd_sz))
  3030. return ERR_PTR(-EOPNOTSUPP);
  3031. ucmd = kzalloc(required_ucmd_sz, GFP_KERNEL);
  3032. if (!ucmd)
  3033. return ERR_PTR(-ENOMEM);
  3034. err = ib_copy_from_udata(ucmd, udata, required_ucmd_sz);
  3035. if (err)
  3036. goto free_ucmd;
  3037. }
  3038. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO) {
  3039. err = -ENOMEM;
  3040. goto free_ucmd;
  3041. }
  3042. if (domain != IB_FLOW_DOMAIN_USER ||
  3043. flow_attr->port > dev->num_ports ||
  3044. (flow_attr->flags & ~(IB_FLOW_ATTR_FLAGS_DONT_TRAP |
  3045. IB_FLOW_ATTR_FLAGS_EGRESS))) {
  3046. err = -EINVAL;
  3047. goto free_ucmd;
  3048. }
  3049. if (is_egress &&
  3050. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  3051. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  3052. err = -EINVAL;
  3053. goto free_ucmd;
  3054. }
  3055. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  3056. if (!dst) {
  3057. err = -ENOMEM;
  3058. goto free_ucmd;
  3059. }
  3060. mutex_lock(&dev->flow_db->lock);
  3061. ft_prio = get_flow_table(dev, flow_attr,
  3062. is_egress ? MLX5_IB_FT_TX : MLX5_IB_FT_RX);
  3063. if (IS_ERR(ft_prio)) {
  3064. err = PTR_ERR(ft_prio);
  3065. goto unlock;
  3066. }
  3067. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  3068. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  3069. if (IS_ERR(ft_prio_tx)) {
  3070. err = PTR_ERR(ft_prio_tx);
  3071. ft_prio_tx = NULL;
  3072. goto destroy_ft;
  3073. }
  3074. }
  3075. if (is_egress) {
  3076. dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT;
  3077. } else {
  3078. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  3079. if (mqp->flags & MLX5_IB_QP_RSS)
  3080. dst->tir_num = mqp->rss_qp.tirn;
  3081. else
  3082. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  3083. }
  3084. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  3085. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  3086. handler = create_dont_trap_rule(dev, ft_prio,
  3087. flow_attr, dst);
  3088. } else {
  3089. underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
  3090. mqp->underlay_qpn : 0;
  3091. handler = _create_flow_rule(dev, ft_prio, flow_attr,
  3092. dst, underlay_qpn, ucmd);
  3093. }
  3094. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  3095. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  3096. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  3097. dst);
  3098. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  3099. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  3100. } else {
  3101. err = -EINVAL;
  3102. goto destroy_ft;
  3103. }
  3104. if (IS_ERR(handler)) {
  3105. err = PTR_ERR(handler);
  3106. handler = NULL;
  3107. goto destroy_ft;
  3108. }
  3109. mutex_unlock(&dev->flow_db->lock);
  3110. kfree(dst);
  3111. kfree(ucmd);
  3112. return &handler->ibflow;
  3113. destroy_ft:
  3114. put_flow_table(dev, ft_prio, false);
  3115. if (ft_prio_tx)
  3116. put_flow_table(dev, ft_prio_tx, false);
  3117. unlock:
  3118. mutex_unlock(&dev->flow_db->lock);
  3119. kfree(dst);
  3120. free_ucmd:
  3121. kfree(ucmd);
  3122. return ERR_PTR(err);
  3123. }
  3124. static struct mlx5_ib_flow_prio *_get_flow_table(struct mlx5_ib_dev *dev,
  3125. int priority, bool mcast)
  3126. {
  3127. int max_table_size;
  3128. struct mlx5_flow_namespace *ns = NULL;
  3129. struct mlx5_ib_flow_prio *prio;
  3130. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  3131. log_max_ft_size));
  3132. if (max_table_size < MLX5_FS_MAX_ENTRIES)
  3133. return ERR_PTR(-ENOMEM);
  3134. if (mcast)
  3135. priority = MLX5_IB_FLOW_MCAST_PRIO;
  3136. else
  3137. priority = ib_prio_to_core_prio(priority, false);
  3138. ns = mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS);
  3139. if (!ns)
  3140. return ERR_PTR(-ENOTSUPP);
  3141. prio = &dev->flow_db->prios[priority];
  3142. if (prio->flow_table)
  3143. return prio;
  3144. return _get_prio(ns, prio, priority, MLX5_FS_MAX_ENTRIES,
  3145. MLX5_FS_MAX_TYPES);
  3146. }
  3147. static struct mlx5_ib_flow_handler *
  3148. _create_raw_flow_rule(struct mlx5_ib_dev *dev,
  3149. struct mlx5_ib_flow_prio *ft_prio,
  3150. struct mlx5_flow_destination *dst,
  3151. struct mlx5_ib_flow_matcher *fs_matcher,
  3152. void *cmd_in, int inlen)
  3153. {
  3154. struct mlx5_ib_flow_handler *handler;
  3155. struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
  3156. struct mlx5_flow_spec *spec;
  3157. struct mlx5_flow_table *ft = ft_prio->flow_table;
  3158. int err = 0;
  3159. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  3160. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  3161. if (!handler || !spec) {
  3162. err = -ENOMEM;
  3163. goto free;
  3164. }
  3165. INIT_LIST_HEAD(&handler->list);
  3166. memcpy(spec->match_value, cmd_in, inlen);
  3167. memcpy(spec->match_criteria, fs_matcher->matcher_mask.match_params,
  3168. fs_matcher->mask_len);
  3169. spec->match_criteria_enable = fs_matcher->match_criteria_enable;
  3170. flow_act.action |= MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
  3171. handler->rule = mlx5_add_flow_rules(ft, spec,
  3172. &flow_act, dst, 1);
  3173. if (IS_ERR(handler->rule)) {
  3174. err = PTR_ERR(handler->rule);
  3175. goto free;
  3176. }
  3177. ft_prio->refcount++;
  3178. handler->prio = ft_prio;
  3179. handler->dev = dev;
  3180. ft_prio->flow_table = ft;
  3181. free:
  3182. if (err)
  3183. kfree(handler);
  3184. kvfree(spec);
  3185. return err ? ERR_PTR(err) : handler;
  3186. }
  3187. static bool raw_fs_is_multicast(struct mlx5_ib_flow_matcher *fs_matcher,
  3188. void *match_v)
  3189. {
  3190. void *match_c;
  3191. void *match_v_set_lyr_2_4, *match_c_set_lyr_2_4;
  3192. void *dmac, *dmac_mask;
  3193. void *ipv4, *ipv4_mask;
  3194. if (!(fs_matcher->match_criteria_enable &
  3195. (1 << MATCH_CRITERIA_ENABLE_OUTER_BIT)))
  3196. return false;
  3197. match_c = fs_matcher->matcher_mask.match_params;
  3198. match_v_set_lyr_2_4 = MLX5_ADDR_OF(fte_match_param, match_v,
  3199. outer_headers);
  3200. match_c_set_lyr_2_4 = MLX5_ADDR_OF(fte_match_param, match_c,
  3201. outer_headers);
  3202. dmac = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_v_set_lyr_2_4,
  3203. dmac_47_16);
  3204. dmac_mask = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_c_set_lyr_2_4,
  3205. dmac_47_16);
  3206. if (is_multicast_ether_addr(dmac) &&
  3207. is_multicast_ether_addr(dmac_mask))
  3208. return true;
  3209. ipv4 = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_v_set_lyr_2_4,
  3210. dst_ipv4_dst_ipv6.ipv4_layout.ipv4);
  3211. ipv4_mask = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_c_set_lyr_2_4,
  3212. dst_ipv4_dst_ipv6.ipv4_layout.ipv4);
  3213. if (ipv4_is_multicast(*(__be32 *)(ipv4)) &&
  3214. ipv4_is_multicast(*(__be32 *)(ipv4_mask)))
  3215. return true;
  3216. return false;
  3217. }
  3218. struct mlx5_ib_flow_handler *
  3219. mlx5_ib_raw_fs_rule_add(struct mlx5_ib_dev *dev,
  3220. struct mlx5_ib_flow_matcher *fs_matcher,
  3221. void *cmd_in, int inlen, int dest_id,
  3222. int dest_type)
  3223. {
  3224. struct mlx5_flow_destination *dst;
  3225. struct mlx5_ib_flow_prio *ft_prio;
  3226. int priority = fs_matcher->priority;
  3227. struct mlx5_ib_flow_handler *handler;
  3228. bool mcast;
  3229. int err;
  3230. if (fs_matcher->flow_type != MLX5_IB_FLOW_TYPE_NORMAL)
  3231. return ERR_PTR(-EOPNOTSUPP);
  3232. if (fs_matcher->priority > MLX5_IB_FLOW_LAST_PRIO)
  3233. return ERR_PTR(-ENOMEM);
  3234. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  3235. if (!dst)
  3236. return ERR_PTR(-ENOMEM);
  3237. mcast = raw_fs_is_multicast(fs_matcher, cmd_in);
  3238. mutex_lock(&dev->flow_db->lock);
  3239. ft_prio = _get_flow_table(dev, priority, mcast);
  3240. if (IS_ERR(ft_prio)) {
  3241. err = PTR_ERR(ft_prio);
  3242. goto unlock;
  3243. }
  3244. if (dest_type == MLX5_FLOW_DESTINATION_TYPE_TIR) {
  3245. dst->type = dest_type;
  3246. dst->tir_num = dest_id;
  3247. } else {
  3248. dst->type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE_NUM;
  3249. dst->ft_num = dest_id;
  3250. }
  3251. handler = _create_raw_flow_rule(dev, ft_prio, dst, fs_matcher, cmd_in,
  3252. inlen);
  3253. if (IS_ERR(handler)) {
  3254. err = PTR_ERR(handler);
  3255. goto destroy_ft;
  3256. }
  3257. mutex_unlock(&dev->flow_db->lock);
  3258. atomic_inc(&fs_matcher->usecnt);
  3259. handler->flow_matcher = fs_matcher;
  3260. kfree(dst);
  3261. return handler;
  3262. destroy_ft:
  3263. put_flow_table(dev, ft_prio, false);
  3264. unlock:
  3265. mutex_unlock(&dev->flow_db->lock);
  3266. kfree(dst);
  3267. return ERR_PTR(err);
  3268. }
  3269. static u32 mlx5_ib_flow_action_flags_to_accel_xfrm_flags(u32 mlx5_flags)
  3270. {
  3271. u32 flags = 0;
  3272. if (mlx5_flags & MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA)
  3273. flags |= MLX5_ACCEL_XFRM_FLAG_REQUIRE_METADATA;
  3274. return flags;
  3275. }
  3276. #define MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA
  3277. static struct ib_flow_action *
  3278. mlx5_ib_create_flow_action_esp(struct ib_device *device,
  3279. const struct ib_flow_action_attrs_esp *attr,
  3280. struct uverbs_attr_bundle *attrs)
  3281. {
  3282. struct mlx5_ib_dev *mdev = to_mdev(device);
  3283. struct ib_uverbs_flow_action_esp_keymat_aes_gcm *aes_gcm;
  3284. struct mlx5_accel_esp_xfrm_attrs accel_attrs = {};
  3285. struct mlx5_ib_flow_action *action;
  3286. u64 action_flags;
  3287. u64 flags;
  3288. int err = 0;
  3289. err = uverbs_get_flags64(
  3290. &action_flags, attrs, MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
  3291. ((MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED << 1) - 1));
  3292. if (err)
  3293. return ERR_PTR(err);
  3294. flags = mlx5_ib_flow_action_flags_to_accel_xfrm_flags(action_flags);
  3295. /* We current only support a subset of the standard features. Only a
  3296. * keymat of type AES_GCM, with icv_len == 16, iv_algo == SEQ and esn
  3297. * (with overlap). Full offload mode isn't supported.
  3298. */
  3299. if (!attr->keymat || attr->replay || attr->encap ||
  3300. attr->spi || attr->seq || attr->tfc_pad ||
  3301. attr->hard_limit_pkts ||
  3302. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3303. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)))
  3304. return ERR_PTR(-EOPNOTSUPP);
  3305. if (attr->keymat->protocol !=
  3306. IB_UVERBS_FLOW_ACTION_ESP_KEYMAT_AES_GCM)
  3307. return ERR_PTR(-EOPNOTSUPP);
  3308. aes_gcm = &attr->keymat->keymat.aes_gcm;
  3309. if (aes_gcm->icv_len != 16 ||
  3310. aes_gcm->iv_algo != IB_UVERBS_FLOW_ACTION_IV_ALGO_SEQ)
  3311. return ERR_PTR(-EOPNOTSUPP);
  3312. action = kmalloc(sizeof(*action), GFP_KERNEL);
  3313. if (!action)
  3314. return ERR_PTR(-ENOMEM);
  3315. action->esp_aes_gcm.ib_flags = attr->flags;
  3316. memcpy(&accel_attrs.keymat.aes_gcm.aes_key, &aes_gcm->aes_key,
  3317. sizeof(accel_attrs.keymat.aes_gcm.aes_key));
  3318. accel_attrs.keymat.aes_gcm.key_len = aes_gcm->key_len * 8;
  3319. memcpy(&accel_attrs.keymat.aes_gcm.salt, &aes_gcm->salt,
  3320. sizeof(accel_attrs.keymat.aes_gcm.salt));
  3321. memcpy(&accel_attrs.keymat.aes_gcm.seq_iv, &aes_gcm->iv,
  3322. sizeof(accel_attrs.keymat.aes_gcm.seq_iv));
  3323. accel_attrs.keymat.aes_gcm.icv_len = aes_gcm->icv_len * 8;
  3324. accel_attrs.keymat.aes_gcm.iv_algo = MLX5_ACCEL_ESP_AES_GCM_IV_ALGO_SEQ;
  3325. accel_attrs.keymat_type = MLX5_ACCEL_ESP_KEYMAT_AES_GCM;
  3326. accel_attrs.esn = attr->esn;
  3327. if (attr->flags & IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED)
  3328. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_TRIGGERED;
  3329. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  3330. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3331. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)
  3332. accel_attrs.action |= MLX5_ACCEL_ESP_ACTION_ENCRYPT;
  3333. action->esp_aes_gcm.ctx =
  3334. mlx5_accel_esp_create_xfrm(mdev->mdev, &accel_attrs, flags);
  3335. if (IS_ERR(action->esp_aes_gcm.ctx)) {
  3336. err = PTR_ERR(action->esp_aes_gcm.ctx);
  3337. goto err_parse;
  3338. }
  3339. action->esp_aes_gcm.ib_flags = attr->flags;
  3340. return &action->ib_action;
  3341. err_parse:
  3342. kfree(action);
  3343. return ERR_PTR(err);
  3344. }
  3345. static int
  3346. mlx5_ib_modify_flow_action_esp(struct ib_flow_action *action,
  3347. const struct ib_flow_action_attrs_esp *attr,
  3348. struct uverbs_attr_bundle *attrs)
  3349. {
  3350. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  3351. struct mlx5_accel_esp_xfrm_attrs accel_attrs;
  3352. int err = 0;
  3353. if (attr->keymat || attr->replay || attr->encap ||
  3354. attr->spi || attr->seq || attr->tfc_pad ||
  3355. attr->hard_limit_pkts ||
  3356. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3357. IB_FLOW_ACTION_ESP_FLAGS_MOD_ESP_ATTRS |
  3358. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)))
  3359. return -EOPNOTSUPP;
  3360. /* Only the ESN value or the MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP can
  3361. * be modified.
  3362. */
  3363. if (!(maction->esp_aes_gcm.ib_flags &
  3364. IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED) &&
  3365. attr->flags & (IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3366. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW))
  3367. return -EINVAL;
  3368. memcpy(&accel_attrs, &maction->esp_aes_gcm.ctx->attrs,
  3369. sizeof(accel_attrs));
  3370. accel_attrs.esn = attr->esn;
  3371. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  3372. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3373. else
  3374. accel_attrs.flags &= ~MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3375. err = mlx5_accel_esp_modify_xfrm(maction->esp_aes_gcm.ctx,
  3376. &accel_attrs);
  3377. if (err)
  3378. return err;
  3379. maction->esp_aes_gcm.ib_flags &=
  3380. ~IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  3381. maction->esp_aes_gcm.ib_flags |=
  3382. attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  3383. return 0;
  3384. }
  3385. static int mlx5_ib_destroy_flow_action(struct ib_flow_action *action)
  3386. {
  3387. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  3388. switch (action->type) {
  3389. case IB_FLOW_ACTION_ESP:
  3390. /*
  3391. * We only support aes_gcm by now, so we implicitly know this is
  3392. * the underline crypto.
  3393. */
  3394. mlx5_accel_esp_destroy_xfrm(maction->esp_aes_gcm.ctx);
  3395. break;
  3396. default:
  3397. WARN_ON(true);
  3398. break;
  3399. }
  3400. kfree(maction);
  3401. return 0;
  3402. }
  3403. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3404. {
  3405. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3406. struct mlx5_ib_qp *mqp = to_mqp(ibqp);
  3407. int err;
  3408. if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
  3409. mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
  3410. return -EOPNOTSUPP;
  3411. }
  3412. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  3413. if (err)
  3414. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  3415. ibqp->qp_num, gid->raw);
  3416. return err;
  3417. }
  3418. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3419. {
  3420. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3421. int err;
  3422. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  3423. if (err)
  3424. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  3425. ibqp->qp_num, gid->raw);
  3426. return err;
  3427. }
  3428. static int init_node_data(struct mlx5_ib_dev *dev)
  3429. {
  3430. int err;
  3431. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  3432. if (err)
  3433. return err;
  3434. dev->mdev->rev_id = dev->mdev->pdev->revision;
  3435. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  3436. }
  3437. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  3438. char *buf)
  3439. {
  3440. struct mlx5_ib_dev *dev =
  3441. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3442. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  3443. }
  3444. static ssize_t show_reg_pages(struct device *device,
  3445. struct device_attribute *attr, char *buf)
  3446. {
  3447. struct mlx5_ib_dev *dev =
  3448. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3449. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  3450. }
  3451. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  3452. char *buf)
  3453. {
  3454. struct mlx5_ib_dev *dev =
  3455. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3456. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  3457. }
  3458. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  3459. char *buf)
  3460. {
  3461. struct mlx5_ib_dev *dev =
  3462. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3463. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  3464. }
  3465. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  3466. char *buf)
  3467. {
  3468. struct mlx5_ib_dev *dev =
  3469. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3470. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  3471. dev->mdev->board_id);
  3472. }
  3473. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  3474. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  3475. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  3476. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  3477. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  3478. static struct device_attribute *mlx5_class_attributes[] = {
  3479. &dev_attr_hw_rev,
  3480. &dev_attr_hca_type,
  3481. &dev_attr_board_id,
  3482. &dev_attr_fw_pages,
  3483. &dev_attr_reg_pages,
  3484. };
  3485. static void pkey_change_handler(struct work_struct *work)
  3486. {
  3487. struct mlx5_ib_port_resources *ports =
  3488. container_of(work, struct mlx5_ib_port_resources,
  3489. pkey_change_work);
  3490. mutex_lock(&ports->devr->mutex);
  3491. mlx5_ib_gsi_pkey_change(ports->gsi);
  3492. mutex_unlock(&ports->devr->mutex);
  3493. }
  3494. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  3495. {
  3496. struct mlx5_ib_qp *mqp;
  3497. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  3498. struct mlx5_core_cq *mcq;
  3499. struct list_head cq_armed_list;
  3500. unsigned long flags_qp;
  3501. unsigned long flags_cq;
  3502. unsigned long flags;
  3503. INIT_LIST_HEAD(&cq_armed_list);
  3504. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  3505. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  3506. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  3507. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  3508. if (mqp->sq.tail != mqp->sq.head) {
  3509. send_mcq = to_mcq(mqp->ibqp.send_cq);
  3510. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  3511. if (send_mcq->mcq.comp &&
  3512. mqp->ibqp.send_cq->comp_handler) {
  3513. if (!send_mcq->mcq.reset_notify_added) {
  3514. send_mcq->mcq.reset_notify_added = 1;
  3515. list_add_tail(&send_mcq->mcq.reset_notify,
  3516. &cq_armed_list);
  3517. }
  3518. }
  3519. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  3520. }
  3521. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  3522. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  3523. /* no handling is needed for SRQ */
  3524. if (!mqp->ibqp.srq) {
  3525. if (mqp->rq.tail != mqp->rq.head) {
  3526. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  3527. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  3528. if (recv_mcq->mcq.comp &&
  3529. mqp->ibqp.recv_cq->comp_handler) {
  3530. if (!recv_mcq->mcq.reset_notify_added) {
  3531. recv_mcq->mcq.reset_notify_added = 1;
  3532. list_add_tail(&recv_mcq->mcq.reset_notify,
  3533. &cq_armed_list);
  3534. }
  3535. }
  3536. spin_unlock_irqrestore(&recv_mcq->lock,
  3537. flags_cq);
  3538. }
  3539. }
  3540. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  3541. }
  3542. /*At that point all inflight post send were put to be executed as of we
  3543. * lock/unlock above locks Now need to arm all involved CQs.
  3544. */
  3545. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  3546. mcq->comp(mcq);
  3547. }
  3548. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  3549. }
  3550. static void delay_drop_handler(struct work_struct *work)
  3551. {
  3552. int err;
  3553. struct mlx5_ib_delay_drop *delay_drop =
  3554. container_of(work, struct mlx5_ib_delay_drop,
  3555. delay_drop_work);
  3556. atomic_inc(&delay_drop->events_cnt);
  3557. mutex_lock(&delay_drop->lock);
  3558. err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
  3559. delay_drop->timeout);
  3560. if (err) {
  3561. mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
  3562. delay_drop->timeout);
  3563. delay_drop->activate = false;
  3564. }
  3565. mutex_unlock(&delay_drop->lock);
  3566. }
  3567. static void mlx5_ib_handle_event(struct work_struct *_work)
  3568. {
  3569. struct mlx5_ib_event_work *work =
  3570. container_of(_work, struct mlx5_ib_event_work, work);
  3571. struct mlx5_ib_dev *ibdev;
  3572. struct ib_event ibev;
  3573. bool fatal = false;
  3574. u8 port = (u8)work->param;
  3575. if (mlx5_core_is_mp_slave(work->dev)) {
  3576. ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
  3577. if (!ibdev)
  3578. goto out;
  3579. } else {
  3580. ibdev = work->context;
  3581. }
  3582. switch (work->event) {
  3583. case MLX5_DEV_EVENT_SYS_ERROR:
  3584. ibev.event = IB_EVENT_DEVICE_FATAL;
  3585. mlx5_ib_handle_internal_error(ibdev);
  3586. fatal = true;
  3587. break;
  3588. case MLX5_DEV_EVENT_PORT_UP:
  3589. case MLX5_DEV_EVENT_PORT_DOWN:
  3590. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  3591. /* In RoCE, port up/down events are handled in
  3592. * mlx5_netdev_event().
  3593. */
  3594. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  3595. IB_LINK_LAYER_ETHERNET)
  3596. goto out;
  3597. ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
  3598. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  3599. break;
  3600. case MLX5_DEV_EVENT_LID_CHANGE:
  3601. ibev.event = IB_EVENT_LID_CHANGE;
  3602. break;
  3603. case MLX5_DEV_EVENT_PKEY_CHANGE:
  3604. ibev.event = IB_EVENT_PKEY_CHANGE;
  3605. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  3606. break;
  3607. case MLX5_DEV_EVENT_GUID_CHANGE:
  3608. ibev.event = IB_EVENT_GID_CHANGE;
  3609. break;
  3610. case MLX5_DEV_EVENT_CLIENT_REREG:
  3611. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  3612. break;
  3613. case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
  3614. schedule_work(&ibdev->delay_drop.delay_drop_work);
  3615. goto out;
  3616. default:
  3617. goto out;
  3618. }
  3619. ibev.device = &ibdev->ib_dev;
  3620. ibev.element.port_num = port;
  3621. if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
  3622. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  3623. goto out;
  3624. }
  3625. if (ibdev->ib_active)
  3626. ib_dispatch_event(&ibev);
  3627. if (fatal)
  3628. ibdev->ib_active = false;
  3629. out:
  3630. kfree(work);
  3631. }
  3632. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  3633. enum mlx5_dev_event event, unsigned long param)
  3634. {
  3635. struct mlx5_ib_event_work *work;
  3636. work = kmalloc(sizeof(*work), GFP_ATOMIC);
  3637. if (!work)
  3638. return;
  3639. INIT_WORK(&work->work, mlx5_ib_handle_event);
  3640. work->dev = dev;
  3641. work->param = param;
  3642. work->context = context;
  3643. work->event = event;
  3644. queue_work(mlx5_ib_event_wq, &work->work);
  3645. }
  3646. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  3647. {
  3648. struct mlx5_hca_vport_context vport_ctx;
  3649. int err;
  3650. int port;
  3651. for (port = 1; port <= dev->num_ports; port++) {
  3652. dev->mdev->port_caps[port - 1].has_smi = false;
  3653. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  3654. MLX5_CAP_PORT_TYPE_IB) {
  3655. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  3656. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  3657. port, 0,
  3658. &vport_ctx);
  3659. if (err) {
  3660. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  3661. port, err);
  3662. return err;
  3663. }
  3664. dev->mdev->port_caps[port - 1].has_smi =
  3665. vport_ctx.has_smi;
  3666. } else {
  3667. dev->mdev->port_caps[port - 1].has_smi = true;
  3668. }
  3669. }
  3670. }
  3671. return 0;
  3672. }
  3673. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  3674. {
  3675. int port;
  3676. for (port = 1; port <= dev->num_ports; port++)
  3677. mlx5_query_ext_port_caps(dev, port);
  3678. }
  3679. static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
  3680. {
  3681. struct ib_device_attr *dprops = NULL;
  3682. struct ib_port_attr *pprops = NULL;
  3683. int err = -ENOMEM;
  3684. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  3685. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  3686. if (!pprops)
  3687. goto out;
  3688. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  3689. if (!dprops)
  3690. goto out;
  3691. err = set_has_smi_cap(dev);
  3692. if (err)
  3693. goto out;
  3694. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  3695. if (err) {
  3696. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  3697. goto out;
  3698. }
  3699. memset(pprops, 0, sizeof(*pprops));
  3700. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  3701. if (err) {
  3702. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  3703. port, err);
  3704. goto out;
  3705. }
  3706. dev->mdev->port_caps[port - 1].pkey_table_len =
  3707. dprops->max_pkeys;
  3708. dev->mdev->port_caps[port - 1].gid_table_len =
  3709. pprops->gid_tbl_len;
  3710. mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
  3711. port, dprops->max_pkeys, pprops->gid_tbl_len);
  3712. out:
  3713. kfree(pprops);
  3714. kfree(dprops);
  3715. return err;
  3716. }
  3717. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  3718. {
  3719. int err;
  3720. err = mlx5_mr_cache_cleanup(dev);
  3721. if (err)
  3722. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  3723. if (dev->umrc.qp)
  3724. mlx5_ib_destroy_qp(dev->umrc.qp);
  3725. if (dev->umrc.cq)
  3726. ib_free_cq(dev->umrc.cq);
  3727. if (dev->umrc.pd)
  3728. ib_dealloc_pd(dev->umrc.pd);
  3729. }
  3730. enum {
  3731. MAX_UMR_WR = 128,
  3732. };
  3733. static int create_umr_res(struct mlx5_ib_dev *dev)
  3734. {
  3735. struct ib_qp_init_attr *init_attr = NULL;
  3736. struct ib_qp_attr *attr = NULL;
  3737. struct ib_pd *pd;
  3738. struct ib_cq *cq;
  3739. struct ib_qp *qp;
  3740. int ret;
  3741. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  3742. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  3743. if (!attr || !init_attr) {
  3744. ret = -ENOMEM;
  3745. goto error_0;
  3746. }
  3747. pd = ib_alloc_pd(&dev->ib_dev, 0);
  3748. if (IS_ERR(pd)) {
  3749. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  3750. ret = PTR_ERR(pd);
  3751. goto error_0;
  3752. }
  3753. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  3754. if (IS_ERR(cq)) {
  3755. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  3756. ret = PTR_ERR(cq);
  3757. goto error_2;
  3758. }
  3759. init_attr->send_cq = cq;
  3760. init_attr->recv_cq = cq;
  3761. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  3762. init_attr->cap.max_send_wr = MAX_UMR_WR;
  3763. init_attr->cap.max_send_sge = 1;
  3764. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  3765. init_attr->port_num = 1;
  3766. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  3767. if (IS_ERR(qp)) {
  3768. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  3769. ret = PTR_ERR(qp);
  3770. goto error_3;
  3771. }
  3772. qp->device = &dev->ib_dev;
  3773. qp->real_qp = qp;
  3774. qp->uobject = NULL;
  3775. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  3776. qp->send_cq = init_attr->send_cq;
  3777. qp->recv_cq = init_attr->recv_cq;
  3778. attr->qp_state = IB_QPS_INIT;
  3779. attr->port_num = 1;
  3780. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  3781. IB_QP_PORT, NULL);
  3782. if (ret) {
  3783. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  3784. goto error_4;
  3785. }
  3786. memset(attr, 0, sizeof(*attr));
  3787. attr->qp_state = IB_QPS_RTR;
  3788. attr->path_mtu = IB_MTU_256;
  3789. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3790. if (ret) {
  3791. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  3792. goto error_4;
  3793. }
  3794. memset(attr, 0, sizeof(*attr));
  3795. attr->qp_state = IB_QPS_RTS;
  3796. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3797. if (ret) {
  3798. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  3799. goto error_4;
  3800. }
  3801. dev->umrc.qp = qp;
  3802. dev->umrc.cq = cq;
  3803. dev->umrc.pd = pd;
  3804. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  3805. ret = mlx5_mr_cache_init(dev);
  3806. if (ret) {
  3807. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  3808. goto error_4;
  3809. }
  3810. kfree(attr);
  3811. kfree(init_attr);
  3812. return 0;
  3813. error_4:
  3814. mlx5_ib_destroy_qp(qp);
  3815. dev->umrc.qp = NULL;
  3816. error_3:
  3817. ib_free_cq(cq);
  3818. dev->umrc.cq = NULL;
  3819. error_2:
  3820. ib_dealloc_pd(pd);
  3821. dev->umrc.pd = NULL;
  3822. error_0:
  3823. kfree(attr);
  3824. kfree(init_attr);
  3825. return ret;
  3826. }
  3827. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  3828. {
  3829. switch (umr_fence_cap) {
  3830. case MLX5_CAP_UMR_FENCE_NONE:
  3831. return MLX5_FENCE_MODE_NONE;
  3832. case MLX5_CAP_UMR_FENCE_SMALL:
  3833. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  3834. default:
  3835. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3836. }
  3837. }
  3838. static int create_dev_resources(struct mlx5_ib_resources *devr)
  3839. {
  3840. struct ib_srq_init_attr attr;
  3841. struct mlx5_ib_dev *dev;
  3842. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  3843. int port;
  3844. int ret = 0;
  3845. dev = container_of(devr, struct mlx5_ib_dev, devr);
  3846. mutex_init(&devr->mutex);
  3847. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  3848. if (IS_ERR(devr->p0)) {
  3849. ret = PTR_ERR(devr->p0);
  3850. goto error0;
  3851. }
  3852. devr->p0->device = &dev->ib_dev;
  3853. devr->p0->uobject = NULL;
  3854. atomic_set(&devr->p0->usecnt, 0);
  3855. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  3856. if (IS_ERR(devr->c0)) {
  3857. ret = PTR_ERR(devr->c0);
  3858. goto error1;
  3859. }
  3860. devr->c0->device = &dev->ib_dev;
  3861. devr->c0->uobject = NULL;
  3862. devr->c0->comp_handler = NULL;
  3863. devr->c0->event_handler = NULL;
  3864. devr->c0->cq_context = NULL;
  3865. atomic_set(&devr->c0->usecnt, 0);
  3866. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3867. if (IS_ERR(devr->x0)) {
  3868. ret = PTR_ERR(devr->x0);
  3869. goto error2;
  3870. }
  3871. devr->x0->device = &dev->ib_dev;
  3872. devr->x0->inode = NULL;
  3873. atomic_set(&devr->x0->usecnt, 0);
  3874. mutex_init(&devr->x0->tgt_qp_mutex);
  3875. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  3876. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3877. if (IS_ERR(devr->x1)) {
  3878. ret = PTR_ERR(devr->x1);
  3879. goto error3;
  3880. }
  3881. devr->x1->device = &dev->ib_dev;
  3882. devr->x1->inode = NULL;
  3883. atomic_set(&devr->x1->usecnt, 0);
  3884. mutex_init(&devr->x1->tgt_qp_mutex);
  3885. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  3886. memset(&attr, 0, sizeof(attr));
  3887. attr.attr.max_sge = 1;
  3888. attr.attr.max_wr = 1;
  3889. attr.srq_type = IB_SRQT_XRC;
  3890. attr.ext.cq = devr->c0;
  3891. attr.ext.xrc.xrcd = devr->x0;
  3892. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3893. if (IS_ERR(devr->s0)) {
  3894. ret = PTR_ERR(devr->s0);
  3895. goto error4;
  3896. }
  3897. devr->s0->device = &dev->ib_dev;
  3898. devr->s0->pd = devr->p0;
  3899. devr->s0->uobject = NULL;
  3900. devr->s0->event_handler = NULL;
  3901. devr->s0->srq_context = NULL;
  3902. devr->s0->srq_type = IB_SRQT_XRC;
  3903. devr->s0->ext.xrc.xrcd = devr->x0;
  3904. devr->s0->ext.cq = devr->c0;
  3905. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  3906. atomic_inc(&devr->s0->ext.cq->usecnt);
  3907. atomic_inc(&devr->p0->usecnt);
  3908. atomic_set(&devr->s0->usecnt, 0);
  3909. memset(&attr, 0, sizeof(attr));
  3910. attr.attr.max_sge = 1;
  3911. attr.attr.max_wr = 1;
  3912. attr.srq_type = IB_SRQT_BASIC;
  3913. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3914. if (IS_ERR(devr->s1)) {
  3915. ret = PTR_ERR(devr->s1);
  3916. goto error5;
  3917. }
  3918. devr->s1->device = &dev->ib_dev;
  3919. devr->s1->pd = devr->p0;
  3920. devr->s1->uobject = NULL;
  3921. devr->s1->event_handler = NULL;
  3922. devr->s1->srq_context = NULL;
  3923. devr->s1->srq_type = IB_SRQT_BASIC;
  3924. devr->s1->ext.cq = devr->c0;
  3925. atomic_inc(&devr->p0->usecnt);
  3926. atomic_set(&devr->s1->usecnt, 0);
  3927. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  3928. INIT_WORK(&devr->ports[port].pkey_change_work,
  3929. pkey_change_handler);
  3930. devr->ports[port].devr = devr;
  3931. }
  3932. return 0;
  3933. error5:
  3934. mlx5_ib_destroy_srq(devr->s0);
  3935. error4:
  3936. mlx5_ib_dealloc_xrcd(devr->x1);
  3937. error3:
  3938. mlx5_ib_dealloc_xrcd(devr->x0);
  3939. error2:
  3940. mlx5_ib_destroy_cq(devr->c0);
  3941. error1:
  3942. mlx5_ib_dealloc_pd(devr->p0);
  3943. error0:
  3944. return ret;
  3945. }
  3946. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  3947. {
  3948. struct mlx5_ib_dev *dev =
  3949. container_of(devr, struct mlx5_ib_dev, devr);
  3950. int port;
  3951. mlx5_ib_destroy_srq(devr->s1);
  3952. mlx5_ib_destroy_srq(devr->s0);
  3953. mlx5_ib_dealloc_xrcd(devr->x0);
  3954. mlx5_ib_dealloc_xrcd(devr->x1);
  3955. mlx5_ib_destroy_cq(devr->c0);
  3956. mlx5_ib_dealloc_pd(devr->p0);
  3957. /* Make sure no change P_Key work items are still executing */
  3958. for (port = 0; port < dev->num_ports; ++port)
  3959. cancel_work_sync(&devr->ports[port].pkey_change_work);
  3960. }
  3961. static u32 get_core_cap_flags(struct ib_device *ibdev,
  3962. struct mlx5_hca_vport_context *rep)
  3963. {
  3964. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3965. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  3966. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  3967. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  3968. bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
  3969. u32 ret = 0;
  3970. if (rep->grh_required)
  3971. ret |= RDMA_CORE_CAP_IB_GRH_REQUIRED;
  3972. if (ll == IB_LINK_LAYER_INFINIBAND)
  3973. return ret | RDMA_CORE_PORT_IBA_IB;
  3974. if (raw_support)
  3975. ret |= RDMA_CORE_PORT_RAW_PACKET;
  3976. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  3977. return ret;
  3978. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  3979. return ret;
  3980. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  3981. ret |= RDMA_CORE_PORT_IBA_ROCE;
  3982. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  3983. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  3984. return ret;
  3985. }
  3986. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  3987. struct ib_port_immutable *immutable)
  3988. {
  3989. struct ib_port_attr attr;
  3990. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3991. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  3992. struct mlx5_hca_vport_context rep = {0};
  3993. int err;
  3994. err = ib_query_port(ibdev, port_num, &attr);
  3995. if (err)
  3996. return err;
  3997. if (ll == IB_LINK_LAYER_INFINIBAND) {
  3998. err = mlx5_query_hca_vport_context(dev->mdev, 0, port_num, 0,
  3999. &rep);
  4000. if (err)
  4001. return err;
  4002. }
  4003. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  4004. immutable->gid_tbl_len = attr.gid_tbl_len;
  4005. immutable->core_cap_flags = get_core_cap_flags(ibdev, &rep);
  4006. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  4007. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  4008. return 0;
  4009. }
  4010. static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
  4011. struct ib_port_immutable *immutable)
  4012. {
  4013. struct ib_port_attr attr;
  4014. int err;
  4015. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  4016. err = ib_query_port(ibdev, port_num, &attr);
  4017. if (err)
  4018. return err;
  4019. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  4020. immutable->gid_tbl_len = attr.gid_tbl_len;
  4021. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  4022. return 0;
  4023. }
  4024. static void get_dev_fw_str(struct ib_device *ibdev, char *str)
  4025. {
  4026. struct mlx5_ib_dev *dev =
  4027. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  4028. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
  4029. fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
  4030. fw_rev_sub(dev->mdev));
  4031. }
  4032. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  4033. {
  4034. struct mlx5_core_dev *mdev = dev->mdev;
  4035. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  4036. MLX5_FLOW_NAMESPACE_LAG);
  4037. struct mlx5_flow_table *ft;
  4038. int err;
  4039. if (!ns || !mlx5_lag_is_active(mdev))
  4040. return 0;
  4041. err = mlx5_cmd_create_vport_lag(mdev);
  4042. if (err)
  4043. return err;
  4044. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  4045. if (IS_ERR(ft)) {
  4046. err = PTR_ERR(ft);
  4047. goto err_destroy_vport_lag;
  4048. }
  4049. dev->flow_db->lag_demux_ft = ft;
  4050. return 0;
  4051. err_destroy_vport_lag:
  4052. mlx5_cmd_destroy_vport_lag(mdev);
  4053. return err;
  4054. }
  4055. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  4056. {
  4057. struct mlx5_core_dev *mdev = dev->mdev;
  4058. if (dev->flow_db->lag_demux_ft) {
  4059. mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
  4060. dev->flow_db->lag_demux_ft = NULL;
  4061. mlx5_cmd_destroy_vport_lag(mdev);
  4062. }
  4063. }
  4064. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  4065. {
  4066. int err;
  4067. dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
  4068. err = register_netdevice_notifier(&dev->roce[port_num].nb);
  4069. if (err) {
  4070. dev->roce[port_num].nb.notifier_call = NULL;
  4071. return err;
  4072. }
  4073. return 0;
  4074. }
  4075. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  4076. {
  4077. if (dev->roce[port_num].nb.notifier_call) {
  4078. unregister_netdevice_notifier(&dev->roce[port_num].nb);
  4079. dev->roce[port_num].nb.notifier_call = NULL;
  4080. }
  4081. }
  4082. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  4083. {
  4084. int err;
  4085. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  4086. err = mlx5_nic_vport_enable_roce(dev->mdev);
  4087. if (err)
  4088. return err;
  4089. }
  4090. err = mlx5_eth_lag_init(dev);
  4091. if (err)
  4092. goto err_disable_roce;
  4093. return 0;
  4094. err_disable_roce:
  4095. if (MLX5_CAP_GEN(dev->mdev, roce))
  4096. mlx5_nic_vport_disable_roce(dev->mdev);
  4097. return err;
  4098. }
  4099. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  4100. {
  4101. mlx5_eth_lag_cleanup(dev);
  4102. if (MLX5_CAP_GEN(dev->mdev, roce))
  4103. mlx5_nic_vport_disable_roce(dev->mdev);
  4104. }
  4105. struct mlx5_ib_counter {
  4106. const char *name;
  4107. size_t offset;
  4108. };
  4109. #define INIT_Q_COUNTER(_name) \
  4110. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  4111. static const struct mlx5_ib_counter basic_q_cnts[] = {
  4112. INIT_Q_COUNTER(rx_write_requests),
  4113. INIT_Q_COUNTER(rx_read_requests),
  4114. INIT_Q_COUNTER(rx_atomic_requests),
  4115. INIT_Q_COUNTER(out_of_buffer),
  4116. };
  4117. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  4118. INIT_Q_COUNTER(out_of_sequence),
  4119. };
  4120. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  4121. INIT_Q_COUNTER(duplicate_request),
  4122. INIT_Q_COUNTER(rnr_nak_retry_err),
  4123. INIT_Q_COUNTER(packet_seq_err),
  4124. INIT_Q_COUNTER(implied_nak_seq_err),
  4125. INIT_Q_COUNTER(local_ack_timeout_err),
  4126. };
  4127. #define INIT_CONG_COUNTER(_name) \
  4128. { .name = #_name, .offset = \
  4129. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  4130. static const struct mlx5_ib_counter cong_cnts[] = {
  4131. INIT_CONG_COUNTER(rp_cnp_ignored),
  4132. INIT_CONG_COUNTER(rp_cnp_handled),
  4133. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  4134. INIT_CONG_COUNTER(np_cnp_sent),
  4135. };
  4136. static const struct mlx5_ib_counter extended_err_cnts[] = {
  4137. INIT_Q_COUNTER(resp_local_length_error),
  4138. INIT_Q_COUNTER(resp_cqe_error),
  4139. INIT_Q_COUNTER(req_cqe_error),
  4140. INIT_Q_COUNTER(req_remote_invalid_request),
  4141. INIT_Q_COUNTER(req_remote_access_errors),
  4142. INIT_Q_COUNTER(resp_remote_access_errors),
  4143. INIT_Q_COUNTER(resp_cqe_flush_error),
  4144. INIT_Q_COUNTER(req_cqe_flush_error),
  4145. };
  4146. #define INIT_EXT_PPCNT_COUNTER(_name) \
  4147. { .name = #_name, .offset = \
  4148. MLX5_BYTE_OFF(ppcnt_reg, \
  4149. counter_set.eth_extended_cntrs_grp_data_layout._name##_high)}
  4150. static const struct mlx5_ib_counter ext_ppcnt_cnts[] = {
  4151. INIT_EXT_PPCNT_COUNTER(rx_icrc_encapsulated),
  4152. };
  4153. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  4154. {
  4155. int i;
  4156. for (i = 0; i < dev->num_ports; i++) {
  4157. if (dev->port[i].cnts.set_id_valid)
  4158. mlx5_core_dealloc_q_counter(dev->mdev,
  4159. dev->port[i].cnts.set_id);
  4160. kfree(dev->port[i].cnts.names);
  4161. kfree(dev->port[i].cnts.offsets);
  4162. }
  4163. }
  4164. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  4165. struct mlx5_ib_counters *cnts)
  4166. {
  4167. u32 num_counters;
  4168. num_counters = ARRAY_SIZE(basic_q_cnts);
  4169. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  4170. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  4171. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  4172. num_counters += ARRAY_SIZE(retrans_q_cnts);
  4173. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
  4174. num_counters += ARRAY_SIZE(extended_err_cnts);
  4175. cnts->num_q_counters = num_counters;
  4176. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4177. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  4178. num_counters += ARRAY_SIZE(cong_cnts);
  4179. }
  4180. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4181. cnts->num_ext_ppcnt_counters = ARRAY_SIZE(ext_ppcnt_cnts);
  4182. num_counters += ARRAY_SIZE(ext_ppcnt_cnts);
  4183. }
  4184. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  4185. if (!cnts->names)
  4186. return -ENOMEM;
  4187. cnts->offsets = kcalloc(num_counters,
  4188. sizeof(cnts->offsets), GFP_KERNEL);
  4189. if (!cnts->offsets)
  4190. goto err_names;
  4191. return 0;
  4192. err_names:
  4193. kfree(cnts->names);
  4194. cnts->names = NULL;
  4195. return -ENOMEM;
  4196. }
  4197. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  4198. const char **names,
  4199. size_t *offsets)
  4200. {
  4201. int i;
  4202. int j = 0;
  4203. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  4204. names[j] = basic_q_cnts[i].name;
  4205. offsets[j] = basic_q_cnts[i].offset;
  4206. }
  4207. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  4208. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  4209. names[j] = out_of_seq_q_cnts[i].name;
  4210. offsets[j] = out_of_seq_q_cnts[i].offset;
  4211. }
  4212. }
  4213. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  4214. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  4215. names[j] = retrans_q_cnts[i].name;
  4216. offsets[j] = retrans_q_cnts[i].offset;
  4217. }
  4218. }
  4219. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
  4220. for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
  4221. names[j] = extended_err_cnts[i].name;
  4222. offsets[j] = extended_err_cnts[i].offset;
  4223. }
  4224. }
  4225. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4226. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  4227. names[j] = cong_cnts[i].name;
  4228. offsets[j] = cong_cnts[i].offset;
  4229. }
  4230. }
  4231. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4232. for (i = 0; i < ARRAY_SIZE(ext_ppcnt_cnts); i++, j++) {
  4233. names[j] = ext_ppcnt_cnts[i].name;
  4234. offsets[j] = ext_ppcnt_cnts[i].offset;
  4235. }
  4236. }
  4237. }
  4238. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  4239. {
  4240. int err = 0;
  4241. int i;
  4242. for (i = 0; i < dev->num_ports; i++) {
  4243. err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
  4244. if (err)
  4245. goto err_alloc;
  4246. mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
  4247. dev->port[i].cnts.offsets);
  4248. err = mlx5_core_alloc_q_counter(dev->mdev,
  4249. &dev->port[i].cnts.set_id);
  4250. if (err) {
  4251. mlx5_ib_warn(dev,
  4252. "couldn't allocate queue counter for port %d, err %d\n",
  4253. i + 1, err);
  4254. goto err_alloc;
  4255. }
  4256. dev->port[i].cnts.set_id_valid = true;
  4257. }
  4258. return 0;
  4259. err_alloc:
  4260. mlx5_ib_dealloc_counters(dev);
  4261. return err;
  4262. }
  4263. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  4264. u8 port_num)
  4265. {
  4266. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4267. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  4268. /* We support only per port stats */
  4269. if (port_num == 0)
  4270. return NULL;
  4271. return rdma_alloc_hw_stats_struct(port->cnts.names,
  4272. port->cnts.num_q_counters +
  4273. port->cnts.num_cong_counters +
  4274. port->cnts.num_ext_ppcnt_counters,
  4275. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  4276. }
  4277. static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
  4278. struct mlx5_ib_port *port,
  4279. struct rdma_hw_stats *stats)
  4280. {
  4281. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  4282. void *out;
  4283. __be32 val;
  4284. int ret, i;
  4285. out = kvzalloc(outlen, GFP_KERNEL);
  4286. if (!out)
  4287. return -ENOMEM;
  4288. ret = mlx5_core_query_q_counter(mdev,
  4289. port->cnts.set_id, 0,
  4290. out, outlen);
  4291. if (ret)
  4292. goto free;
  4293. for (i = 0; i < port->cnts.num_q_counters; i++) {
  4294. val = *(__be32 *)(out + port->cnts.offsets[i]);
  4295. stats->value[i] = (u64)be32_to_cpu(val);
  4296. }
  4297. free:
  4298. kvfree(out);
  4299. return ret;
  4300. }
  4301. static int mlx5_ib_query_ext_ppcnt_counters(struct mlx5_ib_dev *dev,
  4302. struct mlx5_ib_port *port,
  4303. struct rdma_hw_stats *stats)
  4304. {
  4305. int offset = port->cnts.num_q_counters + port->cnts.num_cong_counters;
  4306. int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
  4307. int ret, i;
  4308. void *out;
  4309. out = kvzalloc(sz, GFP_KERNEL);
  4310. if (!out)
  4311. return -ENOMEM;
  4312. ret = mlx5_cmd_query_ext_ppcnt_counters(dev->mdev, out);
  4313. if (ret)
  4314. goto free;
  4315. for (i = 0; i < port->cnts.num_ext_ppcnt_counters; i++) {
  4316. stats->value[i + offset] =
  4317. be64_to_cpup((__be64 *)(out +
  4318. port->cnts.offsets[i + offset]));
  4319. }
  4320. free:
  4321. kvfree(out);
  4322. return ret;
  4323. }
  4324. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  4325. struct rdma_hw_stats *stats,
  4326. u8 port_num, int index)
  4327. {
  4328. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4329. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  4330. struct mlx5_core_dev *mdev;
  4331. int ret, num_counters;
  4332. u8 mdev_port_num;
  4333. if (!stats)
  4334. return -EINVAL;
  4335. num_counters = port->cnts.num_q_counters +
  4336. port->cnts.num_cong_counters +
  4337. port->cnts.num_ext_ppcnt_counters;
  4338. /* q_counters are per IB device, query the master mdev */
  4339. ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
  4340. if (ret)
  4341. return ret;
  4342. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4343. ret = mlx5_ib_query_ext_ppcnt_counters(dev, port, stats);
  4344. if (ret)
  4345. return ret;
  4346. }
  4347. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4348. mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
  4349. &mdev_port_num);
  4350. if (!mdev) {
  4351. /* If port is not affiliated yet, its in down state
  4352. * which doesn't have any counters yet, so it would be
  4353. * zero. So no need to read from the HCA.
  4354. */
  4355. goto done;
  4356. }
  4357. ret = mlx5_lag_query_cong_counters(dev->mdev,
  4358. stats->value +
  4359. port->cnts.num_q_counters,
  4360. port->cnts.num_cong_counters,
  4361. port->cnts.offsets +
  4362. port->cnts.num_q_counters);
  4363. mlx5_ib_put_native_port_mdev(dev, port_num);
  4364. if (ret)
  4365. return ret;
  4366. }
  4367. done:
  4368. return num_counters;
  4369. }
  4370. static struct net_device*
  4371. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  4372. u8 port_num,
  4373. enum rdma_netdev_t type,
  4374. const char *name,
  4375. unsigned char name_assign_type,
  4376. void (*setup)(struct net_device *))
  4377. {
  4378. struct net_device *netdev;
  4379. if (type != RDMA_NETDEV_IPOIB)
  4380. return ERR_PTR(-EOPNOTSUPP);
  4381. netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  4382. name, setup);
  4383. return netdev;
  4384. }
  4385. static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4386. {
  4387. if (!dev->delay_drop.dbg)
  4388. return;
  4389. debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
  4390. kfree(dev->delay_drop.dbg);
  4391. dev->delay_drop.dbg = NULL;
  4392. }
  4393. static void cancel_delay_drop(struct mlx5_ib_dev *dev)
  4394. {
  4395. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4396. return;
  4397. cancel_work_sync(&dev->delay_drop.delay_drop_work);
  4398. delay_drop_debugfs_cleanup(dev);
  4399. }
  4400. static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
  4401. size_t count, loff_t *pos)
  4402. {
  4403. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  4404. char lbuf[20];
  4405. int len;
  4406. len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
  4407. return simple_read_from_buffer(buf, count, pos, lbuf, len);
  4408. }
  4409. static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
  4410. size_t count, loff_t *pos)
  4411. {
  4412. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  4413. u32 timeout;
  4414. u32 var;
  4415. if (kstrtouint_from_user(buf, count, 0, &var))
  4416. return -EFAULT;
  4417. timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
  4418. 1000);
  4419. if (timeout != var)
  4420. mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
  4421. timeout);
  4422. delay_drop->timeout = timeout;
  4423. return count;
  4424. }
  4425. static const struct file_operations fops_delay_drop_timeout = {
  4426. .owner = THIS_MODULE,
  4427. .open = simple_open,
  4428. .write = delay_drop_timeout_write,
  4429. .read = delay_drop_timeout_read,
  4430. };
  4431. static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
  4432. {
  4433. struct mlx5_ib_dbg_delay_drop *dbg;
  4434. if (!mlx5_debugfs_root)
  4435. return 0;
  4436. dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
  4437. if (!dbg)
  4438. return -ENOMEM;
  4439. dev->delay_drop.dbg = dbg;
  4440. dbg->dir_debugfs =
  4441. debugfs_create_dir("delay_drop",
  4442. dev->mdev->priv.dbg_root);
  4443. if (!dbg->dir_debugfs)
  4444. goto out_debugfs;
  4445. dbg->events_cnt_debugfs =
  4446. debugfs_create_atomic_t("num_timeout_events", 0400,
  4447. dbg->dir_debugfs,
  4448. &dev->delay_drop.events_cnt);
  4449. if (!dbg->events_cnt_debugfs)
  4450. goto out_debugfs;
  4451. dbg->rqs_cnt_debugfs =
  4452. debugfs_create_atomic_t("num_rqs", 0400,
  4453. dbg->dir_debugfs,
  4454. &dev->delay_drop.rqs_cnt);
  4455. if (!dbg->rqs_cnt_debugfs)
  4456. goto out_debugfs;
  4457. dbg->timeout_debugfs =
  4458. debugfs_create_file("timeout", 0600,
  4459. dbg->dir_debugfs,
  4460. &dev->delay_drop,
  4461. &fops_delay_drop_timeout);
  4462. if (!dbg->timeout_debugfs)
  4463. goto out_debugfs;
  4464. return 0;
  4465. out_debugfs:
  4466. delay_drop_debugfs_cleanup(dev);
  4467. return -ENOMEM;
  4468. }
  4469. static void init_delay_drop(struct mlx5_ib_dev *dev)
  4470. {
  4471. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4472. return;
  4473. mutex_init(&dev->delay_drop.lock);
  4474. dev->delay_drop.dev = dev;
  4475. dev->delay_drop.activate = false;
  4476. dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
  4477. INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
  4478. atomic_set(&dev->delay_drop.rqs_cnt, 0);
  4479. atomic_set(&dev->delay_drop.events_cnt, 0);
  4480. if (delay_drop_debugfs_init(dev))
  4481. mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
  4482. }
  4483. static const struct cpumask *
  4484. mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
  4485. {
  4486. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4487. return mlx5_get_vector_affinity_hint(dev->mdev, comp_vector);
  4488. }
  4489. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4490. static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
  4491. struct mlx5_ib_multiport_info *mpi)
  4492. {
  4493. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4494. struct mlx5_ib_port *port = &ibdev->port[port_num];
  4495. int comps;
  4496. int err;
  4497. int i;
  4498. mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
  4499. spin_lock(&port->mp.mpi_lock);
  4500. if (!mpi->ibdev) {
  4501. spin_unlock(&port->mp.mpi_lock);
  4502. return;
  4503. }
  4504. mpi->ibdev = NULL;
  4505. spin_unlock(&port->mp.mpi_lock);
  4506. mlx5_remove_netdev_notifier(ibdev, port_num);
  4507. spin_lock(&port->mp.mpi_lock);
  4508. comps = mpi->mdev_refcnt;
  4509. if (comps) {
  4510. mpi->unaffiliate = true;
  4511. init_completion(&mpi->unref_comp);
  4512. spin_unlock(&port->mp.mpi_lock);
  4513. for (i = 0; i < comps; i++)
  4514. wait_for_completion(&mpi->unref_comp);
  4515. spin_lock(&port->mp.mpi_lock);
  4516. mpi->unaffiliate = false;
  4517. }
  4518. port->mp.mpi = NULL;
  4519. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4520. spin_unlock(&port->mp.mpi_lock);
  4521. err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
  4522. mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
  4523. /* Log an error, still needed to cleanup the pointers and add
  4524. * it back to the list.
  4525. */
  4526. if (err)
  4527. mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
  4528. port_num + 1);
  4529. ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
  4530. }
  4531. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4532. static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
  4533. struct mlx5_ib_multiport_info *mpi)
  4534. {
  4535. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4536. int err;
  4537. spin_lock(&ibdev->port[port_num].mp.mpi_lock);
  4538. if (ibdev->port[port_num].mp.mpi) {
  4539. mlx5_ib_dbg(ibdev, "port %d already affiliated.\n",
  4540. port_num + 1);
  4541. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4542. return false;
  4543. }
  4544. ibdev->port[port_num].mp.mpi = mpi;
  4545. mpi->ibdev = ibdev;
  4546. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4547. err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
  4548. if (err)
  4549. goto unbind;
  4550. err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
  4551. if (err)
  4552. goto unbind;
  4553. err = mlx5_add_netdev_notifier(ibdev, port_num);
  4554. if (err) {
  4555. mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
  4556. port_num + 1);
  4557. goto unbind;
  4558. }
  4559. err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
  4560. if (err)
  4561. goto unbind;
  4562. return true;
  4563. unbind:
  4564. mlx5_ib_unbind_slave_port(ibdev, mpi);
  4565. return false;
  4566. }
  4567. static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
  4568. {
  4569. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4570. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4571. port_num + 1);
  4572. struct mlx5_ib_multiport_info *mpi;
  4573. int err;
  4574. int i;
  4575. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4576. return 0;
  4577. err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
  4578. &dev->sys_image_guid);
  4579. if (err)
  4580. return err;
  4581. err = mlx5_nic_vport_enable_roce(dev->mdev);
  4582. if (err)
  4583. return err;
  4584. mutex_lock(&mlx5_ib_multiport_mutex);
  4585. for (i = 0; i < dev->num_ports; i++) {
  4586. bool bound = false;
  4587. /* build a stub multiport info struct for the native port. */
  4588. if (i == port_num) {
  4589. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4590. if (!mpi) {
  4591. mutex_unlock(&mlx5_ib_multiport_mutex);
  4592. mlx5_nic_vport_disable_roce(dev->mdev);
  4593. return -ENOMEM;
  4594. }
  4595. mpi->is_master = true;
  4596. mpi->mdev = dev->mdev;
  4597. mpi->sys_image_guid = dev->sys_image_guid;
  4598. dev->port[i].mp.mpi = mpi;
  4599. mpi->ibdev = dev;
  4600. mpi = NULL;
  4601. continue;
  4602. }
  4603. list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
  4604. list) {
  4605. if (dev->sys_image_guid == mpi->sys_image_guid &&
  4606. (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
  4607. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4608. }
  4609. if (bound) {
  4610. dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
  4611. mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
  4612. list_del(&mpi->list);
  4613. break;
  4614. }
  4615. }
  4616. if (!bound) {
  4617. get_port_caps(dev, i + 1);
  4618. mlx5_ib_dbg(dev, "no free port found for port %d\n",
  4619. i + 1);
  4620. }
  4621. }
  4622. list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
  4623. mutex_unlock(&mlx5_ib_multiport_mutex);
  4624. return err;
  4625. }
  4626. static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
  4627. {
  4628. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4629. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4630. port_num + 1);
  4631. int i;
  4632. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4633. return;
  4634. mutex_lock(&mlx5_ib_multiport_mutex);
  4635. for (i = 0; i < dev->num_ports; i++) {
  4636. if (dev->port[i].mp.mpi) {
  4637. /* Destroy the native port stub */
  4638. if (i == port_num) {
  4639. kfree(dev->port[i].mp.mpi);
  4640. dev->port[i].mp.mpi = NULL;
  4641. } else {
  4642. mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
  4643. mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
  4644. }
  4645. }
  4646. }
  4647. mlx5_ib_dbg(dev, "removing from devlist\n");
  4648. list_del(&dev->ib_dev_list);
  4649. mutex_unlock(&mlx5_ib_multiport_mutex);
  4650. mlx5_nic_vport_disable_roce(dev->mdev);
  4651. }
  4652. ADD_UVERBS_ATTRIBUTES_SIMPLE(
  4653. mlx5_ib_dm,
  4654. UVERBS_OBJECT_DM,
  4655. UVERBS_METHOD_DM_ALLOC,
  4656. UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  4657. UVERBS_ATTR_TYPE(u64),
  4658. UA_MANDATORY),
  4659. UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  4660. UVERBS_ATTR_TYPE(u16),
  4661. UA_MANDATORY));
  4662. ADD_UVERBS_ATTRIBUTES_SIMPLE(
  4663. mlx5_ib_flow_action,
  4664. UVERBS_OBJECT_FLOW_ACTION,
  4665. UVERBS_METHOD_FLOW_ACTION_ESP_CREATE,
  4666. UVERBS_ATTR_FLAGS_IN(MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
  4667. enum mlx5_ib_uapi_flow_action_flags));
  4668. static int populate_specs_root(struct mlx5_ib_dev *dev)
  4669. {
  4670. const struct uverbs_object_tree_def **trees = dev->driver_trees;
  4671. size_t num_trees = 0;
  4672. if (mlx5_accel_ipsec_device_caps(dev->mdev) &
  4673. MLX5_ACCEL_IPSEC_CAP_DEVICE)
  4674. trees[num_trees++] = &mlx5_ib_flow_action;
  4675. if (MLX5_CAP_DEV_MEM(dev->mdev, memic))
  4676. trees[num_trees++] = &mlx5_ib_dm;
  4677. if (MLX5_CAP_GEN_64(dev->mdev, general_obj_types) &
  4678. MLX5_GENERAL_OBJ_TYPES_CAP_UCTX)
  4679. trees[num_trees++] = mlx5_ib_get_devx_tree();
  4680. num_trees += mlx5_ib_get_flow_trees(trees + num_trees);
  4681. WARN_ON(num_trees >= ARRAY_SIZE(dev->driver_trees));
  4682. trees[num_trees] = NULL;
  4683. dev->ib_dev.driver_specs = trees;
  4684. return 0;
  4685. }
  4686. static int mlx5_ib_read_counters(struct ib_counters *counters,
  4687. struct ib_counters_read_attr *read_attr,
  4688. struct uverbs_attr_bundle *attrs)
  4689. {
  4690. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  4691. struct mlx5_read_counters_attr mread_attr = {};
  4692. struct mlx5_ib_flow_counters_desc *desc;
  4693. int ret, i;
  4694. mutex_lock(&mcounters->mcntrs_mutex);
  4695. if (mcounters->cntrs_max_index > read_attr->ncounters) {
  4696. ret = -EINVAL;
  4697. goto err_bound;
  4698. }
  4699. mread_attr.out = kcalloc(mcounters->counters_num, sizeof(u64),
  4700. GFP_KERNEL);
  4701. if (!mread_attr.out) {
  4702. ret = -ENOMEM;
  4703. goto err_bound;
  4704. }
  4705. mread_attr.hw_cntrs_hndl = mcounters->hw_cntrs_hndl;
  4706. mread_attr.flags = read_attr->flags;
  4707. ret = mcounters->read_counters(counters->device, &mread_attr);
  4708. if (ret)
  4709. goto err_read;
  4710. /* do the pass over the counters data array to assign according to the
  4711. * descriptions and indexing pairs
  4712. */
  4713. desc = mcounters->counters_data;
  4714. for (i = 0; i < mcounters->ncounters; i++)
  4715. read_attr->counters_buff[desc[i].index] += mread_attr.out[desc[i].description];
  4716. err_read:
  4717. kfree(mread_attr.out);
  4718. err_bound:
  4719. mutex_unlock(&mcounters->mcntrs_mutex);
  4720. return ret;
  4721. }
  4722. static int mlx5_ib_destroy_counters(struct ib_counters *counters)
  4723. {
  4724. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  4725. counters_clear_description(counters);
  4726. if (mcounters->hw_cntrs_hndl)
  4727. mlx5_fc_destroy(to_mdev(counters->device)->mdev,
  4728. mcounters->hw_cntrs_hndl);
  4729. kfree(mcounters);
  4730. return 0;
  4731. }
  4732. static struct ib_counters *mlx5_ib_create_counters(struct ib_device *device,
  4733. struct uverbs_attr_bundle *attrs)
  4734. {
  4735. struct mlx5_ib_mcounters *mcounters;
  4736. mcounters = kzalloc(sizeof(*mcounters), GFP_KERNEL);
  4737. if (!mcounters)
  4738. return ERR_PTR(-ENOMEM);
  4739. mutex_init(&mcounters->mcntrs_mutex);
  4740. return &mcounters->ibcntrs;
  4741. }
  4742. void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
  4743. {
  4744. mlx5_ib_cleanup_multiport_master(dev);
  4745. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4746. cleanup_srcu_struct(&dev->mr_srcu);
  4747. #endif
  4748. kfree(dev->port);
  4749. }
  4750. int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
  4751. {
  4752. struct mlx5_core_dev *mdev = dev->mdev;
  4753. const char *name;
  4754. int err;
  4755. int i;
  4756. dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
  4757. GFP_KERNEL);
  4758. if (!dev->port)
  4759. return -ENOMEM;
  4760. for (i = 0; i < dev->num_ports; i++) {
  4761. spin_lock_init(&dev->port[i].mp.mpi_lock);
  4762. rwlock_init(&dev->roce[i].netdev_lock);
  4763. }
  4764. err = mlx5_ib_init_multiport_master(dev);
  4765. if (err)
  4766. goto err_free_port;
  4767. if (!mlx5_core_mp_enabled(mdev)) {
  4768. for (i = 1; i <= dev->num_ports; i++) {
  4769. err = get_port_caps(dev, i);
  4770. if (err)
  4771. break;
  4772. }
  4773. } else {
  4774. err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
  4775. }
  4776. if (err)
  4777. goto err_mp;
  4778. if (mlx5_use_mad_ifc(dev))
  4779. get_ext_port_caps(dev);
  4780. if (!mlx5_lag_is_active(mdev))
  4781. name = "mlx5_%d";
  4782. else
  4783. name = "mlx5_bond_%d";
  4784. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  4785. dev->ib_dev.owner = THIS_MODULE;
  4786. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  4787. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  4788. dev->ib_dev.phys_port_cnt = dev->num_ports;
  4789. dev->ib_dev.num_comp_vectors =
  4790. dev->mdev->priv.eq_table.num_comp_vectors;
  4791. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  4792. mutex_init(&dev->cap_mask_mutex);
  4793. INIT_LIST_HEAD(&dev->qp_list);
  4794. spin_lock_init(&dev->reset_flow_resource_lock);
  4795. spin_lock_init(&dev->memic.memic_lock);
  4796. dev->memic.dev = mdev;
  4797. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4798. err = init_srcu_struct(&dev->mr_srcu);
  4799. if (err)
  4800. goto err_free_port;
  4801. #endif
  4802. return 0;
  4803. err_mp:
  4804. mlx5_ib_cleanup_multiport_master(dev);
  4805. err_free_port:
  4806. kfree(dev->port);
  4807. return -ENOMEM;
  4808. }
  4809. static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
  4810. {
  4811. dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
  4812. if (!dev->flow_db)
  4813. return -ENOMEM;
  4814. mutex_init(&dev->flow_db->lock);
  4815. return 0;
  4816. }
  4817. int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
  4818. {
  4819. struct mlx5_ib_dev *nic_dev;
  4820. nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
  4821. if (!nic_dev)
  4822. return -EINVAL;
  4823. dev->flow_db = nic_dev->flow_db;
  4824. return 0;
  4825. }
  4826. static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
  4827. {
  4828. kfree(dev->flow_db);
  4829. }
  4830. int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
  4831. {
  4832. struct mlx5_core_dev *mdev = dev->mdev;
  4833. int err;
  4834. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  4835. dev->ib_dev.uverbs_cmd_mask =
  4836. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  4837. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  4838. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  4839. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  4840. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  4841. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  4842. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  4843. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  4844. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  4845. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  4846. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  4847. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  4848. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  4849. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  4850. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  4851. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  4852. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  4853. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  4854. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  4855. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  4856. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  4857. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  4858. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  4859. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  4860. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  4861. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  4862. dev->ib_dev.uverbs_ex_cmd_mask =
  4863. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  4864. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  4865. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  4866. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
  4867. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
  4868. dev->ib_dev.query_device = mlx5_ib_query_device;
  4869. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  4870. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  4871. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  4872. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  4873. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  4874. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  4875. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  4876. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  4877. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  4878. dev->ib_dev.mmap = mlx5_ib_mmap;
  4879. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  4880. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  4881. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  4882. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  4883. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  4884. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  4885. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  4886. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  4887. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  4888. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  4889. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  4890. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  4891. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  4892. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  4893. dev->ib_dev.drain_sq = mlx5_ib_drain_sq;
  4894. dev->ib_dev.drain_rq = mlx5_ib_drain_rq;
  4895. dev->ib_dev.post_send = mlx5_ib_post_send;
  4896. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  4897. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  4898. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  4899. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  4900. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  4901. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  4902. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  4903. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  4904. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  4905. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  4906. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  4907. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  4908. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  4909. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  4910. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  4911. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  4912. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  4913. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  4914. dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
  4915. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
  4916. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  4917. if (mlx5_core_is_pf(mdev)) {
  4918. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  4919. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  4920. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  4921. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  4922. }
  4923. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  4924. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  4925. if (MLX5_CAP_GEN(mdev, imaicl)) {
  4926. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  4927. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  4928. dev->ib_dev.uverbs_cmd_mask |=
  4929. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  4930. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  4931. }
  4932. if (MLX5_CAP_GEN(mdev, xrc)) {
  4933. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  4934. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  4935. dev->ib_dev.uverbs_cmd_mask |=
  4936. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  4937. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  4938. }
  4939. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  4940. dev->ib_dev.alloc_dm = mlx5_ib_alloc_dm;
  4941. dev->ib_dev.dealloc_dm = mlx5_ib_dealloc_dm;
  4942. dev->ib_dev.reg_dm_mr = mlx5_ib_reg_dm_mr;
  4943. }
  4944. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  4945. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  4946. dev->ib_dev.uverbs_ex_cmd_mask |=
  4947. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  4948. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  4949. dev->ib_dev.create_flow_action_esp = mlx5_ib_create_flow_action_esp;
  4950. dev->ib_dev.destroy_flow_action = mlx5_ib_destroy_flow_action;
  4951. dev->ib_dev.modify_flow_action_esp = mlx5_ib_modify_flow_action_esp;
  4952. dev->ib_dev.driver_id = RDMA_DRIVER_MLX5;
  4953. dev->ib_dev.create_counters = mlx5_ib_create_counters;
  4954. dev->ib_dev.destroy_counters = mlx5_ib_destroy_counters;
  4955. dev->ib_dev.read_counters = mlx5_ib_read_counters;
  4956. err = init_node_data(dev);
  4957. if (err)
  4958. return err;
  4959. if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
  4960. (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
  4961. MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  4962. mutex_init(&dev->lb_mutex);
  4963. return 0;
  4964. }
  4965. static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
  4966. {
  4967. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  4968. dev->ib_dev.query_port = mlx5_ib_query_port;
  4969. return 0;
  4970. }
  4971. int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
  4972. {
  4973. dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
  4974. dev->ib_dev.query_port = mlx5_ib_rep_query_port;
  4975. return 0;
  4976. }
  4977. static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev)
  4978. {
  4979. u8 port_num;
  4980. int i;
  4981. for (i = 0; i < dev->num_ports; i++) {
  4982. dev->roce[i].dev = dev;
  4983. dev->roce[i].native_port_num = i + 1;
  4984. dev->roce[i].last_port_state = IB_PORT_DOWN;
  4985. }
  4986. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  4987. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  4988. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  4989. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  4990. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  4991. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  4992. dev->ib_dev.uverbs_ex_cmd_mask |=
  4993. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  4994. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  4995. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  4996. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  4997. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  4998. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4999. return mlx5_add_netdev_notifier(dev, port_num);
  5000. }
  5001. static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
  5002. {
  5003. u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  5004. mlx5_remove_netdev_notifier(dev, port_num);
  5005. }
  5006. int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
  5007. {
  5008. struct mlx5_core_dev *mdev = dev->mdev;
  5009. enum rdma_link_layer ll;
  5010. int port_type_cap;
  5011. int err = 0;
  5012. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5013. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5014. if (ll == IB_LINK_LAYER_ETHERNET)
  5015. err = mlx5_ib_stage_common_roce_init(dev);
  5016. return err;
  5017. }
  5018. void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
  5019. {
  5020. mlx5_ib_stage_common_roce_cleanup(dev);
  5021. }
  5022. static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
  5023. {
  5024. struct mlx5_core_dev *mdev = dev->mdev;
  5025. enum rdma_link_layer ll;
  5026. int port_type_cap;
  5027. int err;
  5028. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5029. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5030. if (ll == IB_LINK_LAYER_ETHERNET) {
  5031. err = mlx5_ib_stage_common_roce_init(dev);
  5032. if (err)
  5033. return err;
  5034. err = mlx5_enable_eth(dev);
  5035. if (err)
  5036. goto cleanup;
  5037. }
  5038. return 0;
  5039. cleanup:
  5040. mlx5_ib_stage_common_roce_cleanup(dev);
  5041. return err;
  5042. }
  5043. static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
  5044. {
  5045. struct mlx5_core_dev *mdev = dev->mdev;
  5046. enum rdma_link_layer ll;
  5047. int port_type_cap;
  5048. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5049. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5050. if (ll == IB_LINK_LAYER_ETHERNET) {
  5051. mlx5_disable_eth(dev);
  5052. mlx5_ib_stage_common_roce_cleanup(dev);
  5053. }
  5054. }
  5055. int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
  5056. {
  5057. return create_dev_resources(&dev->devr);
  5058. }
  5059. void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
  5060. {
  5061. destroy_dev_resources(&dev->devr);
  5062. }
  5063. static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
  5064. {
  5065. mlx5_ib_internal_fill_odp_caps(dev);
  5066. return mlx5_ib_odp_init_one(dev);
  5067. }
  5068. int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
  5069. {
  5070. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  5071. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  5072. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  5073. return mlx5_ib_alloc_counters(dev);
  5074. }
  5075. return 0;
  5076. }
  5077. void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
  5078. {
  5079. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  5080. mlx5_ib_dealloc_counters(dev);
  5081. }
  5082. static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
  5083. {
  5084. return mlx5_ib_init_cong_debugfs(dev,
  5085. mlx5_core_native_port_num(dev->mdev) - 1);
  5086. }
  5087. static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
  5088. {
  5089. mlx5_ib_cleanup_cong_debugfs(dev,
  5090. mlx5_core_native_port_num(dev->mdev) - 1);
  5091. }
  5092. static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
  5093. {
  5094. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  5095. return PTR_ERR_OR_ZERO(dev->mdev->priv.uar);
  5096. }
  5097. static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
  5098. {
  5099. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  5100. }
  5101. int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
  5102. {
  5103. int err;
  5104. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  5105. if (err)
  5106. return err;
  5107. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  5108. if (err)
  5109. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  5110. return err;
  5111. }
  5112. void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
  5113. {
  5114. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  5115. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  5116. }
  5117. static int mlx5_ib_stage_populate_specs(struct mlx5_ib_dev *dev)
  5118. {
  5119. return populate_specs_root(dev);
  5120. }
  5121. int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
  5122. {
  5123. return ib_register_device(&dev->ib_dev, NULL);
  5124. }
  5125. void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
  5126. {
  5127. destroy_umrc_res(dev);
  5128. }
  5129. void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
  5130. {
  5131. ib_unregister_device(&dev->ib_dev);
  5132. }
  5133. int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
  5134. {
  5135. return create_umr_res(dev);
  5136. }
  5137. static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
  5138. {
  5139. init_delay_drop(dev);
  5140. return 0;
  5141. }
  5142. static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
  5143. {
  5144. cancel_delay_drop(dev);
  5145. }
  5146. int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
  5147. {
  5148. int err;
  5149. int i;
  5150. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  5151. err = device_create_file(&dev->ib_dev.dev,
  5152. mlx5_class_attributes[i]);
  5153. if (err)
  5154. return err;
  5155. }
  5156. return 0;
  5157. }
  5158. static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
  5159. {
  5160. mlx5_ib_register_vport_reps(dev);
  5161. return 0;
  5162. }
  5163. static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
  5164. {
  5165. mlx5_ib_unregister_vport_reps(dev);
  5166. }
  5167. void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
  5168. const struct mlx5_ib_profile *profile,
  5169. int stage)
  5170. {
  5171. /* Number of stages to cleanup */
  5172. while (stage) {
  5173. stage--;
  5174. if (profile->stage[stage].cleanup)
  5175. profile->stage[stage].cleanup(dev);
  5176. }
  5177. ib_dealloc_device((struct ib_device *)dev);
  5178. }
  5179. void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
  5180. const struct mlx5_ib_profile *profile)
  5181. {
  5182. int err;
  5183. int i;
  5184. printk_once(KERN_INFO "%s", mlx5_version);
  5185. for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
  5186. if (profile->stage[i].init) {
  5187. err = profile->stage[i].init(dev);
  5188. if (err)
  5189. goto err_out;
  5190. }
  5191. }
  5192. dev->profile = profile;
  5193. dev->ib_active = true;
  5194. return dev;
  5195. err_out:
  5196. __mlx5_ib_remove(dev, profile, i);
  5197. return NULL;
  5198. }
  5199. static const struct mlx5_ib_profile pf_profile = {
  5200. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  5201. mlx5_ib_stage_init_init,
  5202. mlx5_ib_stage_init_cleanup),
  5203. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  5204. mlx5_ib_stage_flow_db_init,
  5205. mlx5_ib_stage_flow_db_cleanup),
  5206. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  5207. mlx5_ib_stage_caps_init,
  5208. NULL),
  5209. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  5210. mlx5_ib_stage_non_default_cb,
  5211. NULL),
  5212. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  5213. mlx5_ib_stage_roce_init,
  5214. mlx5_ib_stage_roce_cleanup),
  5215. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  5216. mlx5_ib_stage_dev_res_init,
  5217. mlx5_ib_stage_dev_res_cleanup),
  5218. STAGE_CREATE(MLX5_IB_STAGE_ODP,
  5219. mlx5_ib_stage_odp_init,
  5220. NULL),
  5221. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  5222. mlx5_ib_stage_counters_init,
  5223. mlx5_ib_stage_counters_cleanup),
  5224. STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
  5225. mlx5_ib_stage_cong_debugfs_init,
  5226. mlx5_ib_stage_cong_debugfs_cleanup),
  5227. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  5228. mlx5_ib_stage_uar_init,
  5229. mlx5_ib_stage_uar_cleanup),
  5230. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  5231. mlx5_ib_stage_bfrag_init,
  5232. mlx5_ib_stage_bfrag_cleanup),
  5233. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  5234. NULL,
  5235. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  5236. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  5237. mlx5_ib_stage_populate_specs,
  5238. NULL),
  5239. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  5240. mlx5_ib_stage_ib_reg_init,
  5241. mlx5_ib_stage_ib_reg_cleanup),
  5242. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  5243. mlx5_ib_stage_post_ib_reg_umr_init,
  5244. NULL),
  5245. STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
  5246. mlx5_ib_stage_delay_drop_init,
  5247. mlx5_ib_stage_delay_drop_cleanup),
  5248. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  5249. mlx5_ib_stage_class_attr_init,
  5250. NULL),
  5251. };
  5252. static const struct mlx5_ib_profile nic_rep_profile = {
  5253. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  5254. mlx5_ib_stage_init_init,
  5255. mlx5_ib_stage_init_cleanup),
  5256. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  5257. mlx5_ib_stage_flow_db_init,
  5258. mlx5_ib_stage_flow_db_cleanup),
  5259. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  5260. mlx5_ib_stage_caps_init,
  5261. NULL),
  5262. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  5263. mlx5_ib_stage_rep_non_default_cb,
  5264. NULL),
  5265. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  5266. mlx5_ib_stage_rep_roce_init,
  5267. mlx5_ib_stage_rep_roce_cleanup),
  5268. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  5269. mlx5_ib_stage_dev_res_init,
  5270. mlx5_ib_stage_dev_res_cleanup),
  5271. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  5272. mlx5_ib_stage_counters_init,
  5273. mlx5_ib_stage_counters_cleanup),
  5274. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  5275. mlx5_ib_stage_uar_init,
  5276. mlx5_ib_stage_uar_cleanup),
  5277. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  5278. mlx5_ib_stage_bfrag_init,
  5279. mlx5_ib_stage_bfrag_cleanup),
  5280. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  5281. NULL,
  5282. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  5283. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  5284. mlx5_ib_stage_populate_specs,
  5285. NULL),
  5286. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  5287. mlx5_ib_stage_ib_reg_init,
  5288. mlx5_ib_stage_ib_reg_cleanup),
  5289. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  5290. mlx5_ib_stage_post_ib_reg_umr_init,
  5291. NULL),
  5292. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  5293. mlx5_ib_stage_class_attr_init,
  5294. NULL),
  5295. STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
  5296. mlx5_ib_stage_rep_reg_init,
  5297. mlx5_ib_stage_rep_reg_cleanup),
  5298. };
  5299. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev)
  5300. {
  5301. struct mlx5_ib_multiport_info *mpi;
  5302. struct mlx5_ib_dev *dev;
  5303. bool bound = false;
  5304. int err;
  5305. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  5306. if (!mpi)
  5307. return NULL;
  5308. mpi->mdev = mdev;
  5309. err = mlx5_query_nic_vport_system_image_guid(mdev,
  5310. &mpi->sys_image_guid);
  5311. if (err) {
  5312. kfree(mpi);
  5313. return NULL;
  5314. }
  5315. mutex_lock(&mlx5_ib_multiport_mutex);
  5316. list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
  5317. if (dev->sys_image_guid == mpi->sys_image_guid)
  5318. bound = mlx5_ib_bind_slave_port(dev, mpi);
  5319. if (bound) {
  5320. rdma_roce_rescan_device(&dev->ib_dev);
  5321. mpi->ibdev->ib_active = true;
  5322. break;
  5323. }
  5324. }
  5325. if (!bound) {
  5326. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  5327. dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
  5328. }
  5329. mutex_unlock(&mlx5_ib_multiport_mutex);
  5330. return mpi;
  5331. }
  5332. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  5333. {
  5334. enum rdma_link_layer ll;
  5335. struct mlx5_ib_dev *dev;
  5336. int port_type_cap;
  5337. printk_once(KERN_INFO "%s", mlx5_version);
  5338. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5339. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5340. if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET)
  5341. return mlx5_ib_add_slave_port(mdev);
  5342. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  5343. if (!dev)
  5344. return NULL;
  5345. dev->mdev = mdev;
  5346. dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
  5347. MLX5_CAP_GEN(mdev, num_vhca_ports));
  5348. if (MLX5_ESWITCH_MANAGER(mdev) &&
  5349. mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
  5350. dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
  5351. return __mlx5_ib_add(dev, &nic_rep_profile);
  5352. }
  5353. return __mlx5_ib_add(dev, &pf_profile);
  5354. }
  5355. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  5356. {
  5357. struct mlx5_ib_multiport_info *mpi;
  5358. struct mlx5_ib_dev *dev;
  5359. if (mlx5_core_is_mp_slave(mdev)) {
  5360. mpi = context;
  5361. mutex_lock(&mlx5_ib_multiport_mutex);
  5362. if (mpi->ibdev)
  5363. mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
  5364. list_del(&mpi->list);
  5365. mutex_unlock(&mlx5_ib_multiport_mutex);
  5366. kfree(mpi);
  5367. return;
  5368. }
  5369. dev = context;
  5370. __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
  5371. }
  5372. static struct mlx5_interface mlx5_ib_interface = {
  5373. .add = mlx5_ib_add,
  5374. .remove = mlx5_ib_remove,
  5375. .event = mlx5_ib_event,
  5376. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  5377. .pfault = mlx5_ib_pfault,
  5378. #endif
  5379. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  5380. };
  5381. unsigned long mlx5_ib_get_xlt_emergency_page(void)
  5382. {
  5383. mutex_lock(&xlt_emergency_page_mutex);
  5384. return xlt_emergency_page;
  5385. }
  5386. void mlx5_ib_put_xlt_emergency_page(void)
  5387. {
  5388. mutex_unlock(&xlt_emergency_page_mutex);
  5389. }
  5390. static int __init mlx5_ib_init(void)
  5391. {
  5392. int err;
  5393. xlt_emergency_page = __get_free_page(GFP_KERNEL);
  5394. if (!xlt_emergency_page)
  5395. return -ENOMEM;
  5396. mutex_init(&xlt_emergency_page_mutex);
  5397. mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
  5398. if (!mlx5_ib_event_wq) {
  5399. free_page(xlt_emergency_page);
  5400. return -ENOMEM;
  5401. }
  5402. mlx5_ib_odp_init();
  5403. err = mlx5_register_interface(&mlx5_ib_interface);
  5404. return err;
  5405. }
  5406. static void __exit mlx5_ib_cleanup(void)
  5407. {
  5408. mlx5_unregister_interface(&mlx5_ib_interface);
  5409. destroy_workqueue(mlx5_ib_event_wq);
  5410. mutex_destroy(&xlt_emergency_page_mutex);
  5411. free_page(xlt_emergency_page);
  5412. }
  5413. module_init(mlx5_ib_init);
  5414. module_exit(mlx5_ib_cleanup);