qp.c 158 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/mlx5/fs.h>
  37. #include "mlx5_ib.h"
  38. #include "ib_rep.h"
  39. /* not supported currently */
  40. static int wq_signature;
  41. enum {
  42. MLX5_IB_ACK_REQ_FREQ = 8,
  43. };
  44. enum {
  45. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  46. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  47. MLX5_IB_LINK_TYPE_IB = 0,
  48. MLX5_IB_LINK_TYPE_ETH = 1
  49. };
  50. enum {
  51. MLX5_IB_SQ_STRIDE = 6,
  52. MLX5_IB_SQ_UMR_INLINE_THRESHOLD = 64,
  53. };
  54. static const u32 mlx5_ib_opcode[] = {
  55. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  56. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  57. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  58. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  59. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  60. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  61. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  62. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  63. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  64. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  65. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  66. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  67. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  68. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  69. };
  70. struct mlx5_wqe_eth_pad {
  71. u8 rsvd0[16];
  72. };
  73. enum raw_qp_set_mask_map {
  74. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  75. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  76. };
  77. struct mlx5_modify_raw_qp_param {
  78. u16 operation;
  79. u32 set_mask; /* raw_qp_set_mask_map */
  80. struct mlx5_rate_limit rl;
  81. u8 rq_q_ctr_id;
  82. };
  83. static void get_cqs(enum ib_qp_type qp_type,
  84. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  85. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  86. static int is_qp0(enum ib_qp_type qp_type)
  87. {
  88. return qp_type == IB_QPT_SMI;
  89. }
  90. static int is_sqp(enum ib_qp_type qp_type)
  91. {
  92. return is_qp0(qp_type) || is_qp1(qp_type);
  93. }
  94. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  95. {
  96. return mlx5_buf_offset(&qp->buf, offset);
  97. }
  98. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  99. {
  100. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  101. }
  102. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  103. {
  104. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  105. }
  106. /**
  107. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  108. *
  109. * @qp: QP to copy from.
  110. * @send: copy from the send queue when non-zero, use the receive queue
  111. * otherwise.
  112. * @wqe_index: index to start copying from. For send work queues, the
  113. * wqe_index is in units of MLX5_SEND_WQE_BB.
  114. * For receive work queue, it is the number of work queue
  115. * element in the queue.
  116. * @buffer: destination buffer.
  117. * @length: maximum number of bytes to copy.
  118. *
  119. * Copies at least a single WQE, but may copy more data.
  120. *
  121. * Return: the number of bytes copied, or an error code.
  122. */
  123. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  124. void *buffer, u32 length,
  125. struct mlx5_ib_qp_base *base)
  126. {
  127. struct ib_device *ibdev = qp->ibqp.device;
  128. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  129. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  130. size_t offset;
  131. size_t wq_end;
  132. struct ib_umem *umem = base->ubuffer.umem;
  133. u32 first_copy_length;
  134. int wqe_length;
  135. int ret;
  136. if (wq->wqe_cnt == 0) {
  137. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  138. qp->ibqp.qp_type);
  139. return -EINVAL;
  140. }
  141. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  142. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  143. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  144. return -EINVAL;
  145. if (offset > umem->length ||
  146. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  147. return -EINVAL;
  148. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  149. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  150. if (ret)
  151. return ret;
  152. if (send) {
  153. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  154. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  155. wqe_length = ds * MLX5_WQE_DS_UNITS;
  156. } else {
  157. wqe_length = 1 << wq->wqe_shift;
  158. }
  159. if (wqe_length <= first_copy_length)
  160. return first_copy_length;
  161. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  162. wqe_length - first_copy_length);
  163. if (ret)
  164. return ret;
  165. return wqe_length;
  166. }
  167. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  168. {
  169. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  170. struct ib_event event;
  171. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  172. /* This event is only valid for trans_qps */
  173. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  174. }
  175. if (ibqp->event_handler) {
  176. event.device = ibqp->device;
  177. event.element.qp = ibqp;
  178. switch (type) {
  179. case MLX5_EVENT_TYPE_PATH_MIG:
  180. event.event = IB_EVENT_PATH_MIG;
  181. break;
  182. case MLX5_EVENT_TYPE_COMM_EST:
  183. event.event = IB_EVENT_COMM_EST;
  184. break;
  185. case MLX5_EVENT_TYPE_SQ_DRAINED:
  186. event.event = IB_EVENT_SQ_DRAINED;
  187. break;
  188. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  189. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  190. break;
  191. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  192. event.event = IB_EVENT_QP_FATAL;
  193. break;
  194. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  195. event.event = IB_EVENT_PATH_MIG_ERR;
  196. break;
  197. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  198. event.event = IB_EVENT_QP_REQ_ERR;
  199. break;
  200. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  201. event.event = IB_EVENT_QP_ACCESS_ERR;
  202. break;
  203. default:
  204. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  205. return;
  206. }
  207. ibqp->event_handler(&event, ibqp->qp_context);
  208. }
  209. }
  210. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  211. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  212. {
  213. int wqe_size;
  214. int wq_size;
  215. /* Sanity check RQ size before proceeding */
  216. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  217. return -EINVAL;
  218. if (!has_rq) {
  219. qp->rq.max_gs = 0;
  220. qp->rq.wqe_cnt = 0;
  221. qp->rq.wqe_shift = 0;
  222. cap->max_recv_wr = 0;
  223. cap->max_recv_sge = 0;
  224. } else {
  225. if (ucmd) {
  226. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  227. if (ucmd->rq_wqe_shift > BITS_PER_BYTE * sizeof(ucmd->rq_wqe_shift))
  228. return -EINVAL;
  229. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  230. if ((1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) < qp->wq_sig)
  231. return -EINVAL;
  232. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  233. qp->rq.max_post = qp->rq.wqe_cnt;
  234. } else {
  235. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  236. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  237. wqe_size = roundup_pow_of_two(wqe_size);
  238. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  239. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  240. qp->rq.wqe_cnt = wq_size / wqe_size;
  241. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  242. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  243. wqe_size,
  244. MLX5_CAP_GEN(dev->mdev,
  245. max_wqe_sz_rq));
  246. return -EINVAL;
  247. }
  248. qp->rq.wqe_shift = ilog2(wqe_size);
  249. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  250. qp->rq.max_post = qp->rq.wqe_cnt;
  251. }
  252. }
  253. return 0;
  254. }
  255. static int sq_overhead(struct ib_qp_init_attr *attr)
  256. {
  257. int size = 0;
  258. switch (attr->qp_type) {
  259. case IB_QPT_XRC_INI:
  260. size += sizeof(struct mlx5_wqe_xrc_seg);
  261. /* fall through */
  262. case IB_QPT_RC:
  263. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  264. max(sizeof(struct mlx5_wqe_atomic_seg) +
  265. sizeof(struct mlx5_wqe_raddr_seg),
  266. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  267. sizeof(struct mlx5_mkey_seg) +
  268. MLX5_IB_SQ_UMR_INLINE_THRESHOLD /
  269. MLX5_IB_UMR_OCTOWORD);
  270. break;
  271. case IB_QPT_XRC_TGT:
  272. return 0;
  273. case IB_QPT_UC:
  274. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  275. max(sizeof(struct mlx5_wqe_raddr_seg),
  276. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  277. sizeof(struct mlx5_mkey_seg));
  278. break;
  279. case IB_QPT_UD:
  280. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  281. size += sizeof(struct mlx5_wqe_eth_pad) +
  282. sizeof(struct mlx5_wqe_eth_seg);
  283. /* fall through */
  284. case IB_QPT_SMI:
  285. case MLX5_IB_QPT_HW_GSI:
  286. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  287. sizeof(struct mlx5_wqe_datagram_seg);
  288. break;
  289. case MLX5_IB_QPT_REG_UMR:
  290. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  291. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  292. sizeof(struct mlx5_mkey_seg);
  293. break;
  294. default:
  295. return -EINVAL;
  296. }
  297. return size;
  298. }
  299. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  300. {
  301. int inl_size = 0;
  302. int size;
  303. size = sq_overhead(attr);
  304. if (size < 0)
  305. return size;
  306. if (attr->cap.max_inline_data) {
  307. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  308. attr->cap.max_inline_data;
  309. }
  310. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  311. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  312. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  313. return MLX5_SIG_WQE_SIZE;
  314. else
  315. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  316. }
  317. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  318. {
  319. int max_sge;
  320. if (attr->qp_type == IB_QPT_RC)
  321. max_sge = (min_t(int, wqe_size, 512) -
  322. sizeof(struct mlx5_wqe_ctrl_seg) -
  323. sizeof(struct mlx5_wqe_raddr_seg)) /
  324. sizeof(struct mlx5_wqe_data_seg);
  325. else if (attr->qp_type == IB_QPT_XRC_INI)
  326. max_sge = (min_t(int, wqe_size, 512) -
  327. sizeof(struct mlx5_wqe_ctrl_seg) -
  328. sizeof(struct mlx5_wqe_xrc_seg) -
  329. sizeof(struct mlx5_wqe_raddr_seg)) /
  330. sizeof(struct mlx5_wqe_data_seg);
  331. else
  332. max_sge = (wqe_size - sq_overhead(attr)) /
  333. sizeof(struct mlx5_wqe_data_seg);
  334. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  335. sizeof(struct mlx5_wqe_data_seg));
  336. }
  337. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  338. struct mlx5_ib_qp *qp)
  339. {
  340. int wqe_size;
  341. int wq_size;
  342. if (!attr->cap.max_send_wr)
  343. return 0;
  344. wqe_size = calc_send_wqe(attr);
  345. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  346. if (wqe_size < 0)
  347. return wqe_size;
  348. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  349. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  350. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  351. return -EINVAL;
  352. }
  353. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  354. sizeof(struct mlx5_wqe_inline_seg);
  355. attr->cap.max_inline_data = qp->max_inline_data;
  356. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  357. qp->signature_en = true;
  358. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  359. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  360. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  361. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  362. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  363. qp->sq.wqe_cnt,
  364. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  365. return -ENOMEM;
  366. }
  367. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  368. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  369. if (qp->sq.max_gs < attr->cap.max_send_sge)
  370. return -ENOMEM;
  371. attr->cap.max_send_sge = qp->sq.max_gs;
  372. qp->sq.max_post = wq_size / wqe_size;
  373. attr->cap.max_send_wr = qp->sq.max_post;
  374. return wq_size;
  375. }
  376. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  377. struct mlx5_ib_qp *qp,
  378. struct mlx5_ib_create_qp *ucmd,
  379. struct mlx5_ib_qp_base *base,
  380. struct ib_qp_init_attr *attr)
  381. {
  382. int desc_sz = 1 << qp->sq.wqe_shift;
  383. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  384. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  385. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  386. return -EINVAL;
  387. }
  388. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  389. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  390. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  391. return -EINVAL;
  392. }
  393. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  394. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  395. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  396. qp->sq.wqe_cnt,
  397. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  398. return -EINVAL;
  399. }
  400. if (attr->qp_type == IB_QPT_RAW_PACKET ||
  401. qp->flags & MLX5_IB_QP_UNDERLAY) {
  402. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  403. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  404. } else {
  405. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  406. (qp->sq.wqe_cnt << 6);
  407. }
  408. return 0;
  409. }
  410. static int qp_has_rq(struct ib_qp_init_attr *attr)
  411. {
  412. if (attr->qp_type == IB_QPT_XRC_INI ||
  413. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  414. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  415. !attr->cap.max_recv_wr)
  416. return 0;
  417. return 1;
  418. }
  419. enum {
  420. /* this is the first blue flame register in the array of bfregs assigned
  421. * to a processes. Since we do not use it for blue flame but rather
  422. * regular 64 bit doorbells, we do not need a lock for maintaiing
  423. * "odd/even" order
  424. */
  425. NUM_NON_BLUE_FLAME_BFREGS = 1,
  426. };
  427. static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
  428. {
  429. return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
  430. }
  431. static int num_med_bfreg(struct mlx5_ib_dev *dev,
  432. struct mlx5_bfreg_info *bfregi)
  433. {
  434. int n;
  435. n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
  436. NUM_NON_BLUE_FLAME_BFREGS;
  437. return n >= 0 ? n : 0;
  438. }
  439. static int first_med_bfreg(struct mlx5_ib_dev *dev,
  440. struct mlx5_bfreg_info *bfregi)
  441. {
  442. return num_med_bfreg(dev, bfregi) ? 1 : -ENOMEM;
  443. }
  444. static int first_hi_bfreg(struct mlx5_ib_dev *dev,
  445. struct mlx5_bfreg_info *bfregi)
  446. {
  447. int med;
  448. med = num_med_bfreg(dev, bfregi);
  449. return ++med;
  450. }
  451. static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
  452. struct mlx5_bfreg_info *bfregi)
  453. {
  454. int i;
  455. for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
  456. if (!bfregi->count[i]) {
  457. bfregi->count[i]++;
  458. return i;
  459. }
  460. }
  461. return -ENOMEM;
  462. }
  463. static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
  464. struct mlx5_bfreg_info *bfregi)
  465. {
  466. int minidx = first_med_bfreg(dev, bfregi);
  467. int i;
  468. if (minidx < 0)
  469. return minidx;
  470. for (i = minidx; i < first_hi_bfreg(dev, bfregi); i++) {
  471. if (bfregi->count[i] < bfregi->count[minidx])
  472. minidx = i;
  473. if (!bfregi->count[minidx])
  474. break;
  475. }
  476. bfregi->count[minidx]++;
  477. return minidx;
  478. }
  479. static int alloc_bfreg(struct mlx5_ib_dev *dev,
  480. struct mlx5_bfreg_info *bfregi)
  481. {
  482. int bfregn = -ENOMEM;
  483. mutex_lock(&bfregi->lock);
  484. if (bfregi->ver >= 2) {
  485. bfregn = alloc_high_class_bfreg(dev, bfregi);
  486. if (bfregn < 0)
  487. bfregn = alloc_med_class_bfreg(dev, bfregi);
  488. }
  489. if (bfregn < 0) {
  490. BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
  491. bfregn = 0;
  492. bfregi->count[bfregn]++;
  493. }
  494. mutex_unlock(&bfregi->lock);
  495. return bfregn;
  496. }
  497. void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
  498. {
  499. mutex_lock(&bfregi->lock);
  500. bfregi->count[bfregn]--;
  501. mutex_unlock(&bfregi->lock);
  502. }
  503. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  504. {
  505. switch (state) {
  506. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  507. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  508. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  509. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  510. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  511. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  512. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  513. default: return -1;
  514. }
  515. }
  516. static int to_mlx5_st(enum ib_qp_type type)
  517. {
  518. switch (type) {
  519. case IB_QPT_RC: return MLX5_QP_ST_RC;
  520. case IB_QPT_UC: return MLX5_QP_ST_UC;
  521. case IB_QPT_UD: return MLX5_QP_ST_UD;
  522. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  523. case IB_QPT_XRC_INI:
  524. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  525. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  526. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  527. case MLX5_IB_QPT_DCI: return MLX5_QP_ST_DCI;
  528. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  529. case IB_QPT_RAW_PACKET:
  530. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  531. case IB_QPT_MAX:
  532. default: return -EINVAL;
  533. }
  534. }
  535. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  536. struct mlx5_ib_cq *recv_cq);
  537. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  538. struct mlx5_ib_cq *recv_cq);
  539. int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
  540. struct mlx5_bfreg_info *bfregi, u32 bfregn,
  541. bool dyn_bfreg)
  542. {
  543. unsigned int bfregs_per_sys_page;
  544. u32 index_of_sys_page;
  545. u32 offset;
  546. bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  547. MLX5_NON_FP_BFREGS_PER_UAR;
  548. index_of_sys_page = bfregn / bfregs_per_sys_page;
  549. if (dyn_bfreg) {
  550. index_of_sys_page += bfregi->num_static_sys_pages;
  551. if (index_of_sys_page >= bfregi->num_sys_pages)
  552. return -EINVAL;
  553. if (bfregn > bfregi->num_dyn_bfregs ||
  554. bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
  555. mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
  556. return -EINVAL;
  557. }
  558. }
  559. offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
  560. return bfregi->sys_pages[index_of_sys_page] + offset;
  561. }
  562. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  563. struct ib_pd *pd,
  564. unsigned long addr, size_t size,
  565. struct ib_umem **umem,
  566. int *npages, int *page_shift, int *ncont,
  567. u32 *offset)
  568. {
  569. int err;
  570. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  571. if (IS_ERR(*umem)) {
  572. mlx5_ib_dbg(dev, "umem_get failed\n");
  573. return PTR_ERR(*umem);
  574. }
  575. mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
  576. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  577. if (err) {
  578. mlx5_ib_warn(dev, "bad offset\n");
  579. goto err_umem;
  580. }
  581. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  582. addr, size, *npages, *page_shift, *ncont, *offset);
  583. return 0;
  584. err_umem:
  585. ib_umem_release(*umem);
  586. *umem = NULL;
  587. return err;
  588. }
  589. static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  590. struct mlx5_ib_rwq *rwq)
  591. {
  592. struct mlx5_ib_ucontext *context;
  593. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
  594. atomic_dec(&dev->delay_drop.rqs_cnt);
  595. context = to_mucontext(pd->uobject->context);
  596. mlx5_ib_db_unmap_user(context, &rwq->db);
  597. if (rwq->umem)
  598. ib_umem_release(rwq->umem);
  599. }
  600. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  601. struct mlx5_ib_rwq *rwq,
  602. struct mlx5_ib_create_wq *ucmd)
  603. {
  604. struct mlx5_ib_ucontext *context;
  605. int page_shift = 0;
  606. int npages;
  607. u32 offset = 0;
  608. int ncont = 0;
  609. int err;
  610. if (!ucmd->buf_addr)
  611. return -EINVAL;
  612. context = to_mucontext(pd->uobject->context);
  613. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  614. rwq->buf_size, 0, 0);
  615. if (IS_ERR(rwq->umem)) {
  616. mlx5_ib_dbg(dev, "umem_get failed\n");
  617. err = PTR_ERR(rwq->umem);
  618. return err;
  619. }
  620. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
  621. &ncont, NULL);
  622. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  623. &rwq->rq_page_offset);
  624. if (err) {
  625. mlx5_ib_warn(dev, "bad offset\n");
  626. goto err_umem;
  627. }
  628. rwq->rq_num_pas = ncont;
  629. rwq->page_shift = page_shift;
  630. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  631. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  632. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  633. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  634. npages, page_shift, ncont, offset);
  635. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  636. if (err) {
  637. mlx5_ib_dbg(dev, "map failed\n");
  638. goto err_umem;
  639. }
  640. rwq->create_type = MLX5_WQ_USER;
  641. return 0;
  642. err_umem:
  643. ib_umem_release(rwq->umem);
  644. return err;
  645. }
  646. static int adjust_bfregn(struct mlx5_ib_dev *dev,
  647. struct mlx5_bfreg_info *bfregi, int bfregn)
  648. {
  649. return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
  650. bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
  651. }
  652. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  653. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  654. struct ib_qp_init_attr *attr,
  655. u32 **in,
  656. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  657. struct mlx5_ib_qp_base *base)
  658. {
  659. struct mlx5_ib_ucontext *context;
  660. struct mlx5_ib_create_qp ucmd;
  661. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  662. int page_shift = 0;
  663. int uar_index = 0;
  664. int npages;
  665. u32 offset = 0;
  666. int bfregn;
  667. int ncont = 0;
  668. __be64 *pas;
  669. void *qpc;
  670. int err;
  671. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  672. if (err) {
  673. mlx5_ib_dbg(dev, "copy failed\n");
  674. return err;
  675. }
  676. context = to_mucontext(pd->uobject->context);
  677. if (ucmd.flags & MLX5_QP_FLAG_BFREG_INDEX) {
  678. uar_index = bfregn_to_uar_index(dev, &context->bfregi,
  679. ucmd.bfreg_index, true);
  680. if (uar_index < 0)
  681. return uar_index;
  682. bfregn = MLX5_IB_INVALID_BFREG;
  683. } else if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL) {
  684. /*
  685. * TBD: should come from the verbs when we have the API
  686. */
  687. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  688. bfregn = MLX5_CROSS_CHANNEL_BFREG;
  689. }
  690. else {
  691. bfregn = alloc_bfreg(dev, &context->bfregi);
  692. if (bfregn < 0)
  693. return bfregn;
  694. }
  695. mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
  696. if (bfregn != MLX5_IB_INVALID_BFREG)
  697. uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
  698. false);
  699. qp->rq.offset = 0;
  700. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  701. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  702. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  703. if (err)
  704. goto err_bfreg;
  705. if (ucmd.buf_addr && ubuffer->buf_size) {
  706. ubuffer->buf_addr = ucmd.buf_addr;
  707. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  708. ubuffer->buf_size,
  709. &ubuffer->umem, &npages, &page_shift,
  710. &ncont, &offset);
  711. if (err)
  712. goto err_bfreg;
  713. } else {
  714. ubuffer->umem = NULL;
  715. }
  716. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  717. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  718. *in = kvzalloc(*inlen, GFP_KERNEL);
  719. if (!*in) {
  720. err = -ENOMEM;
  721. goto err_umem;
  722. }
  723. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  724. if (ubuffer->umem)
  725. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  726. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  727. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  728. MLX5_SET(qpc, qpc, page_offset, offset);
  729. MLX5_SET(qpc, qpc, uar_page, uar_index);
  730. if (bfregn != MLX5_IB_INVALID_BFREG)
  731. resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
  732. else
  733. resp->bfreg_index = MLX5_IB_INVALID_BFREG;
  734. qp->bfregn = bfregn;
  735. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  736. if (err) {
  737. mlx5_ib_dbg(dev, "map failed\n");
  738. goto err_free;
  739. }
  740. err = ib_copy_to_udata(udata, resp, min(udata->outlen, sizeof(*resp)));
  741. if (err) {
  742. mlx5_ib_dbg(dev, "copy failed\n");
  743. goto err_unmap;
  744. }
  745. qp->create_type = MLX5_QP_USER;
  746. return 0;
  747. err_unmap:
  748. mlx5_ib_db_unmap_user(context, &qp->db);
  749. err_free:
  750. kvfree(*in);
  751. err_umem:
  752. if (ubuffer->umem)
  753. ib_umem_release(ubuffer->umem);
  754. err_bfreg:
  755. if (bfregn != MLX5_IB_INVALID_BFREG)
  756. mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
  757. return err;
  758. }
  759. static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  760. struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
  761. {
  762. struct mlx5_ib_ucontext *context;
  763. context = to_mucontext(pd->uobject->context);
  764. mlx5_ib_db_unmap_user(context, &qp->db);
  765. if (base->ubuffer.umem)
  766. ib_umem_release(base->ubuffer.umem);
  767. /*
  768. * Free only the BFREGs which are handled by the kernel.
  769. * BFREGs of UARs allocated dynamically are handled by user.
  770. */
  771. if (qp->bfregn != MLX5_IB_INVALID_BFREG)
  772. mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
  773. }
  774. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  775. struct ib_qp_init_attr *init_attr,
  776. struct mlx5_ib_qp *qp,
  777. u32 **in, int *inlen,
  778. struct mlx5_ib_qp_base *base)
  779. {
  780. int uar_index;
  781. void *qpc;
  782. int err;
  783. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  784. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  785. IB_QP_CREATE_IPOIB_UD_LSO |
  786. IB_QP_CREATE_NETIF_QP |
  787. mlx5_ib_create_qp_sqpn_qp1()))
  788. return -EINVAL;
  789. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  790. qp->bf.bfreg = &dev->fp_bfreg;
  791. else
  792. qp->bf.bfreg = &dev->bfreg;
  793. /* We need to divide by two since each register is comprised of
  794. * two buffers of identical size, namely odd and even
  795. */
  796. qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
  797. uar_index = qp->bf.bfreg->index;
  798. err = calc_sq_size(dev, init_attr, qp);
  799. if (err < 0) {
  800. mlx5_ib_dbg(dev, "err %d\n", err);
  801. return err;
  802. }
  803. qp->rq.offset = 0;
  804. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  805. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  806. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  807. if (err) {
  808. mlx5_ib_dbg(dev, "err %d\n", err);
  809. return err;
  810. }
  811. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  812. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  813. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  814. *in = kvzalloc(*inlen, GFP_KERNEL);
  815. if (!*in) {
  816. err = -ENOMEM;
  817. goto err_buf;
  818. }
  819. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  820. MLX5_SET(qpc, qpc, uar_page, uar_index);
  821. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  822. /* Set "fast registration enabled" for all kernel QPs */
  823. MLX5_SET(qpc, qpc, fre, 1);
  824. MLX5_SET(qpc, qpc, rlky, 1);
  825. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  826. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  827. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  828. }
  829. mlx5_fill_page_array(&qp->buf,
  830. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  831. err = mlx5_db_alloc(dev->mdev, &qp->db);
  832. if (err) {
  833. mlx5_ib_dbg(dev, "err %d\n", err);
  834. goto err_free;
  835. }
  836. qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
  837. sizeof(*qp->sq.wrid), GFP_KERNEL);
  838. qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
  839. sizeof(*qp->sq.wr_data), GFP_KERNEL);
  840. qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
  841. sizeof(*qp->rq.wrid), GFP_KERNEL);
  842. qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
  843. sizeof(*qp->sq.w_list), GFP_KERNEL);
  844. qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
  845. sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  846. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  847. !qp->sq.w_list || !qp->sq.wqe_head) {
  848. err = -ENOMEM;
  849. goto err_wrid;
  850. }
  851. qp->create_type = MLX5_QP_KERNEL;
  852. return 0;
  853. err_wrid:
  854. kvfree(qp->sq.wqe_head);
  855. kvfree(qp->sq.w_list);
  856. kvfree(qp->sq.wrid);
  857. kvfree(qp->sq.wr_data);
  858. kvfree(qp->rq.wrid);
  859. mlx5_db_free(dev->mdev, &qp->db);
  860. err_free:
  861. kvfree(*in);
  862. err_buf:
  863. mlx5_buf_free(dev->mdev, &qp->buf);
  864. return err;
  865. }
  866. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  867. {
  868. kvfree(qp->sq.wqe_head);
  869. kvfree(qp->sq.w_list);
  870. kvfree(qp->sq.wrid);
  871. kvfree(qp->sq.wr_data);
  872. kvfree(qp->rq.wrid);
  873. mlx5_db_free(dev->mdev, &qp->db);
  874. mlx5_buf_free(dev->mdev, &qp->buf);
  875. }
  876. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  877. {
  878. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  879. (attr->qp_type == MLX5_IB_QPT_DCI) ||
  880. (attr->qp_type == IB_QPT_XRC_INI))
  881. return MLX5_SRQ_RQ;
  882. else if (!qp->has_rq)
  883. return MLX5_ZERO_LEN_RQ;
  884. else
  885. return MLX5_NON_ZERO_RQ;
  886. }
  887. static int is_connected(enum ib_qp_type qp_type)
  888. {
  889. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  890. return 1;
  891. return 0;
  892. }
  893. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  894. struct mlx5_ib_qp *qp,
  895. struct mlx5_ib_sq *sq, u32 tdn)
  896. {
  897. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  898. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  899. MLX5_SET(tisc, tisc, transport_domain, tdn);
  900. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  901. MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
  902. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  903. }
  904. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  905. struct mlx5_ib_sq *sq)
  906. {
  907. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  908. }
  909. static void destroy_flow_rule_vport_sq(struct mlx5_ib_dev *dev,
  910. struct mlx5_ib_sq *sq)
  911. {
  912. if (sq->flow_rule)
  913. mlx5_del_flow_rules(sq->flow_rule);
  914. }
  915. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  916. struct mlx5_ib_sq *sq, void *qpin,
  917. struct ib_pd *pd)
  918. {
  919. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  920. __be64 *pas;
  921. void *in;
  922. void *sqc;
  923. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  924. void *wq;
  925. int inlen;
  926. int err;
  927. int page_shift = 0;
  928. int npages;
  929. int ncont = 0;
  930. u32 offset = 0;
  931. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  932. &sq->ubuffer.umem, &npages, &page_shift,
  933. &ncont, &offset);
  934. if (err)
  935. return err;
  936. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  937. in = kvzalloc(inlen, GFP_KERNEL);
  938. if (!in) {
  939. err = -ENOMEM;
  940. goto err_umem;
  941. }
  942. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  943. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  944. if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
  945. MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
  946. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  947. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  948. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  949. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  950. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  951. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  952. MLX5_CAP_ETH(dev->mdev, swp))
  953. MLX5_SET(sqc, sqc, allow_swp, 1);
  954. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  955. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  956. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  957. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  958. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  959. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  960. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  961. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  962. MLX5_SET(wq, wq, page_offset, offset);
  963. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  964. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  965. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  966. kvfree(in);
  967. if (err)
  968. goto err_umem;
  969. err = create_flow_rule_vport_sq(dev, sq);
  970. if (err)
  971. goto err_flow;
  972. return 0;
  973. err_flow:
  974. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  975. err_umem:
  976. ib_umem_release(sq->ubuffer.umem);
  977. sq->ubuffer.umem = NULL;
  978. return err;
  979. }
  980. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  981. struct mlx5_ib_sq *sq)
  982. {
  983. destroy_flow_rule_vport_sq(dev, sq);
  984. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  985. ib_umem_release(sq->ubuffer.umem);
  986. }
  987. static size_t get_rq_pas_size(void *qpc)
  988. {
  989. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  990. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  991. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  992. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  993. u32 po_quanta = 1 << (log_page_size - 6);
  994. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  995. u32 page_size = 1 << log_page_size;
  996. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  997. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  998. return rq_num_pas * sizeof(u64);
  999. }
  1000. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1001. struct mlx5_ib_rq *rq, void *qpin,
  1002. size_t qpinlen)
  1003. {
  1004. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  1005. __be64 *pas;
  1006. __be64 *qp_pas;
  1007. void *in;
  1008. void *rqc;
  1009. void *wq;
  1010. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  1011. size_t rq_pas_size = get_rq_pas_size(qpc);
  1012. size_t inlen;
  1013. int err;
  1014. if (qpinlen < rq_pas_size + MLX5_BYTE_OFF(create_qp_in, pas))
  1015. return -EINVAL;
  1016. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  1017. in = kvzalloc(inlen, GFP_KERNEL);
  1018. if (!in)
  1019. return -ENOMEM;
  1020. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  1021. if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
  1022. MLX5_SET(rqc, rqc, vsd, 1);
  1023. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  1024. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  1025. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  1026. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  1027. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  1028. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  1029. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  1030. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  1031. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  1032. if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
  1033. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  1034. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  1035. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  1036. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  1037. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  1038. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  1039. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  1040. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1041. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  1042. memcpy(pas, qp_pas, rq_pas_size);
  1043. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  1044. kvfree(in);
  1045. return err;
  1046. }
  1047. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1048. struct mlx5_ib_rq *rq)
  1049. {
  1050. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  1051. }
  1052. static bool tunnel_offload_supported(struct mlx5_core_dev *dev)
  1053. {
  1054. return (MLX5_CAP_ETH(dev, tunnel_stateless_vxlan) ||
  1055. MLX5_CAP_ETH(dev, tunnel_stateless_gre) ||
  1056. MLX5_CAP_ETH(dev, tunnel_stateless_geneve_rx));
  1057. }
  1058. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1059. struct mlx5_ib_rq *rq, u32 tdn,
  1060. bool tunnel_offload_en)
  1061. {
  1062. u32 *in;
  1063. void *tirc;
  1064. int inlen;
  1065. int err;
  1066. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1067. in = kvzalloc(inlen, GFP_KERNEL);
  1068. if (!in)
  1069. return -ENOMEM;
  1070. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1071. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1072. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1073. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1074. if (tunnel_offload_en)
  1075. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1076. if (dev->rep)
  1077. MLX5_SET(tirc, tirc, self_lb_block,
  1078. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_);
  1079. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1080. kvfree(in);
  1081. return err;
  1082. }
  1083. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1084. struct mlx5_ib_rq *rq)
  1085. {
  1086. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1087. }
  1088. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1089. u32 *in, size_t inlen,
  1090. struct ib_pd *pd)
  1091. {
  1092. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1093. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1094. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1095. struct ib_uobject *uobj = pd->uobject;
  1096. struct ib_ucontext *ucontext = uobj->context;
  1097. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1098. int err;
  1099. u32 tdn = mucontext->tdn;
  1100. if (qp->sq.wqe_cnt) {
  1101. err = create_raw_packet_qp_tis(dev, qp, sq, tdn);
  1102. if (err)
  1103. return err;
  1104. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1105. if (err)
  1106. goto err_destroy_tis;
  1107. sq->base.container_mibqp = qp;
  1108. sq->base.mqp.event = mlx5_ib_qp_event;
  1109. }
  1110. if (qp->rq.wqe_cnt) {
  1111. rq->base.container_mibqp = qp;
  1112. if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
  1113. rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
  1114. if (qp->flags & MLX5_IB_QP_PCI_WRITE_END_PADDING)
  1115. rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
  1116. err = create_raw_packet_qp_rq(dev, rq, in, inlen);
  1117. if (err)
  1118. goto err_destroy_sq;
  1119. err = create_raw_packet_qp_tir(dev, rq, tdn,
  1120. qp->tunnel_offload_en);
  1121. if (err)
  1122. goto err_destroy_rq;
  1123. }
  1124. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1125. rq->base.mqp.qpn;
  1126. return 0;
  1127. err_destroy_rq:
  1128. destroy_raw_packet_qp_rq(dev, rq);
  1129. err_destroy_sq:
  1130. if (!qp->sq.wqe_cnt)
  1131. return err;
  1132. destroy_raw_packet_qp_sq(dev, sq);
  1133. err_destroy_tis:
  1134. destroy_raw_packet_qp_tis(dev, sq);
  1135. return err;
  1136. }
  1137. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1138. struct mlx5_ib_qp *qp)
  1139. {
  1140. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1141. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1142. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1143. if (qp->rq.wqe_cnt) {
  1144. destroy_raw_packet_qp_tir(dev, rq);
  1145. destroy_raw_packet_qp_rq(dev, rq);
  1146. }
  1147. if (qp->sq.wqe_cnt) {
  1148. destroy_raw_packet_qp_sq(dev, sq);
  1149. destroy_raw_packet_qp_tis(dev, sq);
  1150. }
  1151. }
  1152. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1153. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1154. {
  1155. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1156. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1157. sq->sq = &qp->sq;
  1158. rq->rq = &qp->rq;
  1159. sq->doorbell = &qp->db;
  1160. rq->doorbell = &qp->db;
  1161. }
  1162. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1163. {
  1164. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1165. }
  1166. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1167. struct ib_pd *pd,
  1168. struct ib_qp_init_attr *init_attr,
  1169. struct ib_udata *udata)
  1170. {
  1171. struct ib_uobject *uobj = pd->uobject;
  1172. struct ib_ucontext *ucontext = uobj->context;
  1173. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1174. struct mlx5_ib_create_qp_resp resp = {};
  1175. int inlen;
  1176. int err;
  1177. u32 *in;
  1178. void *tirc;
  1179. void *hfso;
  1180. u32 selected_fields = 0;
  1181. u32 outer_l4;
  1182. size_t min_resp_len;
  1183. u32 tdn = mucontext->tdn;
  1184. struct mlx5_ib_create_qp_rss ucmd = {};
  1185. size_t required_cmd_sz;
  1186. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1187. return -EOPNOTSUPP;
  1188. if (init_attr->create_flags || init_attr->send_cq)
  1189. return -EINVAL;
  1190. min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
  1191. if (udata->outlen < min_resp_len)
  1192. return -EINVAL;
  1193. required_cmd_sz = offsetof(typeof(ucmd), flags) + sizeof(ucmd.flags);
  1194. if (udata->inlen < required_cmd_sz) {
  1195. mlx5_ib_dbg(dev, "invalid inlen\n");
  1196. return -EINVAL;
  1197. }
  1198. if (udata->inlen > sizeof(ucmd) &&
  1199. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1200. udata->inlen - sizeof(ucmd))) {
  1201. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1202. return -EOPNOTSUPP;
  1203. }
  1204. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1205. mlx5_ib_dbg(dev, "copy failed\n");
  1206. return -EFAULT;
  1207. }
  1208. if (ucmd.comp_mask) {
  1209. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1210. return -EOPNOTSUPP;
  1211. }
  1212. if (ucmd.flags & ~MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
  1213. mlx5_ib_dbg(dev, "invalid flags\n");
  1214. return -EOPNOTSUPP;
  1215. }
  1216. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS &&
  1217. !tunnel_offload_supported(dev->mdev)) {
  1218. mlx5_ib_dbg(dev, "tunnel offloads isn't supported\n");
  1219. return -EOPNOTSUPP;
  1220. }
  1221. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
  1222. !(ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
  1223. mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
  1224. return -EOPNOTSUPP;
  1225. }
  1226. err = ib_copy_to_udata(udata, &resp, min(udata->outlen, sizeof(resp)));
  1227. if (err) {
  1228. mlx5_ib_dbg(dev, "copy failed\n");
  1229. return -EINVAL;
  1230. }
  1231. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1232. in = kvzalloc(inlen, GFP_KERNEL);
  1233. if (!in)
  1234. return -ENOMEM;
  1235. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1236. MLX5_SET(tirc, tirc, disp_type,
  1237. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1238. MLX5_SET(tirc, tirc, indirect_table,
  1239. init_attr->rwq_ind_tbl->ind_tbl_num);
  1240. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1241. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1242. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
  1243. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1244. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER)
  1245. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
  1246. else
  1247. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1248. switch (ucmd.rx_hash_function) {
  1249. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1250. {
  1251. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1252. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1253. if (len != ucmd.rx_key_len) {
  1254. err = -EINVAL;
  1255. goto err;
  1256. }
  1257. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1258. memcpy(rss_key, ucmd.rx_hash_key, len);
  1259. break;
  1260. }
  1261. default:
  1262. err = -EOPNOTSUPP;
  1263. goto err;
  1264. }
  1265. if (!ucmd.rx_hash_fields_mask) {
  1266. /* special case when this TIR serves as steering entry without hashing */
  1267. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1268. goto create_tir;
  1269. err = -EINVAL;
  1270. goto err;
  1271. }
  1272. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1273. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1274. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1275. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1276. err = -EINVAL;
  1277. goto err;
  1278. }
  1279. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1280. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1281. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1282. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1283. MLX5_L3_PROT_TYPE_IPV4);
  1284. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1285. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1286. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1287. MLX5_L3_PROT_TYPE_IPV6);
  1288. outer_l4 = ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1289. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) << 0 |
  1290. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1291. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP)) << 1 |
  1292. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI) << 2;
  1293. /* Check that only one l4 protocol is set */
  1294. if (outer_l4 & (outer_l4 - 1)) {
  1295. err = -EINVAL;
  1296. goto err;
  1297. }
  1298. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1299. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1300. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1301. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1302. MLX5_L4_PROT_TYPE_TCP);
  1303. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1304. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1305. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1306. MLX5_L4_PROT_TYPE_UDP);
  1307. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1308. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1309. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1310. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1311. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1312. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1313. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1314. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1315. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1316. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1317. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1318. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1319. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI)
  1320. selected_fields |= MLX5_HASH_FIELD_SEL_IPSEC_SPI;
  1321. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1322. create_tir:
  1323. if (dev->rep)
  1324. MLX5_SET(tirc, tirc, self_lb_block,
  1325. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_);
  1326. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1327. if (err)
  1328. goto err;
  1329. kvfree(in);
  1330. /* qpn is reserved for that QP */
  1331. qp->trans_qp.base.mqp.qpn = 0;
  1332. qp->flags |= MLX5_IB_QP_RSS;
  1333. return 0;
  1334. err:
  1335. kvfree(in);
  1336. return err;
  1337. }
  1338. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1339. struct ib_qp_init_attr *init_attr,
  1340. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1341. {
  1342. struct mlx5_ib_resources *devr = &dev->devr;
  1343. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1344. struct mlx5_core_dev *mdev = dev->mdev;
  1345. struct mlx5_ib_create_qp_resp resp = {};
  1346. struct mlx5_ib_cq *send_cq;
  1347. struct mlx5_ib_cq *recv_cq;
  1348. unsigned long flags;
  1349. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1350. struct mlx5_ib_create_qp ucmd;
  1351. struct mlx5_ib_qp_base *base;
  1352. int mlx5_st;
  1353. void *qpc;
  1354. u32 *in;
  1355. int err;
  1356. mutex_init(&qp->mutex);
  1357. spin_lock_init(&qp->sq.lock);
  1358. spin_lock_init(&qp->rq.lock);
  1359. mlx5_st = to_mlx5_st(init_attr->qp_type);
  1360. if (mlx5_st < 0)
  1361. return -EINVAL;
  1362. if (init_attr->rwq_ind_tbl) {
  1363. if (!udata)
  1364. return -ENOSYS;
  1365. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1366. return err;
  1367. }
  1368. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1369. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1370. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1371. return -EINVAL;
  1372. } else {
  1373. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1374. }
  1375. }
  1376. if (init_attr->create_flags &
  1377. (IB_QP_CREATE_CROSS_CHANNEL |
  1378. IB_QP_CREATE_MANAGED_SEND |
  1379. IB_QP_CREATE_MANAGED_RECV)) {
  1380. if (!MLX5_CAP_GEN(mdev, cd)) {
  1381. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1382. return -EINVAL;
  1383. }
  1384. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1385. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1386. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1387. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1388. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1389. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1390. }
  1391. if (init_attr->qp_type == IB_QPT_UD &&
  1392. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1393. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1394. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1395. return -EOPNOTSUPP;
  1396. }
  1397. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1398. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1399. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1400. return -EOPNOTSUPP;
  1401. }
  1402. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1403. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1404. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1405. return -EOPNOTSUPP;
  1406. }
  1407. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1408. }
  1409. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1410. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1411. if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
  1412. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  1413. MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
  1414. (init_attr->qp_type != IB_QPT_RAW_PACKET))
  1415. return -EOPNOTSUPP;
  1416. qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
  1417. }
  1418. if (pd && pd->uobject) {
  1419. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1420. mlx5_ib_dbg(dev, "copy failed\n");
  1421. return -EFAULT;
  1422. }
  1423. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1424. &ucmd, udata->inlen, &uidx);
  1425. if (err)
  1426. return err;
  1427. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1428. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1429. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
  1430. if (init_attr->qp_type != IB_QPT_RAW_PACKET ||
  1431. !tunnel_offload_supported(mdev)) {
  1432. mlx5_ib_dbg(dev, "Tunnel offload isn't supported\n");
  1433. return -EOPNOTSUPP;
  1434. }
  1435. qp->tunnel_offload_en = true;
  1436. }
  1437. if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
  1438. if (init_attr->qp_type != IB_QPT_UD ||
  1439. (MLX5_CAP_GEN(dev->mdev, port_type) !=
  1440. MLX5_CAP_PORT_TYPE_IB) ||
  1441. !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
  1442. mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
  1443. return -EOPNOTSUPP;
  1444. }
  1445. qp->flags |= MLX5_IB_QP_UNDERLAY;
  1446. qp->underlay_qpn = init_attr->source_qpn;
  1447. }
  1448. } else {
  1449. qp->wq_sig = !!wq_signature;
  1450. }
  1451. base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1452. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1453. &qp->raw_packet_qp.rq.base :
  1454. &qp->trans_qp.base;
  1455. qp->has_rq = qp_has_rq(init_attr);
  1456. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1457. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1458. if (err) {
  1459. mlx5_ib_dbg(dev, "err %d\n", err);
  1460. return err;
  1461. }
  1462. if (pd) {
  1463. if (pd->uobject) {
  1464. __u32 max_wqes =
  1465. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1466. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1467. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1468. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1469. mlx5_ib_dbg(dev, "invalid rq params\n");
  1470. return -EINVAL;
  1471. }
  1472. if (ucmd.sq_wqe_count > max_wqes) {
  1473. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1474. ucmd.sq_wqe_count, max_wqes);
  1475. return -EINVAL;
  1476. }
  1477. if (init_attr->create_flags &
  1478. mlx5_ib_create_qp_sqpn_qp1()) {
  1479. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1480. return -EINVAL;
  1481. }
  1482. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1483. &resp, &inlen, base);
  1484. if (err)
  1485. mlx5_ib_dbg(dev, "err %d\n", err);
  1486. } else {
  1487. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1488. base);
  1489. if (err)
  1490. mlx5_ib_dbg(dev, "err %d\n", err);
  1491. }
  1492. if (err)
  1493. return err;
  1494. } else {
  1495. in = kvzalloc(inlen, GFP_KERNEL);
  1496. if (!in)
  1497. return -ENOMEM;
  1498. qp->create_type = MLX5_QP_EMPTY;
  1499. }
  1500. if (is_sqp(init_attr->qp_type))
  1501. qp->port = init_attr->port_num;
  1502. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1503. MLX5_SET(qpc, qpc, st, mlx5_st);
  1504. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1505. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1506. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1507. else
  1508. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1509. if (qp->wq_sig)
  1510. MLX5_SET(qpc, qpc, wq_signature, 1);
  1511. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1512. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1513. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1514. MLX5_SET(qpc, qpc, cd_master, 1);
  1515. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1516. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1517. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1518. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1519. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1520. int rcqe_sz;
  1521. int scqe_sz;
  1522. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1523. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1524. if (rcqe_sz == 128)
  1525. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1526. else
  1527. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1528. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1529. if (scqe_sz == 128)
  1530. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1531. else
  1532. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1533. }
  1534. }
  1535. if (qp->rq.wqe_cnt) {
  1536. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1537. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1538. }
  1539. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1540. if (qp->sq.wqe_cnt) {
  1541. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1542. } else {
  1543. MLX5_SET(qpc, qpc, no_sq, 1);
  1544. if (init_attr->srq &&
  1545. init_attr->srq->srq_type == IB_SRQT_TM)
  1546. MLX5_SET(qpc, qpc, offload_type,
  1547. MLX5_QPC_OFFLOAD_TYPE_RNDV);
  1548. }
  1549. /* Set default resources */
  1550. switch (init_attr->qp_type) {
  1551. case IB_QPT_XRC_TGT:
  1552. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1553. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1554. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1555. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1556. break;
  1557. case IB_QPT_XRC_INI:
  1558. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1559. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1560. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1561. break;
  1562. default:
  1563. if (init_attr->srq) {
  1564. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1565. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1566. } else {
  1567. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1568. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1569. }
  1570. }
  1571. if (init_attr->send_cq)
  1572. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1573. if (init_attr->recv_cq)
  1574. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1575. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1576. /* 0xffffff means we ask to work with cqe version 0 */
  1577. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1578. MLX5_SET(qpc, qpc, user_index, uidx);
  1579. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1580. if (init_attr->qp_type == IB_QPT_UD &&
  1581. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1582. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1583. qp->flags |= MLX5_IB_QP_LSO;
  1584. }
  1585. if (init_attr->create_flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
  1586. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  1587. mlx5_ib_dbg(dev, "scatter end padding is not supported\n");
  1588. err = -EOPNOTSUPP;
  1589. goto err;
  1590. } else if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1591. MLX5_SET(qpc, qpc, end_padding_mode,
  1592. MLX5_WQ_END_PAD_MODE_ALIGN);
  1593. } else {
  1594. qp->flags |= MLX5_IB_QP_PCI_WRITE_END_PADDING;
  1595. }
  1596. }
  1597. if (inlen < 0) {
  1598. err = -EINVAL;
  1599. goto err;
  1600. }
  1601. if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1602. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1603. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1604. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1605. err = create_raw_packet_qp(dev, qp, in, inlen, pd);
  1606. } else {
  1607. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1608. }
  1609. if (err) {
  1610. mlx5_ib_dbg(dev, "create qp failed\n");
  1611. goto err_create;
  1612. }
  1613. kvfree(in);
  1614. base->container_mibqp = qp;
  1615. base->mqp.event = mlx5_ib_qp_event;
  1616. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1617. &send_cq, &recv_cq);
  1618. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1619. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1620. /* Maintain device to QPs access, needed for further handling via reset
  1621. * flow
  1622. */
  1623. list_add_tail(&qp->qps_list, &dev->qp_list);
  1624. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1625. */
  1626. if (send_cq)
  1627. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1628. if (recv_cq)
  1629. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1630. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1631. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1632. return 0;
  1633. err_create:
  1634. if (qp->create_type == MLX5_QP_USER)
  1635. destroy_qp_user(dev, pd, qp, base);
  1636. else if (qp->create_type == MLX5_QP_KERNEL)
  1637. destroy_qp_kernel(dev, qp);
  1638. err:
  1639. kvfree(in);
  1640. return err;
  1641. }
  1642. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1643. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1644. {
  1645. if (send_cq) {
  1646. if (recv_cq) {
  1647. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1648. spin_lock(&send_cq->lock);
  1649. spin_lock_nested(&recv_cq->lock,
  1650. SINGLE_DEPTH_NESTING);
  1651. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1652. spin_lock(&send_cq->lock);
  1653. __acquire(&recv_cq->lock);
  1654. } else {
  1655. spin_lock(&recv_cq->lock);
  1656. spin_lock_nested(&send_cq->lock,
  1657. SINGLE_DEPTH_NESTING);
  1658. }
  1659. } else {
  1660. spin_lock(&send_cq->lock);
  1661. __acquire(&recv_cq->lock);
  1662. }
  1663. } else if (recv_cq) {
  1664. spin_lock(&recv_cq->lock);
  1665. __acquire(&send_cq->lock);
  1666. } else {
  1667. __acquire(&send_cq->lock);
  1668. __acquire(&recv_cq->lock);
  1669. }
  1670. }
  1671. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1672. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1673. {
  1674. if (send_cq) {
  1675. if (recv_cq) {
  1676. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1677. spin_unlock(&recv_cq->lock);
  1678. spin_unlock(&send_cq->lock);
  1679. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1680. __release(&recv_cq->lock);
  1681. spin_unlock(&send_cq->lock);
  1682. } else {
  1683. spin_unlock(&send_cq->lock);
  1684. spin_unlock(&recv_cq->lock);
  1685. }
  1686. } else {
  1687. __release(&recv_cq->lock);
  1688. spin_unlock(&send_cq->lock);
  1689. }
  1690. } else if (recv_cq) {
  1691. __release(&send_cq->lock);
  1692. spin_unlock(&recv_cq->lock);
  1693. } else {
  1694. __release(&recv_cq->lock);
  1695. __release(&send_cq->lock);
  1696. }
  1697. }
  1698. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1699. {
  1700. return to_mpd(qp->ibqp.pd);
  1701. }
  1702. static void get_cqs(enum ib_qp_type qp_type,
  1703. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1704. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1705. {
  1706. switch (qp_type) {
  1707. case IB_QPT_XRC_TGT:
  1708. *send_cq = NULL;
  1709. *recv_cq = NULL;
  1710. break;
  1711. case MLX5_IB_QPT_REG_UMR:
  1712. case IB_QPT_XRC_INI:
  1713. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1714. *recv_cq = NULL;
  1715. break;
  1716. case IB_QPT_SMI:
  1717. case MLX5_IB_QPT_HW_GSI:
  1718. case IB_QPT_RC:
  1719. case IB_QPT_UC:
  1720. case IB_QPT_UD:
  1721. case IB_QPT_RAW_IPV6:
  1722. case IB_QPT_RAW_ETHERTYPE:
  1723. case IB_QPT_RAW_PACKET:
  1724. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1725. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1726. break;
  1727. case IB_QPT_MAX:
  1728. default:
  1729. *send_cq = NULL;
  1730. *recv_cq = NULL;
  1731. break;
  1732. }
  1733. }
  1734. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1735. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1736. u8 lag_tx_affinity);
  1737. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1738. {
  1739. struct mlx5_ib_cq *send_cq, *recv_cq;
  1740. struct mlx5_ib_qp_base *base;
  1741. unsigned long flags;
  1742. int err;
  1743. if (qp->ibqp.rwq_ind_tbl) {
  1744. destroy_rss_raw_qp_tir(dev, qp);
  1745. return;
  1746. }
  1747. base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1748. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1749. &qp->raw_packet_qp.rq.base :
  1750. &qp->trans_qp.base;
  1751. if (qp->state != IB_QPS_RESET) {
  1752. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
  1753. !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
  1754. err = mlx5_core_qp_modify(dev->mdev,
  1755. MLX5_CMD_OP_2RST_QP, 0,
  1756. NULL, &base->mqp);
  1757. } else {
  1758. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1759. .operation = MLX5_CMD_OP_2RST_QP
  1760. };
  1761. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1762. }
  1763. if (err)
  1764. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1765. base->mqp.qpn);
  1766. }
  1767. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1768. &send_cq, &recv_cq);
  1769. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1770. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1771. /* del from lists under both locks above to protect reset flow paths */
  1772. list_del(&qp->qps_list);
  1773. if (send_cq)
  1774. list_del(&qp->cq_send_list);
  1775. if (recv_cq)
  1776. list_del(&qp->cq_recv_list);
  1777. if (qp->create_type == MLX5_QP_KERNEL) {
  1778. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1779. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1780. if (send_cq != recv_cq)
  1781. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1782. NULL);
  1783. }
  1784. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1785. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1786. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1787. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1788. destroy_raw_packet_qp(dev, qp);
  1789. } else {
  1790. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1791. if (err)
  1792. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1793. base->mqp.qpn);
  1794. }
  1795. if (qp->create_type == MLX5_QP_KERNEL)
  1796. destroy_qp_kernel(dev, qp);
  1797. else if (qp->create_type == MLX5_QP_USER)
  1798. destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
  1799. }
  1800. static const char *ib_qp_type_str(enum ib_qp_type type)
  1801. {
  1802. switch (type) {
  1803. case IB_QPT_SMI:
  1804. return "IB_QPT_SMI";
  1805. case IB_QPT_GSI:
  1806. return "IB_QPT_GSI";
  1807. case IB_QPT_RC:
  1808. return "IB_QPT_RC";
  1809. case IB_QPT_UC:
  1810. return "IB_QPT_UC";
  1811. case IB_QPT_UD:
  1812. return "IB_QPT_UD";
  1813. case IB_QPT_RAW_IPV6:
  1814. return "IB_QPT_RAW_IPV6";
  1815. case IB_QPT_RAW_ETHERTYPE:
  1816. return "IB_QPT_RAW_ETHERTYPE";
  1817. case IB_QPT_XRC_INI:
  1818. return "IB_QPT_XRC_INI";
  1819. case IB_QPT_XRC_TGT:
  1820. return "IB_QPT_XRC_TGT";
  1821. case IB_QPT_RAW_PACKET:
  1822. return "IB_QPT_RAW_PACKET";
  1823. case MLX5_IB_QPT_REG_UMR:
  1824. return "MLX5_IB_QPT_REG_UMR";
  1825. case IB_QPT_DRIVER:
  1826. return "IB_QPT_DRIVER";
  1827. case IB_QPT_MAX:
  1828. default:
  1829. return "Invalid QP type";
  1830. }
  1831. }
  1832. static struct ib_qp *mlx5_ib_create_dct(struct ib_pd *pd,
  1833. struct ib_qp_init_attr *attr,
  1834. struct mlx5_ib_create_qp *ucmd)
  1835. {
  1836. struct mlx5_ib_qp *qp;
  1837. int err = 0;
  1838. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1839. void *dctc;
  1840. if (!attr->srq || !attr->recv_cq)
  1841. return ERR_PTR(-EINVAL);
  1842. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1843. ucmd, sizeof(*ucmd), &uidx);
  1844. if (err)
  1845. return ERR_PTR(err);
  1846. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1847. if (!qp)
  1848. return ERR_PTR(-ENOMEM);
  1849. qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
  1850. if (!qp->dct.in) {
  1851. err = -ENOMEM;
  1852. goto err_free;
  1853. }
  1854. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  1855. qp->qp_sub_type = MLX5_IB_QPT_DCT;
  1856. MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
  1857. MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
  1858. MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
  1859. MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
  1860. MLX5_SET(dctc, dctc, user_index, uidx);
  1861. qp->state = IB_QPS_RESET;
  1862. return &qp->ibqp;
  1863. err_free:
  1864. kfree(qp);
  1865. return ERR_PTR(err);
  1866. }
  1867. static int set_mlx_qp_type(struct mlx5_ib_dev *dev,
  1868. struct ib_qp_init_attr *init_attr,
  1869. struct mlx5_ib_create_qp *ucmd,
  1870. struct ib_udata *udata)
  1871. {
  1872. enum { MLX_QP_FLAGS = MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI };
  1873. int err;
  1874. if (!udata)
  1875. return -EINVAL;
  1876. if (udata->inlen < sizeof(*ucmd)) {
  1877. mlx5_ib_dbg(dev, "create_qp user command is smaller than expected\n");
  1878. return -EINVAL;
  1879. }
  1880. err = ib_copy_from_udata(ucmd, udata, sizeof(*ucmd));
  1881. if (err)
  1882. return err;
  1883. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCI) {
  1884. init_attr->qp_type = MLX5_IB_QPT_DCI;
  1885. } else {
  1886. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCT) {
  1887. init_attr->qp_type = MLX5_IB_QPT_DCT;
  1888. } else {
  1889. mlx5_ib_dbg(dev, "Invalid QP flags\n");
  1890. return -EINVAL;
  1891. }
  1892. }
  1893. if (!MLX5_CAP_GEN(dev->mdev, dct)) {
  1894. mlx5_ib_dbg(dev, "DC transport is not supported\n");
  1895. return -EOPNOTSUPP;
  1896. }
  1897. return 0;
  1898. }
  1899. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1900. struct ib_qp_init_attr *verbs_init_attr,
  1901. struct ib_udata *udata)
  1902. {
  1903. struct mlx5_ib_dev *dev;
  1904. struct mlx5_ib_qp *qp;
  1905. u16 xrcdn = 0;
  1906. int err;
  1907. struct ib_qp_init_attr mlx_init_attr;
  1908. struct ib_qp_init_attr *init_attr = verbs_init_attr;
  1909. if (pd) {
  1910. dev = to_mdev(pd->device);
  1911. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1912. if (!pd->uobject) {
  1913. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1914. return ERR_PTR(-EINVAL);
  1915. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1916. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1917. return ERR_PTR(-EINVAL);
  1918. }
  1919. }
  1920. } else {
  1921. /* being cautious here */
  1922. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1923. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1924. pr_warn("%s: no PD for transport %s\n", __func__,
  1925. ib_qp_type_str(init_attr->qp_type));
  1926. return ERR_PTR(-EINVAL);
  1927. }
  1928. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1929. }
  1930. if (init_attr->qp_type == IB_QPT_DRIVER) {
  1931. struct mlx5_ib_create_qp ucmd;
  1932. init_attr = &mlx_init_attr;
  1933. memcpy(init_attr, verbs_init_attr, sizeof(*verbs_init_attr));
  1934. err = set_mlx_qp_type(dev, init_attr, &ucmd, udata);
  1935. if (err)
  1936. return ERR_PTR(err);
  1937. if (init_attr->qp_type == MLX5_IB_QPT_DCI) {
  1938. if (init_attr->cap.max_recv_wr ||
  1939. init_attr->cap.max_recv_sge) {
  1940. mlx5_ib_dbg(dev, "DCI QP requires zero size receive queue\n");
  1941. return ERR_PTR(-EINVAL);
  1942. }
  1943. } else {
  1944. return mlx5_ib_create_dct(pd, init_attr, &ucmd);
  1945. }
  1946. }
  1947. switch (init_attr->qp_type) {
  1948. case IB_QPT_XRC_TGT:
  1949. case IB_QPT_XRC_INI:
  1950. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1951. mlx5_ib_dbg(dev, "XRC not supported\n");
  1952. return ERR_PTR(-ENOSYS);
  1953. }
  1954. init_attr->recv_cq = NULL;
  1955. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1956. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1957. init_attr->send_cq = NULL;
  1958. }
  1959. /* fall through */
  1960. case IB_QPT_RAW_PACKET:
  1961. case IB_QPT_RC:
  1962. case IB_QPT_UC:
  1963. case IB_QPT_UD:
  1964. case IB_QPT_SMI:
  1965. case MLX5_IB_QPT_HW_GSI:
  1966. case MLX5_IB_QPT_REG_UMR:
  1967. case MLX5_IB_QPT_DCI:
  1968. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1969. if (!qp)
  1970. return ERR_PTR(-ENOMEM);
  1971. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1972. if (err) {
  1973. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1974. kfree(qp);
  1975. return ERR_PTR(err);
  1976. }
  1977. if (is_qp0(init_attr->qp_type))
  1978. qp->ibqp.qp_num = 0;
  1979. else if (is_qp1(init_attr->qp_type))
  1980. qp->ibqp.qp_num = 1;
  1981. else
  1982. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1983. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1984. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1985. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  1986. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  1987. qp->trans_qp.xrcdn = xrcdn;
  1988. break;
  1989. case IB_QPT_GSI:
  1990. return mlx5_ib_gsi_create_qp(pd, init_attr);
  1991. case IB_QPT_RAW_IPV6:
  1992. case IB_QPT_RAW_ETHERTYPE:
  1993. case IB_QPT_MAX:
  1994. default:
  1995. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1996. init_attr->qp_type);
  1997. /* Don't support raw QPs */
  1998. return ERR_PTR(-EINVAL);
  1999. }
  2000. if (verbs_init_attr->qp_type == IB_QPT_DRIVER)
  2001. qp->qp_sub_type = init_attr->qp_type;
  2002. return &qp->ibqp;
  2003. }
  2004. static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp)
  2005. {
  2006. struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device);
  2007. if (mqp->state == IB_QPS_RTR) {
  2008. int err;
  2009. err = mlx5_core_destroy_dct(dev->mdev, &mqp->dct.mdct);
  2010. if (err) {
  2011. mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err);
  2012. return err;
  2013. }
  2014. }
  2015. kfree(mqp->dct.in);
  2016. kfree(mqp);
  2017. return 0;
  2018. }
  2019. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  2020. {
  2021. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2022. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2023. if (unlikely(qp->qp_type == IB_QPT_GSI))
  2024. return mlx5_ib_gsi_destroy_qp(qp);
  2025. if (mqp->qp_sub_type == MLX5_IB_QPT_DCT)
  2026. return mlx5_ib_destroy_dct(mqp);
  2027. destroy_qp_common(dev, mqp);
  2028. kfree(mqp);
  2029. return 0;
  2030. }
  2031. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  2032. int attr_mask)
  2033. {
  2034. u32 hw_access_flags = 0;
  2035. u8 dest_rd_atomic;
  2036. u32 access_flags;
  2037. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2038. dest_rd_atomic = attr->max_dest_rd_atomic;
  2039. else
  2040. dest_rd_atomic = qp->trans_qp.resp_depth;
  2041. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2042. access_flags = attr->qp_access_flags;
  2043. else
  2044. access_flags = qp->trans_qp.atomic_rd_en;
  2045. if (!dest_rd_atomic)
  2046. access_flags &= IB_ACCESS_REMOTE_WRITE;
  2047. if (access_flags & IB_ACCESS_REMOTE_READ)
  2048. hw_access_flags |= MLX5_QP_BIT_RRE;
  2049. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  2050. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  2051. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  2052. hw_access_flags |= MLX5_QP_BIT_RWE;
  2053. return cpu_to_be32(hw_access_flags);
  2054. }
  2055. enum {
  2056. MLX5_PATH_FLAG_FL = 1 << 0,
  2057. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  2058. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  2059. };
  2060. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  2061. {
  2062. if (rate == IB_RATE_PORT_CURRENT)
  2063. return 0;
  2064. if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS)
  2065. return -EINVAL;
  2066. while (rate != IB_RATE_PORT_CURRENT &&
  2067. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  2068. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  2069. --rate;
  2070. return rate ? rate + MLX5_STAT_RATE_OFFSET : rate;
  2071. }
  2072. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  2073. struct mlx5_ib_sq *sq, u8 sl)
  2074. {
  2075. void *in;
  2076. void *tisc;
  2077. int inlen;
  2078. int err;
  2079. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2080. in = kvzalloc(inlen, GFP_KERNEL);
  2081. if (!in)
  2082. return -ENOMEM;
  2083. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  2084. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2085. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  2086. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2087. kvfree(in);
  2088. return err;
  2089. }
  2090. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  2091. struct mlx5_ib_sq *sq, u8 tx_affinity)
  2092. {
  2093. void *in;
  2094. void *tisc;
  2095. int inlen;
  2096. int err;
  2097. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2098. in = kvzalloc(inlen, GFP_KERNEL);
  2099. if (!in)
  2100. return -ENOMEM;
  2101. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  2102. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2103. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  2104. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2105. kvfree(in);
  2106. return err;
  2107. }
  2108. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2109. const struct rdma_ah_attr *ah,
  2110. struct mlx5_qp_path *path, u8 port, int attr_mask,
  2111. u32 path_flags, const struct ib_qp_attr *attr,
  2112. bool alt)
  2113. {
  2114. const struct ib_global_route *grh = rdma_ah_read_grh(ah);
  2115. int err;
  2116. enum ib_gid_type gid_type;
  2117. u8 ah_flags = rdma_ah_get_ah_flags(ah);
  2118. u8 sl = rdma_ah_get_sl(ah);
  2119. if (attr_mask & IB_QP_PKEY_INDEX)
  2120. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  2121. attr->pkey_index);
  2122. if (ah_flags & IB_AH_GRH) {
  2123. if (grh->sgid_index >=
  2124. dev->mdev->port_caps[port - 1].gid_table_len) {
  2125. pr_err("sgid_index (%u) too large. max is %d\n",
  2126. grh->sgid_index,
  2127. dev->mdev->port_caps[port - 1].gid_table_len);
  2128. return -EINVAL;
  2129. }
  2130. }
  2131. if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
  2132. if (!(ah_flags & IB_AH_GRH))
  2133. return -EINVAL;
  2134. memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
  2135. if (qp->ibqp.qp_type == IB_QPT_RC ||
  2136. qp->ibqp.qp_type == IB_QPT_UC ||
  2137. qp->ibqp.qp_type == IB_QPT_XRC_INI ||
  2138. qp->ibqp.qp_type == IB_QPT_XRC_TGT)
  2139. path->udp_sport =
  2140. mlx5_get_roce_udp_sport(dev, ah->grh.sgid_attr);
  2141. path->dci_cfi_prio_sl = (sl & 0x7) << 4;
  2142. gid_type = ah->grh.sgid_attr->gid_type;
  2143. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  2144. path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
  2145. } else {
  2146. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  2147. path->fl_free_ar |=
  2148. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  2149. path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
  2150. path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
  2151. if (ah_flags & IB_AH_GRH)
  2152. path->grh_mlid |= 1 << 7;
  2153. path->dci_cfi_prio_sl = sl & 0xf;
  2154. }
  2155. if (ah_flags & IB_AH_GRH) {
  2156. path->mgid_index = grh->sgid_index;
  2157. path->hop_limit = grh->hop_limit;
  2158. path->tclass_flowlabel =
  2159. cpu_to_be32((grh->traffic_class << 20) |
  2160. (grh->flow_label));
  2161. memcpy(path->rgid, grh->dgid.raw, 16);
  2162. }
  2163. err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
  2164. if (err < 0)
  2165. return err;
  2166. path->static_rate = err;
  2167. path->port = port;
  2168. if (attr_mask & IB_QP_TIMEOUT)
  2169. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  2170. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  2171. return modify_raw_packet_eth_prio(dev->mdev,
  2172. &qp->raw_packet_qp.sq,
  2173. sl & 0xf);
  2174. return 0;
  2175. }
  2176. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  2177. [MLX5_QP_STATE_INIT] = {
  2178. [MLX5_QP_STATE_INIT] = {
  2179. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2180. MLX5_QP_OPTPAR_RAE |
  2181. MLX5_QP_OPTPAR_RWE |
  2182. MLX5_QP_OPTPAR_PKEY_INDEX |
  2183. MLX5_QP_OPTPAR_PRI_PORT,
  2184. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2185. MLX5_QP_OPTPAR_PKEY_INDEX |
  2186. MLX5_QP_OPTPAR_PRI_PORT,
  2187. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2188. MLX5_QP_OPTPAR_Q_KEY |
  2189. MLX5_QP_OPTPAR_PRI_PORT,
  2190. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RRE |
  2191. MLX5_QP_OPTPAR_RAE |
  2192. MLX5_QP_OPTPAR_RWE |
  2193. MLX5_QP_OPTPAR_PKEY_INDEX |
  2194. MLX5_QP_OPTPAR_PRI_PORT,
  2195. },
  2196. [MLX5_QP_STATE_RTR] = {
  2197. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2198. MLX5_QP_OPTPAR_RRE |
  2199. MLX5_QP_OPTPAR_RAE |
  2200. MLX5_QP_OPTPAR_RWE |
  2201. MLX5_QP_OPTPAR_PKEY_INDEX,
  2202. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2203. MLX5_QP_OPTPAR_RWE |
  2204. MLX5_QP_OPTPAR_PKEY_INDEX,
  2205. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2206. MLX5_QP_OPTPAR_Q_KEY,
  2207. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2208. MLX5_QP_OPTPAR_Q_KEY,
  2209. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2210. MLX5_QP_OPTPAR_RRE |
  2211. MLX5_QP_OPTPAR_RAE |
  2212. MLX5_QP_OPTPAR_RWE |
  2213. MLX5_QP_OPTPAR_PKEY_INDEX,
  2214. },
  2215. },
  2216. [MLX5_QP_STATE_RTR] = {
  2217. [MLX5_QP_STATE_RTS] = {
  2218. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2219. MLX5_QP_OPTPAR_RRE |
  2220. MLX5_QP_OPTPAR_RAE |
  2221. MLX5_QP_OPTPAR_RWE |
  2222. MLX5_QP_OPTPAR_PM_STATE |
  2223. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  2224. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2225. MLX5_QP_OPTPAR_RWE |
  2226. MLX5_QP_OPTPAR_PM_STATE,
  2227. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2228. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2229. MLX5_QP_OPTPAR_RRE |
  2230. MLX5_QP_OPTPAR_RAE |
  2231. MLX5_QP_OPTPAR_RWE |
  2232. MLX5_QP_OPTPAR_PM_STATE |
  2233. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  2234. },
  2235. },
  2236. [MLX5_QP_STATE_RTS] = {
  2237. [MLX5_QP_STATE_RTS] = {
  2238. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2239. MLX5_QP_OPTPAR_RAE |
  2240. MLX5_QP_OPTPAR_RWE |
  2241. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2242. MLX5_QP_OPTPAR_PM_STATE |
  2243. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2244. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2245. MLX5_QP_OPTPAR_PM_STATE |
  2246. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2247. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  2248. MLX5_QP_OPTPAR_SRQN |
  2249. MLX5_QP_OPTPAR_CQN_RCV,
  2250. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RRE |
  2251. MLX5_QP_OPTPAR_RAE |
  2252. MLX5_QP_OPTPAR_RWE |
  2253. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2254. MLX5_QP_OPTPAR_PM_STATE |
  2255. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2256. },
  2257. },
  2258. [MLX5_QP_STATE_SQER] = {
  2259. [MLX5_QP_STATE_RTS] = {
  2260. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2261. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  2262. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  2263. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2264. MLX5_QP_OPTPAR_RWE |
  2265. MLX5_QP_OPTPAR_RAE |
  2266. MLX5_QP_OPTPAR_RRE,
  2267. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2268. MLX5_QP_OPTPAR_RWE |
  2269. MLX5_QP_OPTPAR_RAE |
  2270. MLX5_QP_OPTPAR_RRE,
  2271. },
  2272. },
  2273. };
  2274. static int ib_nr_to_mlx5_nr(int ib_mask)
  2275. {
  2276. switch (ib_mask) {
  2277. case IB_QP_STATE:
  2278. return 0;
  2279. case IB_QP_CUR_STATE:
  2280. return 0;
  2281. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2282. return 0;
  2283. case IB_QP_ACCESS_FLAGS:
  2284. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2285. MLX5_QP_OPTPAR_RAE;
  2286. case IB_QP_PKEY_INDEX:
  2287. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2288. case IB_QP_PORT:
  2289. return MLX5_QP_OPTPAR_PRI_PORT;
  2290. case IB_QP_QKEY:
  2291. return MLX5_QP_OPTPAR_Q_KEY;
  2292. case IB_QP_AV:
  2293. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2294. MLX5_QP_OPTPAR_PRI_PORT;
  2295. case IB_QP_PATH_MTU:
  2296. return 0;
  2297. case IB_QP_TIMEOUT:
  2298. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2299. case IB_QP_RETRY_CNT:
  2300. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2301. case IB_QP_RNR_RETRY:
  2302. return MLX5_QP_OPTPAR_RNR_RETRY;
  2303. case IB_QP_RQ_PSN:
  2304. return 0;
  2305. case IB_QP_MAX_QP_RD_ATOMIC:
  2306. return MLX5_QP_OPTPAR_SRA_MAX;
  2307. case IB_QP_ALT_PATH:
  2308. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2309. case IB_QP_MIN_RNR_TIMER:
  2310. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2311. case IB_QP_SQ_PSN:
  2312. return 0;
  2313. case IB_QP_MAX_DEST_RD_ATOMIC:
  2314. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2315. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2316. case IB_QP_PATH_MIG_STATE:
  2317. return MLX5_QP_OPTPAR_PM_STATE;
  2318. case IB_QP_CAP:
  2319. return 0;
  2320. case IB_QP_DEST_QPN:
  2321. return 0;
  2322. }
  2323. return 0;
  2324. }
  2325. static int ib_mask_to_mlx5_opt(int ib_mask)
  2326. {
  2327. int result = 0;
  2328. int i;
  2329. for (i = 0; i < 8 * sizeof(int); i++) {
  2330. if ((1 << i) & ib_mask)
  2331. result |= ib_nr_to_mlx5_nr(1 << i);
  2332. }
  2333. return result;
  2334. }
  2335. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2336. struct mlx5_ib_rq *rq, int new_state,
  2337. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2338. {
  2339. void *in;
  2340. void *rqc;
  2341. int inlen;
  2342. int err;
  2343. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2344. in = kvzalloc(inlen, GFP_KERNEL);
  2345. if (!in)
  2346. return -ENOMEM;
  2347. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2348. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2349. MLX5_SET(rqc, rqc, state, new_state);
  2350. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2351. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2352. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2353. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  2354. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2355. } else
  2356. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2357. dev->ib_dev.name);
  2358. }
  2359. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2360. if (err)
  2361. goto out;
  2362. rq->state = new_state;
  2363. out:
  2364. kvfree(in);
  2365. return err;
  2366. }
  2367. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2368. struct mlx5_ib_sq *sq,
  2369. int new_state,
  2370. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2371. {
  2372. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  2373. struct mlx5_rate_limit old_rl = ibqp->rl;
  2374. struct mlx5_rate_limit new_rl = old_rl;
  2375. bool new_rate_added = false;
  2376. u16 rl_index = 0;
  2377. void *in;
  2378. void *sqc;
  2379. int inlen;
  2380. int err;
  2381. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2382. in = kvzalloc(inlen, GFP_KERNEL);
  2383. if (!in)
  2384. return -ENOMEM;
  2385. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2386. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2387. MLX5_SET(sqc, sqc, state, new_state);
  2388. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  2389. if (new_state != MLX5_SQC_STATE_RDY)
  2390. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  2391. __func__);
  2392. else
  2393. new_rl = raw_qp_param->rl;
  2394. }
  2395. if (!mlx5_rl_are_equal(&old_rl, &new_rl)) {
  2396. if (new_rl.rate) {
  2397. err = mlx5_rl_add_rate(dev, &rl_index, &new_rl);
  2398. if (err) {
  2399. pr_err("Failed configuring rate limit(err %d): \
  2400. rate %u, max_burst_sz %u, typical_pkt_sz %u\n",
  2401. err, new_rl.rate, new_rl.max_burst_sz,
  2402. new_rl.typical_pkt_sz);
  2403. goto out;
  2404. }
  2405. new_rate_added = true;
  2406. }
  2407. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  2408. /* index 0 means no limit */
  2409. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  2410. }
  2411. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2412. if (err) {
  2413. /* Remove new rate from table if failed */
  2414. if (new_rate_added)
  2415. mlx5_rl_remove_rate(dev, &new_rl);
  2416. goto out;
  2417. }
  2418. /* Only remove the old rate after new rate was set */
  2419. if ((old_rl.rate && !mlx5_rl_are_equal(&old_rl, &new_rl)) ||
  2420. (new_state != MLX5_SQC_STATE_RDY)) {
  2421. mlx5_rl_remove_rate(dev, &old_rl);
  2422. if (new_state != MLX5_SQC_STATE_RDY)
  2423. memset(&new_rl, 0, sizeof(new_rl));
  2424. }
  2425. ibqp->rl = new_rl;
  2426. sq->state = new_state;
  2427. out:
  2428. kvfree(in);
  2429. return err;
  2430. }
  2431. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2432. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2433. u8 tx_affinity)
  2434. {
  2435. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2436. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2437. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2438. int modify_rq = !!qp->rq.wqe_cnt;
  2439. int modify_sq = !!qp->sq.wqe_cnt;
  2440. int rq_state;
  2441. int sq_state;
  2442. int err;
  2443. switch (raw_qp_param->operation) {
  2444. case MLX5_CMD_OP_RST2INIT_QP:
  2445. rq_state = MLX5_RQC_STATE_RDY;
  2446. sq_state = MLX5_SQC_STATE_RDY;
  2447. break;
  2448. case MLX5_CMD_OP_2ERR_QP:
  2449. rq_state = MLX5_RQC_STATE_ERR;
  2450. sq_state = MLX5_SQC_STATE_ERR;
  2451. break;
  2452. case MLX5_CMD_OP_2RST_QP:
  2453. rq_state = MLX5_RQC_STATE_RST;
  2454. sq_state = MLX5_SQC_STATE_RST;
  2455. break;
  2456. case MLX5_CMD_OP_RTR2RTS_QP:
  2457. case MLX5_CMD_OP_RTS2RTS_QP:
  2458. if (raw_qp_param->set_mask ==
  2459. MLX5_RAW_QP_RATE_LIMIT) {
  2460. modify_rq = 0;
  2461. sq_state = sq->state;
  2462. } else {
  2463. return raw_qp_param->set_mask ? -EINVAL : 0;
  2464. }
  2465. break;
  2466. case MLX5_CMD_OP_INIT2INIT_QP:
  2467. case MLX5_CMD_OP_INIT2RTR_QP:
  2468. if (raw_qp_param->set_mask)
  2469. return -EINVAL;
  2470. else
  2471. return 0;
  2472. default:
  2473. WARN_ON(1);
  2474. return -EINVAL;
  2475. }
  2476. if (modify_rq) {
  2477. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2478. if (err)
  2479. return err;
  2480. }
  2481. if (modify_sq) {
  2482. if (tx_affinity) {
  2483. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2484. tx_affinity);
  2485. if (err)
  2486. return err;
  2487. }
  2488. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
  2489. }
  2490. return 0;
  2491. }
  2492. static unsigned int get_tx_affinity(struct mlx5_ib_dev *dev,
  2493. struct mlx5_ib_pd *pd,
  2494. struct mlx5_ib_qp_base *qp_base,
  2495. u8 port_num)
  2496. {
  2497. struct mlx5_ib_ucontext *ucontext = NULL;
  2498. unsigned int tx_port_affinity;
  2499. if (pd && pd->ibpd.uobject && pd->ibpd.uobject->context)
  2500. ucontext = to_mucontext(pd->ibpd.uobject->context);
  2501. if (ucontext) {
  2502. tx_port_affinity = (unsigned int)atomic_add_return(
  2503. 1, &ucontext->tx_port_affinity) %
  2504. MLX5_MAX_PORTS +
  2505. 1;
  2506. mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x ucontext %p\n",
  2507. tx_port_affinity, qp_base->mqp.qpn, ucontext);
  2508. } else {
  2509. tx_port_affinity =
  2510. (unsigned int)atomic_add_return(
  2511. 1, &dev->roce[port_num].tx_port_affinity) %
  2512. MLX5_MAX_PORTS +
  2513. 1;
  2514. mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x\n",
  2515. tx_port_affinity, qp_base->mqp.qpn);
  2516. }
  2517. return tx_port_affinity;
  2518. }
  2519. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2520. const struct ib_qp_attr *attr, int attr_mask,
  2521. enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2522. const struct mlx5_ib_modify_qp *ucmd)
  2523. {
  2524. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2525. [MLX5_QP_STATE_RST] = {
  2526. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2527. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2528. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2529. },
  2530. [MLX5_QP_STATE_INIT] = {
  2531. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2532. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2533. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2534. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2535. },
  2536. [MLX5_QP_STATE_RTR] = {
  2537. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2538. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2539. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2540. },
  2541. [MLX5_QP_STATE_RTS] = {
  2542. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2543. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2544. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2545. },
  2546. [MLX5_QP_STATE_SQD] = {
  2547. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2548. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2549. },
  2550. [MLX5_QP_STATE_SQER] = {
  2551. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2552. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2553. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2554. },
  2555. [MLX5_QP_STATE_ERR] = {
  2556. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2557. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2558. }
  2559. };
  2560. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2561. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2562. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2563. struct mlx5_ib_cq *send_cq, *recv_cq;
  2564. struct mlx5_qp_context *context;
  2565. struct mlx5_ib_pd *pd;
  2566. struct mlx5_ib_port *mibport = NULL;
  2567. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2568. enum mlx5_qp_optpar optpar;
  2569. int mlx5_st;
  2570. int err;
  2571. u16 op;
  2572. u8 tx_affinity = 0;
  2573. mlx5_st = to_mlx5_st(ibqp->qp_type == IB_QPT_DRIVER ?
  2574. qp->qp_sub_type : ibqp->qp_type);
  2575. if (mlx5_st < 0)
  2576. return -EINVAL;
  2577. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2578. if (!context)
  2579. return -ENOMEM;
  2580. pd = get_pd(qp);
  2581. context->flags = cpu_to_be32(mlx5_st << 16);
  2582. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2583. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2584. } else {
  2585. switch (attr->path_mig_state) {
  2586. case IB_MIG_MIGRATED:
  2587. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2588. break;
  2589. case IB_MIG_REARM:
  2590. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2591. break;
  2592. case IB_MIG_ARMED:
  2593. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2594. break;
  2595. }
  2596. }
  2597. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2598. if ((ibqp->qp_type == IB_QPT_RC) ||
  2599. (ibqp->qp_type == IB_QPT_UD &&
  2600. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2601. (ibqp->qp_type == IB_QPT_UC) ||
  2602. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2603. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2604. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2605. if (mlx5_lag_is_active(dev->mdev)) {
  2606. u8 p = mlx5_core_native_port_num(dev->mdev);
  2607. tx_affinity = get_tx_affinity(dev, pd, base, p);
  2608. context->flags |= cpu_to_be32(tx_affinity << 24);
  2609. }
  2610. }
  2611. }
  2612. if (is_sqp(ibqp->qp_type)) {
  2613. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2614. } else if ((ibqp->qp_type == IB_QPT_UD &&
  2615. !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
  2616. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2617. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2618. } else if (attr_mask & IB_QP_PATH_MTU) {
  2619. if (attr->path_mtu < IB_MTU_256 ||
  2620. attr->path_mtu > IB_MTU_4096) {
  2621. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2622. err = -EINVAL;
  2623. goto out;
  2624. }
  2625. context->mtu_msgmax = (attr->path_mtu << 5) |
  2626. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2627. }
  2628. if (attr_mask & IB_QP_DEST_QPN)
  2629. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2630. if (attr_mask & IB_QP_PKEY_INDEX)
  2631. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2632. /* todo implement counter_index functionality */
  2633. if (is_sqp(ibqp->qp_type))
  2634. context->pri_path.port = qp->port;
  2635. if (attr_mask & IB_QP_PORT)
  2636. context->pri_path.port = attr->port_num;
  2637. if (attr_mask & IB_QP_AV) {
  2638. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2639. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2640. attr_mask, 0, attr, false);
  2641. if (err)
  2642. goto out;
  2643. }
  2644. if (attr_mask & IB_QP_TIMEOUT)
  2645. context->pri_path.ackto_lt |= attr->timeout << 3;
  2646. if (attr_mask & IB_QP_ALT_PATH) {
  2647. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2648. &context->alt_path,
  2649. attr->alt_port_num,
  2650. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2651. 0, attr, true);
  2652. if (err)
  2653. goto out;
  2654. }
  2655. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2656. &send_cq, &recv_cq);
  2657. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2658. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2659. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2660. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2661. if (attr_mask & IB_QP_RNR_RETRY)
  2662. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2663. if (attr_mask & IB_QP_RETRY_CNT)
  2664. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2665. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2666. if (attr->max_rd_atomic)
  2667. context->params1 |=
  2668. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2669. }
  2670. if (attr_mask & IB_QP_SQ_PSN)
  2671. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2672. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2673. if (attr->max_dest_rd_atomic)
  2674. context->params2 |=
  2675. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2676. }
  2677. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2678. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2679. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2680. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2681. if (attr_mask & IB_QP_RQ_PSN)
  2682. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2683. if (attr_mask & IB_QP_QKEY)
  2684. context->qkey = cpu_to_be32(attr->qkey);
  2685. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2686. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2687. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2688. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2689. qp->port) - 1;
  2690. /* Underlay port should be used - index 0 function per port */
  2691. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  2692. port_num = 0;
  2693. mibport = &dev->port[port_num];
  2694. context->qp_counter_set_usr_page |=
  2695. cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
  2696. }
  2697. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2698. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2699. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2700. context->deth_sqpn = cpu_to_be32(1);
  2701. mlx5_cur = to_mlx5_state(cur_state);
  2702. mlx5_new = to_mlx5_state(new_state);
  2703. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2704. !optab[mlx5_cur][mlx5_new]) {
  2705. err = -EINVAL;
  2706. goto out;
  2707. }
  2708. op = optab[mlx5_cur][mlx5_new];
  2709. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2710. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2711. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  2712. qp->flags & MLX5_IB_QP_UNDERLAY) {
  2713. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2714. raw_qp_param.operation = op;
  2715. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2716. raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
  2717. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2718. }
  2719. if (attr_mask & IB_QP_RATE_LIMIT) {
  2720. raw_qp_param.rl.rate = attr->rate_limit;
  2721. if (ucmd->burst_info.max_burst_sz) {
  2722. if (attr->rate_limit &&
  2723. MLX5_CAP_QOS(dev->mdev, packet_pacing_burst_bound)) {
  2724. raw_qp_param.rl.max_burst_sz =
  2725. ucmd->burst_info.max_burst_sz;
  2726. } else {
  2727. err = -EINVAL;
  2728. goto out;
  2729. }
  2730. }
  2731. if (ucmd->burst_info.typical_pkt_sz) {
  2732. if (attr->rate_limit &&
  2733. MLX5_CAP_QOS(dev->mdev, packet_pacing_typical_size)) {
  2734. raw_qp_param.rl.typical_pkt_sz =
  2735. ucmd->burst_info.typical_pkt_sz;
  2736. } else {
  2737. err = -EINVAL;
  2738. goto out;
  2739. }
  2740. }
  2741. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  2742. }
  2743. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2744. } else {
  2745. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2746. &base->mqp);
  2747. }
  2748. if (err)
  2749. goto out;
  2750. qp->state = new_state;
  2751. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2752. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2753. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2754. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2755. if (attr_mask & IB_QP_PORT)
  2756. qp->port = attr->port_num;
  2757. if (attr_mask & IB_QP_ALT_PATH)
  2758. qp->trans_qp.alt_port = attr->alt_port_num;
  2759. /*
  2760. * If we moved a kernel QP to RESET, clean up all old CQ
  2761. * entries and reinitialize the QP.
  2762. */
  2763. if (new_state == IB_QPS_RESET &&
  2764. !ibqp->uobject && ibqp->qp_type != IB_QPT_XRC_TGT) {
  2765. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2766. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2767. if (send_cq != recv_cq)
  2768. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2769. qp->rq.head = 0;
  2770. qp->rq.tail = 0;
  2771. qp->sq.head = 0;
  2772. qp->sq.tail = 0;
  2773. qp->sq.cur_post = 0;
  2774. qp->sq.last_poll = 0;
  2775. qp->db.db[MLX5_RCV_DBR] = 0;
  2776. qp->db.db[MLX5_SND_DBR] = 0;
  2777. }
  2778. out:
  2779. kfree(context);
  2780. return err;
  2781. }
  2782. static inline bool is_valid_mask(int mask, int req, int opt)
  2783. {
  2784. if ((mask & req) != req)
  2785. return false;
  2786. if (mask & ~(req | opt))
  2787. return false;
  2788. return true;
  2789. }
  2790. /* check valid transition for driver QP types
  2791. * for now the only QP type that this function supports is DCI
  2792. */
  2793. static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2794. enum ib_qp_attr_mask attr_mask)
  2795. {
  2796. int req = IB_QP_STATE;
  2797. int opt = 0;
  2798. if (new_state == IB_QPS_RESET) {
  2799. return is_valid_mask(attr_mask, req, opt);
  2800. } else if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2801. req |= IB_QP_PKEY_INDEX | IB_QP_PORT;
  2802. return is_valid_mask(attr_mask, req, opt);
  2803. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2804. opt = IB_QP_PKEY_INDEX | IB_QP_PORT;
  2805. return is_valid_mask(attr_mask, req, opt);
  2806. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2807. req |= IB_QP_PATH_MTU;
  2808. opt = IB_QP_PKEY_INDEX;
  2809. return is_valid_mask(attr_mask, req, opt);
  2810. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  2811. req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY |
  2812. IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN;
  2813. opt = IB_QP_MIN_RNR_TIMER;
  2814. return is_valid_mask(attr_mask, req, opt);
  2815. } else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) {
  2816. opt = IB_QP_MIN_RNR_TIMER;
  2817. return is_valid_mask(attr_mask, req, opt);
  2818. } else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) {
  2819. return is_valid_mask(attr_mask, req, opt);
  2820. }
  2821. return false;
  2822. }
  2823. /* mlx5_ib_modify_dct: modify a DCT QP
  2824. * valid transitions are:
  2825. * RESET to INIT: must set access_flags, pkey_index and port
  2826. * INIT to RTR : must set min_rnr_timer, tclass, flow_label,
  2827. * mtu, gid_index and hop_limit
  2828. * Other transitions and attributes are illegal
  2829. */
  2830. static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2831. int attr_mask, struct ib_udata *udata)
  2832. {
  2833. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2834. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2835. enum ib_qp_state cur_state, new_state;
  2836. int err = 0;
  2837. int required = IB_QP_STATE;
  2838. void *dctc;
  2839. if (!(attr_mask & IB_QP_STATE))
  2840. return -EINVAL;
  2841. cur_state = qp->state;
  2842. new_state = attr->qp_state;
  2843. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  2844. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2845. required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT;
  2846. if (!is_valid_mask(attr_mask, required, 0))
  2847. return -EINVAL;
  2848. if (attr->port_num == 0 ||
  2849. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)) {
  2850. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2851. attr->port_num, dev->num_ports);
  2852. return -EINVAL;
  2853. }
  2854. if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
  2855. MLX5_SET(dctc, dctc, rre, 1);
  2856. if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
  2857. MLX5_SET(dctc, dctc, rwe, 1);
  2858. if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) {
  2859. if (!mlx5_ib_dc_atomic_is_supported(dev))
  2860. return -EOPNOTSUPP;
  2861. MLX5_SET(dctc, dctc, rae, 1);
  2862. MLX5_SET(dctc, dctc, atomic_mode, MLX5_ATOMIC_MODE_DCT_CX);
  2863. }
  2864. MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index);
  2865. MLX5_SET(dctc, dctc, port, attr->port_num);
  2866. MLX5_SET(dctc, dctc, counter_set_id, dev->port[attr->port_num - 1].cnts.set_id);
  2867. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2868. struct mlx5_ib_modify_qp_resp resp = {};
  2869. u32 min_resp_len = offsetof(typeof(resp), dctn) +
  2870. sizeof(resp.dctn);
  2871. if (udata->outlen < min_resp_len)
  2872. return -EINVAL;
  2873. resp.response_length = min_resp_len;
  2874. required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU;
  2875. if (!is_valid_mask(attr_mask, required, 0))
  2876. return -EINVAL;
  2877. MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer);
  2878. MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class);
  2879. MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label);
  2880. MLX5_SET(dctc, dctc, mtu, attr->path_mtu);
  2881. MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index);
  2882. MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit);
  2883. err = mlx5_core_create_dct(dev->mdev, &qp->dct.mdct, qp->dct.in,
  2884. MLX5_ST_SZ_BYTES(create_dct_in));
  2885. if (err)
  2886. return err;
  2887. resp.dctn = qp->dct.mdct.mqp.qpn;
  2888. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  2889. if (err) {
  2890. mlx5_core_destroy_dct(dev->mdev, &qp->dct.mdct);
  2891. return err;
  2892. }
  2893. } else {
  2894. mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state);
  2895. return -EINVAL;
  2896. }
  2897. if (err)
  2898. qp->state = IB_QPS_ERR;
  2899. else
  2900. qp->state = new_state;
  2901. return err;
  2902. }
  2903. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2904. int attr_mask, struct ib_udata *udata)
  2905. {
  2906. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2907. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2908. struct mlx5_ib_modify_qp ucmd = {};
  2909. enum ib_qp_type qp_type;
  2910. enum ib_qp_state cur_state, new_state;
  2911. size_t required_cmd_sz;
  2912. int err = -EINVAL;
  2913. int port;
  2914. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2915. if (ibqp->rwq_ind_tbl)
  2916. return -ENOSYS;
  2917. if (udata && udata->inlen) {
  2918. required_cmd_sz = offsetof(typeof(ucmd), reserved) +
  2919. sizeof(ucmd.reserved);
  2920. if (udata->inlen < required_cmd_sz)
  2921. return -EINVAL;
  2922. if (udata->inlen > sizeof(ucmd) &&
  2923. !ib_is_udata_cleared(udata, sizeof(ucmd),
  2924. udata->inlen - sizeof(ucmd)))
  2925. return -EOPNOTSUPP;
  2926. if (ib_copy_from_udata(&ucmd, udata,
  2927. min(udata->inlen, sizeof(ucmd))))
  2928. return -EFAULT;
  2929. if (ucmd.comp_mask ||
  2930. memchr_inv(&ucmd.reserved, 0, sizeof(ucmd.reserved)) ||
  2931. memchr_inv(&ucmd.burst_info.reserved, 0,
  2932. sizeof(ucmd.burst_info.reserved)))
  2933. return -EOPNOTSUPP;
  2934. }
  2935. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2936. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2937. if (ibqp->qp_type == IB_QPT_DRIVER)
  2938. qp_type = qp->qp_sub_type;
  2939. else
  2940. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2941. IB_QPT_GSI : ibqp->qp_type;
  2942. if (qp_type == MLX5_IB_QPT_DCT)
  2943. return mlx5_ib_modify_dct(ibqp, attr, attr_mask, udata);
  2944. mutex_lock(&qp->mutex);
  2945. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2946. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2947. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2948. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2949. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2950. }
  2951. if (qp->flags & MLX5_IB_QP_UNDERLAY) {
  2952. if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
  2953. mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
  2954. attr_mask);
  2955. goto out;
  2956. }
  2957. } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2958. qp_type != MLX5_IB_QPT_DCI &&
  2959. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2960. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2961. cur_state, new_state, ibqp->qp_type, attr_mask);
  2962. goto out;
  2963. } else if (qp_type == MLX5_IB_QPT_DCI &&
  2964. !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) {
  2965. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2966. cur_state, new_state, qp_type, attr_mask);
  2967. goto out;
  2968. }
  2969. if ((attr_mask & IB_QP_PORT) &&
  2970. (attr->port_num == 0 ||
  2971. attr->port_num > dev->num_ports)) {
  2972. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2973. attr->port_num, dev->num_ports);
  2974. goto out;
  2975. }
  2976. if (attr_mask & IB_QP_PKEY_INDEX) {
  2977. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2978. if (attr->pkey_index >=
  2979. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2980. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2981. attr->pkey_index);
  2982. goto out;
  2983. }
  2984. }
  2985. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2986. attr->max_rd_atomic >
  2987. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2988. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2989. attr->max_rd_atomic);
  2990. goto out;
  2991. }
  2992. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2993. attr->max_dest_rd_atomic >
  2994. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2995. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2996. attr->max_dest_rd_atomic);
  2997. goto out;
  2998. }
  2999. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  3000. err = 0;
  3001. goto out;
  3002. }
  3003. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state,
  3004. new_state, &ucmd);
  3005. out:
  3006. mutex_unlock(&qp->mutex);
  3007. return err;
  3008. }
  3009. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  3010. {
  3011. struct mlx5_ib_cq *cq;
  3012. unsigned cur;
  3013. cur = wq->head - wq->tail;
  3014. if (likely(cur + nreq < wq->max_post))
  3015. return 0;
  3016. cq = to_mcq(ib_cq);
  3017. spin_lock(&cq->lock);
  3018. cur = wq->head - wq->tail;
  3019. spin_unlock(&cq->lock);
  3020. return cur + nreq >= wq->max_post;
  3021. }
  3022. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  3023. u64 remote_addr, u32 rkey)
  3024. {
  3025. rseg->raddr = cpu_to_be64(remote_addr);
  3026. rseg->rkey = cpu_to_be32(rkey);
  3027. rseg->reserved = 0;
  3028. }
  3029. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  3030. const struct ib_send_wr *wr, void *qend,
  3031. struct mlx5_ib_qp *qp, int *size)
  3032. {
  3033. void *seg = eseg;
  3034. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  3035. if (wr->send_flags & IB_SEND_IP_CSUM)
  3036. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  3037. MLX5_ETH_WQE_L4_CSUM;
  3038. seg += sizeof(struct mlx5_wqe_eth_seg);
  3039. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  3040. if (wr->opcode == IB_WR_LSO) {
  3041. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  3042. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
  3043. u64 left, leftlen, copysz;
  3044. void *pdata = ud_wr->header;
  3045. left = ud_wr->hlen;
  3046. eseg->mss = cpu_to_be16(ud_wr->mss);
  3047. eseg->inline_hdr.sz = cpu_to_be16(left);
  3048. /*
  3049. * check if there is space till the end of queue, if yes,
  3050. * copy all in one shot, otherwise copy till the end of queue,
  3051. * rollback and than the copy the left
  3052. */
  3053. leftlen = qend - (void *)eseg->inline_hdr.start;
  3054. copysz = min_t(u64, leftlen, left);
  3055. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  3056. if (likely(copysz > size_of_inl_hdr_start)) {
  3057. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  3058. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  3059. }
  3060. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  3061. seg = mlx5_get_send_wqe(qp, 0);
  3062. left -= copysz;
  3063. pdata += copysz;
  3064. memcpy(seg, pdata, left);
  3065. seg += ALIGN(left, 16);
  3066. *size += ALIGN(left, 16) / 16;
  3067. }
  3068. }
  3069. return seg;
  3070. }
  3071. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  3072. const struct ib_send_wr *wr)
  3073. {
  3074. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  3075. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  3076. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  3077. }
  3078. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  3079. {
  3080. dseg->byte_count = cpu_to_be32(sg->length);
  3081. dseg->lkey = cpu_to_be32(sg->lkey);
  3082. dseg->addr = cpu_to_be64(sg->addr);
  3083. }
  3084. static u64 get_xlt_octo(u64 bytes)
  3085. {
  3086. return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
  3087. MLX5_IB_UMR_OCTOWORD;
  3088. }
  3089. static __be64 frwr_mkey_mask(void)
  3090. {
  3091. u64 result;
  3092. result = MLX5_MKEY_MASK_LEN |
  3093. MLX5_MKEY_MASK_PAGE_SIZE |
  3094. MLX5_MKEY_MASK_START_ADDR |
  3095. MLX5_MKEY_MASK_EN_RINVAL |
  3096. MLX5_MKEY_MASK_KEY |
  3097. MLX5_MKEY_MASK_LR |
  3098. MLX5_MKEY_MASK_LW |
  3099. MLX5_MKEY_MASK_RR |
  3100. MLX5_MKEY_MASK_RW |
  3101. MLX5_MKEY_MASK_A |
  3102. MLX5_MKEY_MASK_SMALL_FENCE |
  3103. MLX5_MKEY_MASK_FREE;
  3104. return cpu_to_be64(result);
  3105. }
  3106. static __be64 sig_mkey_mask(void)
  3107. {
  3108. u64 result;
  3109. result = MLX5_MKEY_MASK_LEN |
  3110. MLX5_MKEY_MASK_PAGE_SIZE |
  3111. MLX5_MKEY_MASK_START_ADDR |
  3112. MLX5_MKEY_MASK_EN_SIGERR |
  3113. MLX5_MKEY_MASK_EN_RINVAL |
  3114. MLX5_MKEY_MASK_KEY |
  3115. MLX5_MKEY_MASK_LR |
  3116. MLX5_MKEY_MASK_LW |
  3117. MLX5_MKEY_MASK_RR |
  3118. MLX5_MKEY_MASK_RW |
  3119. MLX5_MKEY_MASK_SMALL_FENCE |
  3120. MLX5_MKEY_MASK_FREE |
  3121. MLX5_MKEY_MASK_BSF_EN;
  3122. return cpu_to_be64(result);
  3123. }
  3124. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  3125. struct mlx5_ib_mr *mr, bool umr_inline)
  3126. {
  3127. int size = mr->ndescs * mr->desc_size;
  3128. memset(umr, 0, sizeof(*umr));
  3129. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  3130. if (umr_inline)
  3131. umr->flags |= MLX5_UMR_INLINE;
  3132. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3133. umr->mkey_mask = frwr_mkey_mask();
  3134. }
  3135. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  3136. {
  3137. memset(umr, 0, sizeof(*umr));
  3138. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  3139. umr->flags = MLX5_UMR_INLINE;
  3140. }
  3141. static __be64 get_umr_enable_mr_mask(void)
  3142. {
  3143. u64 result;
  3144. result = MLX5_MKEY_MASK_KEY |
  3145. MLX5_MKEY_MASK_FREE;
  3146. return cpu_to_be64(result);
  3147. }
  3148. static __be64 get_umr_disable_mr_mask(void)
  3149. {
  3150. u64 result;
  3151. result = MLX5_MKEY_MASK_FREE;
  3152. return cpu_to_be64(result);
  3153. }
  3154. static __be64 get_umr_update_translation_mask(void)
  3155. {
  3156. u64 result;
  3157. result = MLX5_MKEY_MASK_LEN |
  3158. MLX5_MKEY_MASK_PAGE_SIZE |
  3159. MLX5_MKEY_MASK_START_ADDR;
  3160. return cpu_to_be64(result);
  3161. }
  3162. static __be64 get_umr_update_access_mask(int atomic)
  3163. {
  3164. u64 result;
  3165. result = MLX5_MKEY_MASK_LR |
  3166. MLX5_MKEY_MASK_LW |
  3167. MLX5_MKEY_MASK_RR |
  3168. MLX5_MKEY_MASK_RW;
  3169. if (atomic)
  3170. result |= MLX5_MKEY_MASK_A;
  3171. return cpu_to_be64(result);
  3172. }
  3173. static __be64 get_umr_update_pd_mask(void)
  3174. {
  3175. u64 result;
  3176. result = MLX5_MKEY_MASK_PD;
  3177. return cpu_to_be64(result);
  3178. }
  3179. static int umr_check_mkey_mask(struct mlx5_ib_dev *dev, u64 mask)
  3180. {
  3181. if ((mask & MLX5_MKEY_MASK_PAGE_SIZE &&
  3182. MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled)) ||
  3183. (mask & MLX5_MKEY_MASK_A &&
  3184. MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled)))
  3185. return -EPERM;
  3186. return 0;
  3187. }
  3188. static int set_reg_umr_segment(struct mlx5_ib_dev *dev,
  3189. struct mlx5_wqe_umr_ctrl_seg *umr,
  3190. const struct ib_send_wr *wr, int atomic)
  3191. {
  3192. const struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3193. memset(umr, 0, sizeof(*umr));
  3194. if (!umrwr->ignore_free_state) {
  3195. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  3196. /* fail if free */
  3197. umr->flags = MLX5_UMR_CHECK_FREE;
  3198. else
  3199. /* fail if not free */
  3200. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  3201. }
  3202. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
  3203. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
  3204. u64 offset = get_xlt_octo(umrwr->offset);
  3205. umr->xlt_offset = cpu_to_be16(offset & 0xffff);
  3206. umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
  3207. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  3208. }
  3209. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  3210. umr->mkey_mask |= get_umr_update_translation_mask();
  3211. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
  3212. umr->mkey_mask |= get_umr_update_access_mask(atomic);
  3213. umr->mkey_mask |= get_umr_update_pd_mask();
  3214. }
  3215. if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
  3216. umr->mkey_mask |= get_umr_enable_mr_mask();
  3217. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3218. umr->mkey_mask |= get_umr_disable_mr_mask();
  3219. if (!wr->num_sge)
  3220. umr->flags |= MLX5_UMR_INLINE;
  3221. return umr_check_mkey_mask(dev, be64_to_cpu(umr->mkey_mask));
  3222. }
  3223. static u8 get_umr_flags(int acc)
  3224. {
  3225. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  3226. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  3227. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  3228. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  3229. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  3230. }
  3231. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  3232. struct mlx5_ib_mr *mr,
  3233. u32 key, int access)
  3234. {
  3235. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  3236. memset(seg, 0, sizeof(*seg));
  3237. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  3238. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  3239. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  3240. /* KLMs take twice the size of MTTs */
  3241. ndescs *= 2;
  3242. seg->flags = get_umr_flags(access) | mr->access_mode;
  3243. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  3244. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  3245. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  3246. seg->len = cpu_to_be64(mr->ibmr.length);
  3247. seg->xlt_oct_size = cpu_to_be32(ndescs);
  3248. }
  3249. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  3250. {
  3251. memset(seg, 0, sizeof(*seg));
  3252. seg->status = MLX5_MKEY_STATUS_FREE;
  3253. }
  3254. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg,
  3255. const struct ib_send_wr *wr)
  3256. {
  3257. const struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3258. memset(seg, 0, sizeof(*seg));
  3259. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3260. seg->status = MLX5_MKEY_STATUS_FREE;
  3261. seg->flags = convert_access(umrwr->access_flags);
  3262. if (umrwr->pd)
  3263. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  3264. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
  3265. !umrwr->length)
  3266. seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
  3267. seg->start_addr = cpu_to_be64(umrwr->virt_addr);
  3268. seg->len = cpu_to_be64(umrwr->length);
  3269. seg->log2_page_size = umrwr->page_shift;
  3270. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  3271. mlx5_mkey_variant(umrwr->mkey));
  3272. }
  3273. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  3274. struct mlx5_ib_mr *mr,
  3275. struct mlx5_ib_pd *pd)
  3276. {
  3277. int bcount = mr->desc_size * mr->ndescs;
  3278. dseg->addr = cpu_to_be64(mr->desc_map);
  3279. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  3280. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  3281. }
  3282. static void set_reg_umr_inline_seg(void *seg, struct mlx5_ib_qp *qp,
  3283. struct mlx5_ib_mr *mr, int mr_list_size)
  3284. {
  3285. void *qend = qp->sq.qend;
  3286. void *addr = mr->descs;
  3287. int copy;
  3288. if (unlikely(seg + mr_list_size > qend)) {
  3289. copy = qend - seg;
  3290. memcpy(seg, addr, copy);
  3291. addr += copy;
  3292. mr_list_size -= copy;
  3293. seg = mlx5_get_send_wqe(qp, 0);
  3294. }
  3295. memcpy(seg, addr, mr_list_size);
  3296. seg += mr_list_size;
  3297. }
  3298. static __be32 send_ieth(const struct ib_send_wr *wr)
  3299. {
  3300. switch (wr->opcode) {
  3301. case IB_WR_SEND_WITH_IMM:
  3302. case IB_WR_RDMA_WRITE_WITH_IMM:
  3303. return wr->ex.imm_data;
  3304. case IB_WR_SEND_WITH_INV:
  3305. return cpu_to_be32(wr->ex.invalidate_rkey);
  3306. default:
  3307. return 0;
  3308. }
  3309. }
  3310. static u8 calc_sig(void *wqe, int size)
  3311. {
  3312. u8 *p = wqe;
  3313. u8 res = 0;
  3314. int i;
  3315. for (i = 0; i < size; i++)
  3316. res ^= p[i];
  3317. return ~res;
  3318. }
  3319. static u8 wq_sig(void *wqe)
  3320. {
  3321. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  3322. }
  3323. static int set_data_inl_seg(struct mlx5_ib_qp *qp, const struct ib_send_wr *wr,
  3324. void *wqe, int *sz)
  3325. {
  3326. struct mlx5_wqe_inline_seg *seg;
  3327. void *qend = qp->sq.qend;
  3328. void *addr;
  3329. int inl = 0;
  3330. int copy;
  3331. int len;
  3332. int i;
  3333. seg = wqe;
  3334. wqe += sizeof(*seg);
  3335. for (i = 0; i < wr->num_sge; i++) {
  3336. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  3337. len = wr->sg_list[i].length;
  3338. inl += len;
  3339. if (unlikely(inl > qp->max_inline_data))
  3340. return -ENOMEM;
  3341. if (unlikely(wqe + len > qend)) {
  3342. copy = qend - wqe;
  3343. memcpy(wqe, addr, copy);
  3344. addr += copy;
  3345. len -= copy;
  3346. wqe = mlx5_get_send_wqe(qp, 0);
  3347. }
  3348. memcpy(wqe, addr, len);
  3349. wqe += len;
  3350. }
  3351. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  3352. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  3353. return 0;
  3354. }
  3355. static u16 prot_field_size(enum ib_signature_type type)
  3356. {
  3357. switch (type) {
  3358. case IB_SIG_TYPE_T10_DIF:
  3359. return MLX5_DIF_SIZE;
  3360. default:
  3361. return 0;
  3362. }
  3363. }
  3364. static u8 bs_selector(int block_size)
  3365. {
  3366. switch (block_size) {
  3367. case 512: return 0x1;
  3368. case 520: return 0x2;
  3369. case 4096: return 0x3;
  3370. case 4160: return 0x4;
  3371. case 1073741824: return 0x5;
  3372. default: return 0;
  3373. }
  3374. }
  3375. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  3376. struct mlx5_bsf_inl *inl)
  3377. {
  3378. /* Valid inline section and allow BSF refresh */
  3379. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  3380. MLX5_BSF_REFRESH_DIF);
  3381. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  3382. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  3383. /* repeating block */
  3384. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  3385. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  3386. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  3387. if (domain->sig.dif.ref_remap)
  3388. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  3389. if (domain->sig.dif.app_escape) {
  3390. if (domain->sig.dif.ref_escape)
  3391. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  3392. else
  3393. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  3394. }
  3395. inl->dif_app_bitmask_check =
  3396. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  3397. }
  3398. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  3399. struct ib_sig_attrs *sig_attrs,
  3400. struct mlx5_bsf *bsf, u32 data_size)
  3401. {
  3402. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  3403. struct mlx5_bsf_basic *basic = &bsf->basic;
  3404. struct ib_sig_domain *mem = &sig_attrs->mem;
  3405. struct ib_sig_domain *wire = &sig_attrs->wire;
  3406. memset(bsf, 0, sizeof(*bsf));
  3407. /* Basic + Extended + Inline */
  3408. basic->bsf_size_sbs = 1 << 7;
  3409. /* Input domain check byte mask */
  3410. basic->check_byte_mask = sig_attrs->check_mask;
  3411. basic->raw_data_size = cpu_to_be32(data_size);
  3412. /* Memory domain */
  3413. switch (sig_attrs->mem.sig_type) {
  3414. case IB_SIG_TYPE_NONE:
  3415. break;
  3416. case IB_SIG_TYPE_T10_DIF:
  3417. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  3418. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  3419. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  3420. break;
  3421. default:
  3422. return -EINVAL;
  3423. }
  3424. /* Wire domain */
  3425. switch (sig_attrs->wire.sig_type) {
  3426. case IB_SIG_TYPE_NONE:
  3427. break;
  3428. case IB_SIG_TYPE_T10_DIF:
  3429. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  3430. mem->sig_type == wire->sig_type) {
  3431. /* Same block structure */
  3432. basic->bsf_size_sbs |= 1 << 4;
  3433. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  3434. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  3435. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  3436. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  3437. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  3438. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  3439. } else
  3440. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  3441. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  3442. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  3443. break;
  3444. default:
  3445. return -EINVAL;
  3446. }
  3447. return 0;
  3448. }
  3449. static int set_sig_data_segment(const struct ib_sig_handover_wr *wr,
  3450. struct mlx5_ib_qp *qp, void **seg, int *size)
  3451. {
  3452. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  3453. struct ib_mr *sig_mr = wr->sig_mr;
  3454. struct mlx5_bsf *bsf;
  3455. u32 data_len = wr->wr.sg_list->length;
  3456. u32 data_key = wr->wr.sg_list->lkey;
  3457. u64 data_va = wr->wr.sg_list->addr;
  3458. int ret;
  3459. int wqe_size;
  3460. if (!wr->prot ||
  3461. (data_key == wr->prot->lkey &&
  3462. data_va == wr->prot->addr &&
  3463. data_len == wr->prot->length)) {
  3464. /**
  3465. * Source domain doesn't contain signature information
  3466. * or data and protection are interleaved in memory.
  3467. * So need construct:
  3468. * ------------------
  3469. * | data_klm |
  3470. * ------------------
  3471. * | BSF |
  3472. * ------------------
  3473. **/
  3474. struct mlx5_klm *data_klm = *seg;
  3475. data_klm->bcount = cpu_to_be32(data_len);
  3476. data_klm->key = cpu_to_be32(data_key);
  3477. data_klm->va = cpu_to_be64(data_va);
  3478. wqe_size = ALIGN(sizeof(*data_klm), 64);
  3479. } else {
  3480. /**
  3481. * Source domain contains signature information
  3482. * So need construct a strided block format:
  3483. * ---------------------------
  3484. * | stride_block_ctrl |
  3485. * ---------------------------
  3486. * | data_klm |
  3487. * ---------------------------
  3488. * | prot_klm |
  3489. * ---------------------------
  3490. * | BSF |
  3491. * ---------------------------
  3492. **/
  3493. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  3494. struct mlx5_stride_block_entry *data_sentry;
  3495. struct mlx5_stride_block_entry *prot_sentry;
  3496. u32 prot_key = wr->prot->lkey;
  3497. u64 prot_va = wr->prot->addr;
  3498. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  3499. int prot_size;
  3500. sblock_ctrl = *seg;
  3501. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  3502. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  3503. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  3504. if (!prot_size) {
  3505. pr_err("Bad block size given: %u\n", block_size);
  3506. return -EINVAL;
  3507. }
  3508. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  3509. prot_size);
  3510. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  3511. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  3512. sblock_ctrl->num_entries = cpu_to_be16(2);
  3513. data_sentry->bcount = cpu_to_be16(block_size);
  3514. data_sentry->key = cpu_to_be32(data_key);
  3515. data_sentry->va = cpu_to_be64(data_va);
  3516. data_sentry->stride = cpu_to_be16(block_size);
  3517. prot_sentry->bcount = cpu_to_be16(prot_size);
  3518. prot_sentry->key = cpu_to_be32(prot_key);
  3519. prot_sentry->va = cpu_to_be64(prot_va);
  3520. prot_sentry->stride = cpu_to_be16(prot_size);
  3521. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  3522. sizeof(*prot_sentry), 64);
  3523. }
  3524. *seg += wqe_size;
  3525. *size += wqe_size / 16;
  3526. if (unlikely((*seg == qp->sq.qend)))
  3527. *seg = mlx5_get_send_wqe(qp, 0);
  3528. bsf = *seg;
  3529. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3530. if (ret)
  3531. return -EINVAL;
  3532. *seg += sizeof(*bsf);
  3533. *size += sizeof(*bsf) / 16;
  3534. if (unlikely((*seg == qp->sq.qend)))
  3535. *seg = mlx5_get_send_wqe(qp, 0);
  3536. return 0;
  3537. }
  3538. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3539. const struct ib_sig_handover_wr *wr, u32 size,
  3540. u32 length, u32 pdn)
  3541. {
  3542. struct ib_mr *sig_mr = wr->sig_mr;
  3543. u32 sig_key = sig_mr->rkey;
  3544. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3545. memset(seg, 0, sizeof(*seg));
  3546. seg->flags = get_umr_flags(wr->access_flags) |
  3547. MLX5_MKC_ACCESS_MODE_KLMS;
  3548. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3549. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3550. MLX5_MKEY_BSF_EN | pdn);
  3551. seg->len = cpu_to_be64(length);
  3552. seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
  3553. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3554. }
  3555. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3556. u32 size)
  3557. {
  3558. memset(umr, 0, sizeof(*umr));
  3559. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3560. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3561. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3562. umr->mkey_mask = sig_mkey_mask();
  3563. }
  3564. static int set_sig_umr_wr(const struct ib_send_wr *send_wr,
  3565. struct mlx5_ib_qp *qp, void **seg, int *size)
  3566. {
  3567. const struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3568. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3569. u32 pdn = get_pd(qp)->pdn;
  3570. u32 xlt_size;
  3571. int region_len, ret;
  3572. if (unlikely(wr->wr.num_sge != 1) ||
  3573. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3574. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3575. unlikely(!sig_mr->sig->sig_status_checked))
  3576. return -EINVAL;
  3577. /* length of the protected region, data + protection */
  3578. region_len = wr->wr.sg_list->length;
  3579. if (wr->prot &&
  3580. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3581. wr->prot->addr != wr->wr.sg_list->addr ||
  3582. wr->prot->length != wr->wr.sg_list->length))
  3583. region_len += wr->prot->length;
  3584. /**
  3585. * KLM octoword size - if protection was provided
  3586. * then we use strided block format (3 octowords),
  3587. * else we use single KLM (1 octoword)
  3588. **/
  3589. xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
  3590. set_sig_umr_segment(*seg, xlt_size);
  3591. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3592. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3593. if (unlikely((*seg == qp->sq.qend)))
  3594. *seg = mlx5_get_send_wqe(qp, 0);
  3595. set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
  3596. *seg += sizeof(struct mlx5_mkey_seg);
  3597. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3598. if (unlikely((*seg == qp->sq.qend)))
  3599. *seg = mlx5_get_send_wqe(qp, 0);
  3600. ret = set_sig_data_segment(wr, qp, seg, size);
  3601. if (ret)
  3602. return ret;
  3603. sig_mr->sig->sig_status_checked = false;
  3604. return 0;
  3605. }
  3606. static int set_psv_wr(struct ib_sig_domain *domain,
  3607. u32 psv_idx, void **seg, int *size)
  3608. {
  3609. struct mlx5_seg_set_psv *psv_seg = *seg;
  3610. memset(psv_seg, 0, sizeof(*psv_seg));
  3611. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3612. switch (domain->sig_type) {
  3613. case IB_SIG_TYPE_NONE:
  3614. break;
  3615. case IB_SIG_TYPE_T10_DIF:
  3616. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3617. domain->sig.dif.app_tag);
  3618. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3619. break;
  3620. default:
  3621. pr_err("Bad signature type (%d) is given.\n",
  3622. domain->sig_type);
  3623. return -EINVAL;
  3624. }
  3625. *seg += sizeof(*psv_seg);
  3626. *size += sizeof(*psv_seg) / 16;
  3627. return 0;
  3628. }
  3629. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3630. const struct ib_reg_wr *wr,
  3631. void **seg, int *size)
  3632. {
  3633. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3634. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3635. int mr_list_size = mr->ndescs * mr->desc_size;
  3636. bool umr_inline = mr_list_size <= MLX5_IB_SQ_UMR_INLINE_THRESHOLD;
  3637. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3638. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3639. "Invalid IB_SEND_INLINE send flag\n");
  3640. return -EINVAL;
  3641. }
  3642. set_reg_umr_seg(*seg, mr, umr_inline);
  3643. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3644. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3645. if (unlikely((*seg == qp->sq.qend)))
  3646. *seg = mlx5_get_send_wqe(qp, 0);
  3647. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3648. *seg += sizeof(struct mlx5_mkey_seg);
  3649. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3650. if (unlikely((*seg == qp->sq.qend)))
  3651. *seg = mlx5_get_send_wqe(qp, 0);
  3652. if (umr_inline) {
  3653. set_reg_umr_inline_seg(*seg, qp, mr, mr_list_size);
  3654. *size += get_xlt_octo(mr_list_size);
  3655. } else {
  3656. set_reg_data_seg(*seg, mr, pd);
  3657. *seg += sizeof(struct mlx5_wqe_data_seg);
  3658. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3659. }
  3660. return 0;
  3661. }
  3662. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3663. {
  3664. set_linv_umr_seg(*seg);
  3665. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3666. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3667. if (unlikely((*seg == qp->sq.qend)))
  3668. *seg = mlx5_get_send_wqe(qp, 0);
  3669. set_linv_mkey_seg(*seg);
  3670. *seg += sizeof(struct mlx5_mkey_seg);
  3671. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3672. if (unlikely((*seg == qp->sq.qend)))
  3673. *seg = mlx5_get_send_wqe(qp, 0);
  3674. }
  3675. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3676. {
  3677. __be32 *p = NULL;
  3678. int tidx = idx;
  3679. int i, j;
  3680. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3681. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3682. if ((i & 0xf) == 0) {
  3683. void *buf = mlx5_get_send_wqe(qp, tidx);
  3684. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3685. p = buf;
  3686. j = 0;
  3687. }
  3688. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3689. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3690. be32_to_cpu(p[j + 3]));
  3691. }
  3692. }
  3693. static int __begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3694. struct mlx5_wqe_ctrl_seg **ctrl,
  3695. const struct ib_send_wr *wr, unsigned *idx,
  3696. int *size, int nreq, bool send_signaled, bool solicited)
  3697. {
  3698. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3699. return -ENOMEM;
  3700. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3701. *seg = mlx5_get_send_wqe(qp, *idx);
  3702. *ctrl = *seg;
  3703. *(uint32_t *)(*seg + 8) = 0;
  3704. (*ctrl)->imm = send_ieth(wr);
  3705. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3706. (send_signaled ? MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3707. (solicited ? MLX5_WQE_CTRL_SOLICITED : 0);
  3708. *seg += sizeof(**ctrl);
  3709. *size = sizeof(**ctrl) / 16;
  3710. return 0;
  3711. }
  3712. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3713. struct mlx5_wqe_ctrl_seg **ctrl,
  3714. const struct ib_send_wr *wr, unsigned *idx,
  3715. int *size, int nreq)
  3716. {
  3717. return __begin_wqe(qp, seg, ctrl, wr, idx, size, nreq,
  3718. wr->send_flags & IB_SEND_SIGNALED,
  3719. wr->send_flags & IB_SEND_SOLICITED);
  3720. }
  3721. static void finish_wqe(struct mlx5_ib_qp *qp,
  3722. struct mlx5_wqe_ctrl_seg *ctrl,
  3723. u8 size, unsigned idx, u64 wr_id,
  3724. int nreq, u8 fence, u32 mlx5_opcode)
  3725. {
  3726. u8 opmod = 0;
  3727. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3728. mlx5_opcode | ((u32)opmod << 24));
  3729. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3730. ctrl->fm_ce_se |= fence;
  3731. if (unlikely(qp->wq_sig))
  3732. ctrl->signature = wq_sig(ctrl);
  3733. qp->sq.wrid[idx] = wr_id;
  3734. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3735. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3736. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3737. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3738. }
  3739. static int _mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  3740. const struct ib_send_wr **bad_wr, bool drain)
  3741. {
  3742. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3743. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3744. struct mlx5_core_dev *mdev = dev->mdev;
  3745. struct mlx5_ib_qp *qp;
  3746. struct mlx5_ib_mr *mr;
  3747. struct mlx5_wqe_data_seg *dpseg;
  3748. struct mlx5_wqe_xrc_seg *xrc;
  3749. struct mlx5_bf *bf;
  3750. int uninitialized_var(size);
  3751. void *qend;
  3752. unsigned long flags;
  3753. unsigned idx;
  3754. int err = 0;
  3755. int num_sge;
  3756. void *seg;
  3757. int nreq;
  3758. int i;
  3759. u8 next_fence = 0;
  3760. u8 fence;
  3761. if (unlikely(mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR &&
  3762. !drain)) {
  3763. *bad_wr = wr;
  3764. return -EIO;
  3765. }
  3766. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3767. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3768. qp = to_mqp(ibqp);
  3769. bf = &qp->bf;
  3770. qend = qp->sq.qend;
  3771. spin_lock_irqsave(&qp->sq.lock, flags);
  3772. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3773. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3774. mlx5_ib_warn(dev, "\n");
  3775. err = -EINVAL;
  3776. *bad_wr = wr;
  3777. goto out;
  3778. }
  3779. num_sge = wr->num_sge;
  3780. if (unlikely(num_sge > qp->sq.max_gs)) {
  3781. mlx5_ib_warn(dev, "\n");
  3782. err = -EINVAL;
  3783. *bad_wr = wr;
  3784. goto out;
  3785. }
  3786. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3787. if (err) {
  3788. mlx5_ib_warn(dev, "\n");
  3789. err = -ENOMEM;
  3790. *bad_wr = wr;
  3791. goto out;
  3792. }
  3793. if (wr->opcode == IB_WR_REG_MR) {
  3794. fence = dev->umr_fence;
  3795. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3796. } else {
  3797. if (wr->send_flags & IB_SEND_FENCE) {
  3798. if (qp->next_fence)
  3799. fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3800. else
  3801. fence = MLX5_FENCE_MODE_FENCE;
  3802. } else {
  3803. fence = qp->next_fence;
  3804. }
  3805. }
  3806. switch (ibqp->qp_type) {
  3807. case IB_QPT_XRC_INI:
  3808. xrc = seg;
  3809. seg += sizeof(*xrc);
  3810. size += sizeof(*xrc) / 16;
  3811. /* fall through */
  3812. case IB_QPT_RC:
  3813. switch (wr->opcode) {
  3814. case IB_WR_RDMA_READ:
  3815. case IB_WR_RDMA_WRITE:
  3816. case IB_WR_RDMA_WRITE_WITH_IMM:
  3817. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3818. rdma_wr(wr)->rkey);
  3819. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3820. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3821. break;
  3822. case IB_WR_ATOMIC_CMP_AND_SWP:
  3823. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3824. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3825. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3826. err = -ENOSYS;
  3827. *bad_wr = wr;
  3828. goto out;
  3829. case IB_WR_LOCAL_INV:
  3830. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3831. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3832. set_linv_wr(qp, &seg, &size);
  3833. num_sge = 0;
  3834. break;
  3835. case IB_WR_REG_MR:
  3836. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3837. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3838. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3839. if (err) {
  3840. *bad_wr = wr;
  3841. goto out;
  3842. }
  3843. num_sge = 0;
  3844. break;
  3845. case IB_WR_REG_SIG_MR:
  3846. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3847. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3848. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3849. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3850. if (err) {
  3851. mlx5_ib_warn(dev, "\n");
  3852. *bad_wr = wr;
  3853. goto out;
  3854. }
  3855. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3856. fence, MLX5_OPCODE_UMR);
  3857. /*
  3858. * SET_PSV WQEs are not signaled and solicited
  3859. * on error
  3860. */
  3861. err = __begin_wqe(qp, &seg, &ctrl, wr, &idx,
  3862. &size, nreq, false, true);
  3863. if (err) {
  3864. mlx5_ib_warn(dev, "\n");
  3865. err = -ENOMEM;
  3866. *bad_wr = wr;
  3867. goto out;
  3868. }
  3869. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3870. mr->sig->psv_memory.psv_idx, &seg,
  3871. &size);
  3872. if (err) {
  3873. mlx5_ib_warn(dev, "\n");
  3874. *bad_wr = wr;
  3875. goto out;
  3876. }
  3877. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3878. fence, MLX5_OPCODE_SET_PSV);
  3879. err = __begin_wqe(qp, &seg, &ctrl, wr, &idx,
  3880. &size, nreq, false, true);
  3881. if (err) {
  3882. mlx5_ib_warn(dev, "\n");
  3883. err = -ENOMEM;
  3884. *bad_wr = wr;
  3885. goto out;
  3886. }
  3887. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3888. mr->sig->psv_wire.psv_idx, &seg,
  3889. &size);
  3890. if (err) {
  3891. mlx5_ib_warn(dev, "\n");
  3892. *bad_wr = wr;
  3893. goto out;
  3894. }
  3895. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3896. fence, MLX5_OPCODE_SET_PSV);
  3897. qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3898. num_sge = 0;
  3899. goto skip_psv;
  3900. default:
  3901. break;
  3902. }
  3903. break;
  3904. case IB_QPT_UC:
  3905. switch (wr->opcode) {
  3906. case IB_WR_RDMA_WRITE:
  3907. case IB_WR_RDMA_WRITE_WITH_IMM:
  3908. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3909. rdma_wr(wr)->rkey);
  3910. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3911. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3912. break;
  3913. default:
  3914. break;
  3915. }
  3916. break;
  3917. case IB_QPT_SMI:
  3918. if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
  3919. mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
  3920. err = -EPERM;
  3921. *bad_wr = wr;
  3922. goto out;
  3923. }
  3924. /* fall through */
  3925. case MLX5_IB_QPT_HW_GSI:
  3926. set_datagram_seg(seg, wr);
  3927. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3928. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3929. if (unlikely((seg == qend)))
  3930. seg = mlx5_get_send_wqe(qp, 0);
  3931. break;
  3932. case IB_QPT_UD:
  3933. set_datagram_seg(seg, wr);
  3934. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3935. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3936. if (unlikely((seg == qend)))
  3937. seg = mlx5_get_send_wqe(qp, 0);
  3938. /* handle qp that supports ud offload */
  3939. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3940. struct mlx5_wqe_eth_pad *pad;
  3941. pad = seg;
  3942. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3943. seg += sizeof(struct mlx5_wqe_eth_pad);
  3944. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3945. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3946. if (unlikely((seg == qend)))
  3947. seg = mlx5_get_send_wqe(qp, 0);
  3948. }
  3949. break;
  3950. case MLX5_IB_QPT_REG_UMR:
  3951. if (wr->opcode != MLX5_IB_WR_UMR) {
  3952. err = -EINVAL;
  3953. mlx5_ib_warn(dev, "bad opcode\n");
  3954. goto out;
  3955. }
  3956. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3957. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3958. err = set_reg_umr_segment(dev, seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
  3959. if (unlikely(err))
  3960. goto out;
  3961. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3962. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3963. if (unlikely((seg == qend)))
  3964. seg = mlx5_get_send_wqe(qp, 0);
  3965. set_reg_mkey_segment(seg, wr);
  3966. seg += sizeof(struct mlx5_mkey_seg);
  3967. size += sizeof(struct mlx5_mkey_seg) / 16;
  3968. if (unlikely((seg == qend)))
  3969. seg = mlx5_get_send_wqe(qp, 0);
  3970. break;
  3971. default:
  3972. break;
  3973. }
  3974. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3975. int uninitialized_var(sz);
  3976. err = set_data_inl_seg(qp, wr, seg, &sz);
  3977. if (unlikely(err)) {
  3978. mlx5_ib_warn(dev, "\n");
  3979. *bad_wr = wr;
  3980. goto out;
  3981. }
  3982. size += sz;
  3983. } else {
  3984. dpseg = seg;
  3985. for (i = 0; i < num_sge; i++) {
  3986. if (unlikely(dpseg == qend)) {
  3987. seg = mlx5_get_send_wqe(qp, 0);
  3988. dpseg = seg;
  3989. }
  3990. if (likely(wr->sg_list[i].length)) {
  3991. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3992. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3993. dpseg++;
  3994. }
  3995. }
  3996. }
  3997. qp->next_fence = next_fence;
  3998. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
  3999. mlx5_ib_opcode[wr->opcode]);
  4000. skip_psv:
  4001. if (0)
  4002. dump_wqe(qp, idx, size);
  4003. }
  4004. out:
  4005. if (likely(nreq)) {
  4006. qp->sq.head += nreq;
  4007. /* Make sure that descriptors are written before
  4008. * updating doorbell record and ringing the doorbell
  4009. */
  4010. wmb();
  4011. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  4012. /* Make sure doorbell record is visible to the HCA before
  4013. * we hit doorbell */
  4014. wmb();
  4015. /* currently we support only regular doorbells */
  4016. mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
  4017. /* Make sure doorbells don't leak out of SQ spinlock
  4018. * and reach the HCA out of order.
  4019. */
  4020. mmiowb();
  4021. bf->offset ^= bf->buf_size;
  4022. }
  4023. spin_unlock_irqrestore(&qp->sq.lock, flags);
  4024. return err;
  4025. }
  4026. int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  4027. const struct ib_send_wr **bad_wr)
  4028. {
  4029. return _mlx5_ib_post_send(ibqp, wr, bad_wr, false);
  4030. }
  4031. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  4032. {
  4033. sig->signature = calc_sig(sig, size);
  4034. }
  4035. static int _mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  4036. const struct ib_recv_wr **bad_wr, bool drain)
  4037. {
  4038. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4039. struct mlx5_wqe_data_seg *scat;
  4040. struct mlx5_rwqe_sig *sig;
  4041. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4042. struct mlx5_core_dev *mdev = dev->mdev;
  4043. unsigned long flags;
  4044. int err = 0;
  4045. int nreq;
  4046. int ind;
  4047. int i;
  4048. if (unlikely(mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR &&
  4049. !drain)) {
  4050. *bad_wr = wr;
  4051. return -EIO;
  4052. }
  4053. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  4054. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  4055. spin_lock_irqsave(&qp->rq.lock, flags);
  4056. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  4057. for (nreq = 0; wr; nreq++, wr = wr->next) {
  4058. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  4059. err = -ENOMEM;
  4060. *bad_wr = wr;
  4061. goto out;
  4062. }
  4063. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  4064. err = -EINVAL;
  4065. *bad_wr = wr;
  4066. goto out;
  4067. }
  4068. scat = get_recv_wqe(qp, ind);
  4069. if (qp->wq_sig)
  4070. scat++;
  4071. for (i = 0; i < wr->num_sge; i++)
  4072. set_data_ptr_seg(scat + i, wr->sg_list + i);
  4073. if (i < qp->rq.max_gs) {
  4074. scat[i].byte_count = 0;
  4075. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  4076. scat[i].addr = 0;
  4077. }
  4078. if (qp->wq_sig) {
  4079. sig = (struct mlx5_rwqe_sig *)scat;
  4080. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  4081. }
  4082. qp->rq.wrid[ind] = wr->wr_id;
  4083. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  4084. }
  4085. out:
  4086. if (likely(nreq)) {
  4087. qp->rq.head += nreq;
  4088. /* Make sure that descriptors are written before
  4089. * doorbell record.
  4090. */
  4091. wmb();
  4092. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  4093. }
  4094. spin_unlock_irqrestore(&qp->rq.lock, flags);
  4095. return err;
  4096. }
  4097. int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  4098. const struct ib_recv_wr **bad_wr)
  4099. {
  4100. return _mlx5_ib_post_recv(ibqp, wr, bad_wr, false);
  4101. }
  4102. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  4103. {
  4104. switch (mlx5_state) {
  4105. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  4106. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  4107. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  4108. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  4109. case MLX5_QP_STATE_SQ_DRAINING:
  4110. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  4111. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  4112. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  4113. default: return -1;
  4114. }
  4115. }
  4116. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  4117. {
  4118. switch (mlx5_mig_state) {
  4119. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  4120. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  4121. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  4122. default: return -1;
  4123. }
  4124. }
  4125. static int to_ib_qp_access_flags(int mlx5_flags)
  4126. {
  4127. int ib_flags = 0;
  4128. if (mlx5_flags & MLX5_QP_BIT_RRE)
  4129. ib_flags |= IB_ACCESS_REMOTE_READ;
  4130. if (mlx5_flags & MLX5_QP_BIT_RWE)
  4131. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  4132. if (mlx5_flags & MLX5_QP_BIT_RAE)
  4133. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4134. return ib_flags;
  4135. }
  4136. static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
  4137. struct rdma_ah_attr *ah_attr,
  4138. struct mlx5_qp_path *path)
  4139. {
  4140. memset(ah_attr, 0, sizeof(*ah_attr));
  4141. if (!path->port || path->port > ibdev->num_ports)
  4142. return;
  4143. ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
  4144. rdma_ah_set_port_num(ah_attr, path->port);
  4145. rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
  4146. rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
  4147. rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
  4148. rdma_ah_set_static_rate(ah_attr,
  4149. path->static_rate ? path->static_rate - 5 : 0);
  4150. if (path->grh_mlid & (1 << 7) ||
  4151. ah_attr->type == RDMA_AH_ATTR_TYPE_ROCE) {
  4152. u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
  4153. rdma_ah_set_grh(ah_attr, NULL,
  4154. tc_fl & 0xfffff,
  4155. path->mgid_index,
  4156. path->hop_limit,
  4157. (tc_fl >> 20) & 0xff);
  4158. rdma_ah_set_dgid_raw(ah_attr, path->rgid);
  4159. }
  4160. }
  4161. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  4162. struct mlx5_ib_sq *sq,
  4163. u8 *sq_state)
  4164. {
  4165. int err;
  4166. err = mlx5_core_query_sq_state(dev->mdev, sq->base.mqp.qpn, sq_state);
  4167. if (err)
  4168. goto out;
  4169. sq->state = *sq_state;
  4170. out:
  4171. return err;
  4172. }
  4173. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  4174. struct mlx5_ib_rq *rq,
  4175. u8 *rq_state)
  4176. {
  4177. void *out;
  4178. void *rqc;
  4179. int inlen;
  4180. int err;
  4181. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  4182. out = kvzalloc(inlen, GFP_KERNEL);
  4183. if (!out)
  4184. return -ENOMEM;
  4185. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  4186. if (err)
  4187. goto out;
  4188. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  4189. *rq_state = MLX5_GET(rqc, rqc, state);
  4190. rq->state = *rq_state;
  4191. out:
  4192. kvfree(out);
  4193. return err;
  4194. }
  4195. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  4196. struct mlx5_ib_qp *qp, u8 *qp_state)
  4197. {
  4198. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  4199. [MLX5_RQC_STATE_RST] = {
  4200. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4201. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4202. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  4203. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  4204. },
  4205. [MLX5_RQC_STATE_RDY] = {
  4206. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4207. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4208. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  4209. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  4210. },
  4211. [MLX5_RQC_STATE_ERR] = {
  4212. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4213. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4214. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  4215. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  4216. },
  4217. [MLX5_RQ_STATE_NA] = {
  4218. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4219. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4220. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  4221. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  4222. },
  4223. };
  4224. *qp_state = sqrq_trans[rq_state][sq_state];
  4225. if (*qp_state == MLX5_QP_STATE_BAD) {
  4226. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  4227. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  4228. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  4229. return -EINVAL;
  4230. }
  4231. if (*qp_state == MLX5_QP_STATE)
  4232. *qp_state = qp->state;
  4233. return 0;
  4234. }
  4235. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  4236. struct mlx5_ib_qp *qp,
  4237. u8 *raw_packet_qp_state)
  4238. {
  4239. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  4240. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  4241. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  4242. int err;
  4243. u8 sq_state = MLX5_SQ_STATE_NA;
  4244. u8 rq_state = MLX5_RQ_STATE_NA;
  4245. if (qp->sq.wqe_cnt) {
  4246. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  4247. if (err)
  4248. return err;
  4249. }
  4250. if (qp->rq.wqe_cnt) {
  4251. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  4252. if (err)
  4253. return err;
  4254. }
  4255. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  4256. raw_packet_qp_state);
  4257. }
  4258. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  4259. struct ib_qp_attr *qp_attr)
  4260. {
  4261. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  4262. struct mlx5_qp_context *context;
  4263. int mlx5_state;
  4264. u32 *outb;
  4265. int err = 0;
  4266. outb = kzalloc(outlen, GFP_KERNEL);
  4267. if (!outb)
  4268. return -ENOMEM;
  4269. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  4270. outlen);
  4271. if (err)
  4272. goto out;
  4273. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  4274. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  4275. mlx5_state = be32_to_cpu(context->flags) >> 28;
  4276. qp->state = to_ib_qp_state(mlx5_state);
  4277. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  4278. qp_attr->path_mig_state =
  4279. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  4280. qp_attr->qkey = be32_to_cpu(context->qkey);
  4281. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  4282. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  4283. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  4284. qp_attr->qp_access_flags =
  4285. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  4286. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  4287. to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  4288. to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  4289. qp_attr->alt_pkey_index =
  4290. be16_to_cpu(context->alt_path.pkey_index);
  4291. qp_attr->alt_port_num =
  4292. rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
  4293. }
  4294. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  4295. qp_attr->port_num = context->pri_path.port;
  4296. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  4297. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  4298. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  4299. qp_attr->max_dest_rd_atomic =
  4300. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  4301. qp_attr->min_rnr_timer =
  4302. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  4303. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  4304. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  4305. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  4306. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  4307. out:
  4308. kfree(outb);
  4309. return err;
  4310. }
  4311. static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp,
  4312. struct ib_qp_attr *qp_attr, int qp_attr_mask,
  4313. struct ib_qp_init_attr *qp_init_attr)
  4314. {
  4315. struct mlx5_core_dct *dct = &mqp->dct.mdct;
  4316. u32 *out;
  4317. u32 access_flags = 0;
  4318. int outlen = MLX5_ST_SZ_BYTES(query_dct_out);
  4319. void *dctc;
  4320. int err;
  4321. int supported_mask = IB_QP_STATE |
  4322. IB_QP_ACCESS_FLAGS |
  4323. IB_QP_PORT |
  4324. IB_QP_MIN_RNR_TIMER |
  4325. IB_QP_AV |
  4326. IB_QP_PATH_MTU |
  4327. IB_QP_PKEY_INDEX;
  4328. if (qp_attr_mask & ~supported_mask)
  4329. return -EINVAL;
  4330. if (mqp->state != IB_QPS_RTR)
  4331. return -EINVAL;
  4332. out = kzalloc(outlen, GFP_KERNEL);
  4333. if (!out)
  4334. return -ENOMEM;
  4335. err = mlx5_core_dct_query(dev->mdev, dct, out, outlen);
  4336. if (err)
  4337. goto out;
  4338. dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry);
  4339. if (qp_attr_mask & IB_QP_STATE)
  4340. qp_attr->qp_state = IB_QPS_RTR;
  4341. if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
  4342. if (MLX5_GET(dctc, dctc, rre))
  4343. access_flags |= IB_ACCESS_REMOTE_READ;
  4344. if (MLX5_GET(dctc, dctc, rwe))
  4345. access_flags |= IB_ACCESS_REMOTE_WRITE;
  4346. if (MLX5_GET(dctc, dctc, rae))
  4347. access_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4348. qp_attr->qp_access_flags = access_flags;
  4349. }
  4350. if (qp_attr_mask & IB_QP_PORT)
  4351. qp_attr->port_num = MLX5_GET(dctc, dctc, port);
  4352. if (qp_attr_mask & IB_QP_MIN_RNR_TIMER)
  4353. qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak);
  4354. if (qp_attr_mask & IB_QP_AV) {
  4355. qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass);
  4356. qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label);
  4357. qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index);
  4358. qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit);
  4359. }
  4360. if (qp_attr_mask & IB_QP_PATH_MTU)
  4361. qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu);
  4362. if (qp_attr_mask & IB_QP_PKEY_INDEX)
  4363. qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index);
  4364. out:
  4365. kfree(out);
  4366. return err;
  4367. }
  4368. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  4369. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  4370. {
  4371. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4372. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4373. int err = 0;
  4374. u8 raw_packet_qp_state;
  4375. if (ibqp->rwq_ind_tbl)
  4376. return -ENOSYS;
  4377. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  4378. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  4379. qp_init_attr);
  4380. /* Not all of output fields are applicable, make sure to zero them */
  4381. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  4382. memset(qp_attr, 0, sizeof(*qp_attr));
  4383. if (unlikely(qp->qp_sub_type == MLX5_IB_QPT_DCT))
  4384. return mlx5_ib_dct_query_qp(dev, qp, qp_attr,
  4385. qp_attr_mask, qp_init_attr);
  4386. mutex_lock(&qp->mutex);
  4387. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  4388. qp->flags & MLX5_IB_QP_UNDERLAY) {
  4389. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  4390. if (err)
  4391. goto out;
  4392. qp->state = raw_packet_qp_state;
  4393. qp_attr->port_num = 1;
  4394. } else {
  4395. err = query_qp_attr(dev, qp, qp_attr);
  4396. if (err)
  4397. goto out;
  4398. }
  4399. qp_attr->qp_state = qp->state;
  4400. qp_attr->cur_qp_state = qp_attr->qp_state;
  4401. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  4402. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  4403. if (!ibqp->uobject) {
  4404. qp_attr->cap.max_send_wr = qp->sq.max_post;
  4405. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  4406. qp_init_attr->qp_context = ibqp->qp_context;
  4407. } else {
  4408. qp_attr->cap.max_send_wr = 0;
  4409. qp_attr->cap.max_send_sge = 0;
  4410. }
  4411. qp_init_attr->qp_type = ibqp->qp_type;
  4412. qp_init_attr->recv_cq = ibqp->recv_cq;
  4413. qp_init_attr->send_cq = ibqp->send_cq;
  4414. qp_init_attr->srq = ibqp->srq;
  4415. qp_attr->cap.max_inline_data = qp->max_inline_data;
  4416. qp_init_attr->cap = qp_attr->cap;
  4417. qp_init_attr->create_flags = 0;
  4418. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  4419. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  4420. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  4421. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  4422. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  4423. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  4424. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  4425. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  4426. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  4427. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  4428. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  4429. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  4430. out:
  4431. mutex_unlock(&qp->mutex);
  4432. return err;
  4433. }
  4434. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  4435. struct ib_ucontext *context,
  4436. struct ib_udata *udata)
  4437. {
  4438. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4439. struct mlx5_ib_xrcd *xrcd;
  4440. int err;
  4441. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  4442. return ERR_PTR(-ENOSYS);
  4443. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  4444. if (!xrcd)
  4445. return ERR_PTR(-ENOMEM);
  4446. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  4447. if (err) {
  4448. kfree(xrcd);
  4449. return ERR_PTR(-ENOMEM);
  4450. }
  4451. return &xrcd->ibxrcd;
  4452. }
  4453. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  4454. {
  4455. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  4456. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  4457. int err;
  4458. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  4459. if (err)
  4460. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  4461. kfree(xrcd);
  4462. return 0;
  4463. }
  4464. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  4465. {
  4466. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  4467. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  4468. struct ib_event event;
  4469. if (rwq->ibwq.event_handler) {
  4470. event.device = rwq->ibwq.device;
  4471. event.element.wq = &rwq->ibwq;
  4472. switch (type) {
  4473. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  4474. event.event = IB_EVENT_WQ_FATAL;
  4475. break;
  4476. default:
  4477. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  4478. return;
  4479. }
  4480. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  4481. }
  4482. }
  4483. static int set_delay_drop(struct mlx5_ib_dev *dev)
  4484. {
  4485. int err = 0;
  4486. mutex_lock(&dev->delay_drop.lock);
  4487. if (dev->delay_drop.activate)
  4488. goto out;
  4489. err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
  4490. if (err)
  4491. goto out;
  4492. dev->delay_drop.activate = true;
  4493. out:
  4494. mutex_unlock(&dev->delay_drop.lock);
  4495. if (!err)
  4496. atomic_inc(&dev->delay_drop.rqs_cnt);
  4497. return err;
  4498. }
  4499. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  4500. struct ib_wq_init_attr *init_attr)
  4501. {
  4502. struct mlx5_ib_dev *dev;
  4503. int has_net_offloads;
  4504. __be64 *rq_pas0;
  4505. void *in;
  4506. void *rqc;
  4507. void *wq;
  4508. int inlen;
  4509. int err;
  4510. dev = to_mdev(pd->device);
  4511. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  4512. in = kvzalloc(inlen, GFP_KERNEL);
  4513. if (!in)
  4514. return -ENOMEM;
  4515. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  4516. MLX5_SET(rqc, rqc, mem_rq_type,
  4517. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  4518. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  4519. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  4520. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  4521. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  4522. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  4523. MLX5_SET(wq, wq, wq_type,
  4524. rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
  4525. MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
  4526. if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4527. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  4528. mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
  4529. err = -EOPNOTSUPP;
  4530. goto out;
  4531. } else {
  4532. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  4533. }
  4534. }
  4535. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  4536. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
  4537. MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
  4538. MLX5_SET(wq, wq, log_wqe_stride_size,
  4539. rwq->single_stride_log_num_of_bytes -
  4540. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
  4541. MLX5_SET(wq, wq, log_wqe_num_of_strides, rwq->log_num_strides -
  4542. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES);
  4543. }
  4544. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  4545. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  4546. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  4547. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  4548. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  4549. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  4550. has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
  4551. if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4552. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4553. mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
  4554. err = -EOPNOTSUPP;
  4555. goto out;
  4556. }
  4557. } else {
  4558. MLX5_SET(rqc, rqc, vsd, 1);
  4559. }
  4560. if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
  4561. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
  4562. mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
  4563. err = -EOPNOTSUPP;
  4564. goto out;
  4565. }
  4566. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  4567. }
  4568. if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4569. if (!(dev->ib_dev.attrs.raw_packet_caps &
  4570. IB_RAW_PACKET_CAP_DELAY_DROP)) {
  4571. mlx5_ib_dbg(dev, "Delay drop is not supported\n");
  4572. err = -EOPNOTSUPP;
  4573. goto out;
  4574. }
  4575. MLX5_SET(rqc, rqc, delay_drop_en, 1);
  4576. }
  4577. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  4578. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  4579. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  4580. if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4581. err = set_delay_drop(dev);
  4582. if (err) {
  4583. mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
  4584. err);
  4585. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4586. } else {
  4587. rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
  4588. }
  4589. }
  4590. out:
  4591. kvfree(in);
  4592. return err;
  4593. }
  4594. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  4595. struct ib_wq_init_attr *wq_init_attr,
  4596. struct mlx5_ib_create_wq *ucmd,
  4597. struct mlx5_ib_rwq *rwq)
  4598. {
  4599. /* Sanity check RQ size before proceeding */
  4600. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  4601. return -EINVAL;
  4602. if (!ucmd->rq_wqe_count)
  4603. return -EINVAL;
  4604. rwq->wqe_count = ucmd->rq_wqe_count;
  4605. rwq->wqe_shift = ucmd->rq_wqe_shift;
  4606. if (check_shl_overflow(rwq->wqe_count, rwq->wqe_shift, &rwq->buf_size))
  4607. return -EINVAL;
  4608. rwq->log_rq_stride = rwq->wqe_shift;
  4609. rwq->log_rq_size = ilog2(rwq->wqe_count);
  4610. return 0;
  4611. }
  4612. static int prepare_user_rq(struct ib_pd *pd,
  4613. struct ib_wq_init_attr *init_attr,
  4614. struct ib_udata *udata,
  4615. struct mlx5_ib_rwq *rwq)
  4616. {
  4617. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  4618. struct mlx5_ib_create_wq ucmd = {};
  4619. int err;
  4620. size_t required_cmd_sz;
  4621. required_cmd_sz = offsetof(typeof(ucmd), single_stride_log_num_of_bytes)
  4622. + sizeof(ucmd.single_stride_log_num_of_bytes);
  4623. if (udata->inlen < required_cmd_sz) {
  4624. mlx5_ib_dbg(dev, "invalid inlen\n");
  4625. return -EINVAL;
  4626. }
  4627. if (udata->inlen > sizeof(ucmd) &&
  4628. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4629. udata->inlen - sizeof(ucmd))) {
  4630. mlx5_ib_dbg(dev, "inlen is not supported\n");
  4631. return -EOPNOTSUPP;
  4632. }
  4633. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  4634. mlx5_ib_dbg(dev, "copy failed\n");
  4635. return -EFAULT;
  4636. }
  4637. if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
  4638. mlx5_ib_dbg(dev, "invalid comp mask\n");
  4639. return -EOPNOTSUPP;
  4640. } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
  4641. if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
  4642. mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
  4643. return -EOPNOTSUPP;
  4644. }
  4645. if ((ucmd.single_stride_log_num_of_bytes <
  4646. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
  4647. (ucmd.single_stride_log_num_of_bytes >
  4648. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
  4649. mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
  4650. ucmd.single_stride_log_num_of_bytes,
  4651. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
  4652. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
  4653. return -EINVAL;
  4654. }
  4655. if ((ucmd.single_wqe_log_num_of_strides >
  4656. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
  4657. (ucmd.single_wqe_log_num_of_strides <
  4658. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) {
  4659. mlx5_ib_dbg(dev, "Invalid log num strides (%u. Range is %u - %u)\n",
  4660. ucmd.single_wqe_log_num_of_strides,
  4661. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
  4662. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
  4663. return -EINVAL;
  4664. }
  4665. rwq->single_stride_log_num_of_bytes =
  4666. ucmd.single_stride_log_num_of_bytes;
  4667. rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
  4668. rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
  4669. rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
  4670. }
  4671. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4672. if (err) {
  4673. mlx5_ib_dbg(dev, "err %d\n", err);
  4674. return err;
  4675. }
  4676. err = create_user_rq(dev, pd, rwq, &ucmd);
  4677. if (err) {
  4678. mlx5_ib_dbg(dev, "err %d\n", err);
  4679. if (err)
  4680. return err;
  4681. }
  4682. rwq->user_index = ucmd.user_index;
  4683. return 0;
  4684. }
  4685. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4686. struct ib_wq_init_attr *init_attr,
  4687. struct ib_udata *udata)
  4688. {
  4689. struct mlx5_ib_dev *dev;
  4690. struct mlx5_ib_rwq *rwq;
  4691. struct mlx5_ib_create_wq_resp resp = {};
  4692. size_t min_resp_len;
  4693. int err;
  4694. if (!udata)
  4695. return ERR_PTR(-ENOSYS);
  4696. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4697. if (udata->outlen && udata->outlen < min_resp_len)
  4698. return ERR_PTR(-EINVAL);
  4699. if (!capable(CAP_SYS_RAWIO) &&
  4700. init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP)
  4701. return ERR_PTR(-EPERM);
  4702. dev = to_mdev(pd->device);
  4703. switch (init_attr->wq_type) {
  4704. case IB_WQT_RQ:
  4705. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4706. if (!rwq)
  4707. return ERR_PTR(-ENOMEM);
  4708. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4709. if (err)
  4710. goto err;
  4711. err = create_rq(rwq, pd, init_attr);
  4712. if (err)
  4713. goto err_user_rq;
  4714. break;
  4715. default:
  4716. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4717. init_attr->wq_type);
  4718. return ERR_PTR(-EINVAL);
  4719. }
  4720. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4721. rwq->ibwq.state = IB_WQS_RESET;
  4722. if (udata->outlen) {
  4723. resp.response_length = offsetof(typeof(resp), response_length) +
  4724. sizeof(resp.response_length);
  4725. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4726. if (err)
  4727. goto err_copy;
  4728. }
  4729. rwq->core_qp.event = mlx5_ib_wq_event;
  4730. rwq->ibwq.event_handler = init_attr->event_handler;
  4731. return &rwq->ibwq;
  4732. err_copy:
  4733. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4734. err_user_rq:
  4735. destroy_user_rq(dev, pd, rwq);
  4736. err:
  4737. kfree(rwq);
  4738. return ERR_PTR(err);
  4739. }
  4740. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4741. {
  4742. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4743. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4744. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4745. destroy_user_rq(dev, wq->pd, rwq);
  4746. kfree(rwq);
  4747. return 0;
  4748. }
  4749. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4750. struct ib_rwq_ind_table_init_attr *init_attr,
  4751. struct ib_udata *udata)
  4752. {
  4753. struct mlx5_ib_dev *dev = to_mdev(device);
  4754. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4755. int sz = 1 << init_attr->log_ind_tbl_size;
  4756. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4757. size_t min_resp_len;
  4758. int inlen;
  4759. int err;
  4760. int i;
  4761. u32 *in;
  4762. void *rqtc;
  4763. if (udata->inlen > 0 &&
  4764. !ib_is_udata_cleared(udata, 0,
  4765. udata->inlen))
  4766. return ERR_PTR(-EOPNOTSUPP);
  4767. if (init_attr->log_ind_tbl_size >
  4768. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4769. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4770. init_attr->log_ind_tbl_size,
  4771. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4772. return ERR_PTR(-EINVAL);
  4773. }
  4774. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4775. if (udata->outlen && udata->outlen < min_resp_len)
  4776. return ERR_PTR(-EINVAL);
  4777. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4778. if (!rwq_ind_tbl)
  4779. return ERR_PTR(-ENOMEM);
  4780. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4781. in = kvzalloc(inlen, GFP_KERNEL);
  4782. if (!in) {
  4783. err = -ENOMEM;
  4784. goto err;
  4785. }
  4786. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4787. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4788. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4789. for (i = 0; i < sz; i++)
  4790. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4791. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4792. kvfree(in);
  4793. if (err)
  4794. goto err;
  4795. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4796. if (udata->outlen) {
  4797. resp.response_length = offsetof(typeof(resp), response_length) +
  4798. sizeof(resp.response_length);
  4799. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4800. if (err)
  4801. goto err_copy;
  4802. }
  4803. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4804. err_copy:
  4805. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4806. err:
  4807. kfree(rwq_ind_tbl);
  4808. return ERR_PTR(err);
  4809. }
  4810. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4811. {
  4812. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4813. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4814. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4815. kfree(rwq_ind_tbl);
  4816. return 0;
  4817. }
  4818. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4819. u32 wq_attr_mask, struct ib_udata *udata)
  4820. {
  4821. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4822. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4823. struct mlx5_ib_modify_wq ucmd = {};
  4824. size_t required_cmd_sz;
  4825. int curr_wq_state;
  4826. int wq_state;
  4827. int inlen;
  4828. int err;
  4829. void *rqc;
  4830. void *in;
  4831. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4832. if (udata->inlen < required_cmd_sz)
  4833. return -EINVAL;
  4834. if (udata->inlen > sizeof(ucmd) &&
  4835. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4836. udata->inlen - sizeof(ucmd)))
  4837. return -EOPNOTSUPP;
  4838. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4839. return -EFAULT;
  4840. if (ucmd.comp_mask || ucmd.reserved)
  4841. return -EOPNOTSUPP;
  4842. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4843. in = kvzalloc(inlen, GFP_KERNEL);
  4844. if (!in)
  4845. return -ENOMEM;
  4846. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4847. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4848. wq_attr->curr_wq_state : wq->state;
  4849. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4850. wq_attr->wq_state : curr_wq_state;
  4851. if (curr_wq_state == IB_WQS_ERR)
  4852. curr_wq_state = MLX5_RQC_STATE_ERR;
  4853. if (wq_state == IB_WQS_ERR)
  4854. wq_state = MLX5_RQC_STATE_ERR;
  4855. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4856. MLX5_SET(rqc, rqc, state, wq_state);
  4857. if (wq_attr_mask & IB_WQ_FLAGS) {
  4858. if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4859. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  4860. MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4861. mlx5_ib_dbg(dev, "VLAN offloads are not "
  4862. "supported\n");
  4863. err = -EOPNOTSUPP;
  4864. goto out;
  4865. }
  4866. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4867. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
  4868. MLX5_SET(rqc, rqc, vsd,
  4869. (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
  4870. }
  4871. if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4872. mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
  4873. err = -EOPNOTSUPP;
  4874. goto out;
  4875. }
  4876. }
  4877. if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
  4878. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  4879. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4880. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  4881. MLX5_SET(rqc, rqc, counter_set_id,
  4882. dev->port->cnts.set_id);
  4883. } else
  4884. pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
  4885. dev->ib_dev.name);
  4886. }
  4887. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4888. if (!err)
  4889. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4890. out:
  4891. kvfree(in);
  4892. return err;
  4893. }
  4894. struct mlx5_ib_drain_cqe {
  4895. struct ib_cqe cqe;
  4896. struct completion done;
  4897. };
  4898. static void mlx5_ib_drain_qp_done(struct ib_cq *cq, struct ib_wc *wc)
  4899. {
  4900. struct mlx5_ib_drain_cqe *cqe = container_of(wc->wr_cqe,
  4901. struct mlx5_ib_drain_cqe,
  4902. cqe);
  4903. complete(&cqe->done);
  4904. }
  4905. /* This function returns only once the drained WR was completed */
  4906. static void handle_drain_completion(struct ib_cq *cq,
  4907. struct mlx5_ib_drain_cqe *sdrain,
  4908. struct mlx5_ib_dev *dev)
  4909. {
  4910. struct mlx5_core_dev *mdev = dev->mdev;
  4911. if (cq->poll_ctx == IB_POLL_DIRECT) {
  4912. while (wait_for_completion_timeout(&sdrain->done, HZ / 10) <= 0)
  4913. ib_process_cq_direct(cq, -1);
  4914. return;
  4915. }
  4916. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  4917. struct mlx5_ib_cq *mcq = to_mcq(cq);
  4918. bool triggered = false;
  4919. unsigned long flags;
  4920. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  4921. /* Make sure that the CQ handler won't run if wasn't run yet */
  4922. if (!mcq->mcq.reset_notify_added)
  4923. mcq->mcq.reset_notify_added = 1;
  4924. else
  4925. triggered = true;
  4926. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  4927. if (triggered) {
  4928. /* Wait for any scheduled/running task to be ended */
  4929. switch (cq->poll_ctx) {
  4930. case IB_POLL_SOFTIRQ:
  4931. irq_poll_disable(&cq->iop);
  4932. irq_poll_enable(&cq->iop);
  4933. break;
  4934. case IB_POLL_WORKQUEUE:
  4935. cancel_work_sync(&cq->work);
  4936. break;
  4937. default:
  4938. WARN_ON_ONCE(1);
  4939. }
  4940. }
  4941. /* Run the CQ handler - this makes sure that the drain WR will
  4942. * be processed if wasn't processed yet.
  4943. */
  4944. mcq->mcq.comp(&mcq->mcq);
  4945. }
  4946. wait_for_completion(&sdrain->done);
  4947. }
  4948. void mlx5_ib_drain_sq(struct ib_qp *qp)
  4949. {
  4950. struct ib_cq *cq = qp->send_cq;
  4951. struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
  4952. struct mlx5_ib_drain_cqe sdrain;
  4953. const struct ib_send_wr *bad_swr;
  4954. struct ib_rdma_wr swr = {
  4955. .wr = {
  4956. .next = NULL,
  4957. { .wr_cqe = &sdrain.cqe, },
  4958. .opcode = IB_WR_RDMA_WRITE,
  4959. },
  4960. };
  4961. int ret;
  4962. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  4963. struct mlx5_core_dev *mdev = dev->mdev;
  4964. ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
  4965. if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  4966. WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
  4967. return;
  4968. }
  4969. sdrain.cqe.done = mlx5_ib_drain_qp_done;
  4970. init_completion(&sdrain.done);
  4971. ret = _mlx5_ib_post_send(qp, &swr.wr, &bad_swr, true);
  4972. if (ret) {
  4973. WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
  4974. return;
  4975. }
  4976. handle_drain_completion(cq, &sdrain, dev);
  4977. }
  4978. void mlx5_ib_drain_rq(struct ib_qp *qp)
  4979. {
  4980. struct ib_cq *cq = qp->recv_cq;
  4981. struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
  4982. struct mlx5_ib_drain_cqe rdrain;
  4983. struct ib_recv_wr rwr = {};
  4984. const struct ib_recv_wr *bad_rwr;
  4985. int ret;
  4986. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  4987. struct mlx5_core_dev *mdev = dev->mdev;
  4988. ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
  4989. if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  4990. WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
  4991. return;
  4992. }
  4993. rwr.wr_cqe = &rdrain.cqe;
  4994. rdrain.cqe.done = mlx5_ib_drain_qp_done;
  4995. init_completion(&rdrain.done);
  4996. ret = _mlx5_ib_post_recv(qp, &rwr, &bad_rwr, true);
  4997. if (ret) {
  4998. WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
  4999. return;
  5000. }
  5001. handle_drain_completion(cq, &rdrain, dev);
  5002. }