mthca_cmd.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006 Cisco Systems. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/completion.h>
  35. #include <linux/pci.h>
  36. #include <linux/errno.h>
  37. #include <linux/sched.h>
  38. #include <linux/module.h>
  39. #include <linux/slab.h>
  40. #include <asm/io.h>
  41. #include <rdma/ib_mad.h>
  42. #include "mthca_dev.h"
  43. #include "mthca_config_reg.h"
  44. #include "mthca_cmd.h"
  45. #include "mthca_memfree.h"
  46. #define CMD_POLL_TOKEN 0xffff
  47. enum {
  48. HCR_IN_PARAM_OFFSET = 0x00,
  49. HCR_IN_MODIFIER_OFFSET = 0x08,
  50. HCR_OUT_PARAM_OFFSET = 0x0c,
  51. HCR_TOKEN_OFFSET = 0x14,
  52. HCR_STATUS_OFFSET = 0x18,
  53. HCR_OPMOD_SHIFT = 12,
  54. HCA_E_BIT = 22,
  55. HCR_GO_BIT = 23
  56. };
  57. enum {
  58. /* initialization and general commands */
  59. CMD_SYS_EN = 0x1,
  60. CMD_SYS_DIS = 0x2,
  61. CMD_MAP_FA = 0xfff,
  62. CMD_UNMAP_FA = 0xffe,
  63. CMD_RUN_FW = 0xff6,
  64. CMD_MOD_STAT_CFG = 0x34,
  65. CMD_QUERY_DEV_LIM = 0x3,
  66. CMD_QUERY_FW = 0x4,
  67. CMD_ENABLE_LAM = 0xff8,
  68. CMD_DISABLE_LAM = 0xff7,
  69. CMD_QUERY_DDR = 0x5,
  70. CMD_QUERY_ADAPTER = 0x6,
  71. CMD_INIT_HCA = 0x7,
  72. CMD_CLOSE_HCA = 0x8,
  73. CMD_INIT_IB = 0x9,
  74. CMD_CLOSE_IB = 0xa,
  75. CMD_QUERY_HCA = 0xb,
  76. CMD_SET_IB = 0xc,
  77. CMD_ACCESS_DDR = 0x2e,
  78. CMD_MAP_ICM = 0xffa,
  79. CMD_UNMAP_ICM = 0xff9,
  80. CMD_MAP_ICM_AUX = 0xffc,
  81. CMD_UNMAP_ICM_AUX = 0xffb,
  82. CMD_SET_ICM_SIZE = 0xffd,
  83. /* TPT commands */
  84. CMD_SW2HW_MPT = 0xd,
  85. CMD_QUERY_MPT = 0xe,
  86. CMD_HW2SW_MPT = 0xf,
  87. CMD_READ_MTT = 0x10,
  88. CMD_WRITE_MTT = 0x11,
  89. CMD_SYNC_TPT = 0x2f,
  90. /* EQ commands */
  91. CMD_MAP_EQ = 0x12,
  92. CMD_SW2HW_EQ = 0x13,
  93. CMD_HW2SW_EQ = 0x14,
  94. CMD_QUERY_EQ = 0x15,
  95. /* CQ commands */
  96. CMD_SW2HW_CQ = 0x16,
  97. CMD_HW2SW_CQ = 0x17,
  98. CMD_QUERY_CQ = 0x18,
  99. CMD_RESIZE_CQ = 0x2c,
  100. /* SRQ commands */
  101. CMD_SW2HW_SRQ = 0x35,
  102. CMD_HW2SW_SRQ = 0x36,
  103. CMD_QUERY_SRQ = 0x37,
  104. CMD_ARM_SRQ = 0x40,
  105. /* QP/EE commands */
  106. CMD_RST2INIT_QPEE = 0x19,
  107. CMD_INIT2RTR_QPEE = 0x1a,
  108. CMD_RTR2RTS_QPEE = 0x1b,
  109. CMD_RTS2RTS_QPEE = 0x1c,
  110. CMD_SQERR2RTS_QPEE = 0x1d,
  111. CMD_2ERR_QPEE = 0x1e,
  112. CMD_RTS2SQD_QPEE = 0x1f,
  113. CMD_SQD2SQD_QPEE = 0x38,
  114. CMD_SQD2RTS_QPEE = 0x20,
  115. CMD_ERR2RST_QPEE = 0x21,
  116. CMD_QUERY_QPEE = 0x22,
  117. CMD_INIT2INIT_QPEE = 0x2d,
  118. CMD_SUSPEND_QPEE = 0x32,
  119. CMD_UNSUSPEND_QPEE = 0x33,
  120. /* special QPs and management commands */
  121. CMD_CONF_SPECIAL_QP = 0x23,
  122. CMD_MAD_IFC = 0x24,
  123. /* multicast commands */
  124. CMD_READ_MGM = 0x25,
  125. CMD_WRITE_MGM = 0x26,
  126. CMD_MGID_HASH = 0x27,
  127. /* miscellaneous commands */
  128. CMD_DIAG_RPRT = 0x30,
  129. CMD_NOP = 0x31,
  130. /* debug commands */
  131. CMD_QUERY_DEBUG_MSG = 0x2a,
  132. CMD_SET_DEBUG_MSG = 0x2b,
  133. };
  134. /*
  135. * According to Mellanox code, FW may be starved and never complete
  136. * commands. So we can't use strict timeouts described in PRM -- we
  137. * just arbitrarily select 60 seconds for now.
  138. */
  139. #if 0
  140. /*
  141. * Round up and add 1 to make sure we get the full wait time (since we
  142. * will be starting in the middle of a jiffy)
  143. */
  144. enum {
  145. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  146. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  147. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1,
  148. CMD_TIME_CLASS_D = 60 * HZ
  149. };
  150. #else
  151. enum {
  152. CMD_TIME_CLASS_A = 60 * HZ,
  153. CMD_TIME_CLASS_B = 60 * HZ,
  154. CMD_TIME_CLASS_C = 60 * HZ,
  155. CMD_TIME_CLASS_D = 60 * HZ
  156. };
  157. #endif
  158. enum {
  159. GO_BIT_TIMEOUT = HZ * 10
  160. };
  161. struct mthca_cmd_context {
  162. struct completion done;
  163. int result;
  164. int next;
  165. u64 out_param;
  166. u16 token;
  167. u8 status;
  168. };
  169. static int fw_cmd_doorbell = 0;
  170. module_param(fw_cmd_doorbell, int, 0644);
  171. MODULE_PARM_DESC(fw_cmd_doorbell, "post FW commands through doorbell page if nonzero "
  172. "(and supported by FW)");
  173. static inline int go_bit(struct mthca_dev *dev)
  174. {
  175. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  176. swab32(1 << HCR_GO_BIT);
  177. }
  178. static void mthca_cmd_post_dbell(struct mthca_dev *dev,
  179. u64 in_param,
  180. u64 out_param,
  181. u32 in_modifier,
  182. u8 op_modifier,
  183. u16 op,
  184. u16 token)
  185. {
  186. void __iomem *ptr = dev->cmd.dbell_map;
  187. u16 *offs = dev->cmd.dbell_offsets;
  188. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), ptr + offs[0]);
  189. wmb();
  190. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), ptr + offs[1]);
  191. wmb();
  192. __raw_writel((__force u32) cpu_to_be32(in_modifier), ptr + offs[2]);
  193. wmb();
  194. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), ptr + offs[3]);
  195. wmb();
  196. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), ptr + offs[4]);
  197. wmb();
  198. __raw_writel((__force u32) cpu_to_be32(token << 16), ptr + offs[5]);
  199. wmb();
  200. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  201. (1 << HCA_E_BIT) |
  202. (op_modifier << HCR_OPMOD_SHIFT) |
  203. op), ptr + offs[6]);
  204. wmb();
  205. __raw_writel((__force u32) 0, ptr + offs[7]);
  206. wmb();
  207. }
  208. static int mthca_cmd_post_hcr(struct mthca_dev *dev,
  209. u64 in_param,
  210. u64 out_param,
  211. u32 in_modifier,
  212. u8 op_modifier,
  213. u16 op,
  214. u16 token,
  215. int event)
  216. {
  217. if (event) {
  218. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  219. while (go_bit(dev) && time_before(jiffies, end)) {
  220. set_current_state(TASK_RUNNING);
  221. schedule();
  222. }
  223. }
  224. if (go_bit(dev))
  225. return -EAGAIN;
  226. /*
  227. * We use writel (instead of something like memcpy_toio)
  228. * because writes of less than 32 bits to the HCR don't work
  229. * (and some architectures such as ia64 implement memcpy_toio
  230. * in terms of writeb).
  231. */
  232. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  233. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  234. __raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  235. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  236. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  237. __raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  238. /* __raw_writel may not order writes. */
  239. wmb();
  240. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  241. (event ? (1 << HCA_E_BIT) : 0) |
  242. (op_modifier << HCR_OPMOD_SHIFT) |
  243. op), dev->hcr + 6 * 4);
  244. return 0;
  245. }
  246. static int mthca_cmd_post(struct mthca_dev *dev,
  247. u64 in_param,
  248. u64 out_param,
  249. u32 in_modifier,
  250. u8 op_modifier,
  251. u16 op,
  252. u16 token,
  253. int event)
  254. {
  255. int err = 0;
  256. mutex_lock(&dev->cmd.hcr_mutex);
  257. if (event && dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS && fw_cmd_doorbell)
  258. mthca_cmd_post_dbell(dev, in_param, out_param, in_modifier,
  259. op_modifier, op, token);
  260. else
  261. err = mthca_cmd_post_hcr(dev, in_param, out_param, in_modifier,
  262. op_modifier, op, token, event);
  263. /*
  264. * Make sure that our HCR writes don't get mixed in with
  265. * writes from another CPU starting a FW command.
  266. */
  267. mmiowb();
  268. mutex_unlock(&dev->cmd.hcr_mutex);
  269. return err;
  270. }
  271. static int mthca_status_to_errno(u8 status)
  272. {
  273. static const int trans_table[] = {
  274. [MTHCA_CMD_STAT_INTERNAL_ERR] = -EIO,
  275. [MTHCA_CMD_STAT_BAD_OP] = -EPERM,
  276. [MTHCA_CMD_STAT_BAD_PARAM] = -EINVAL,
  277. [MTHCA_CMD_STAT_BAD_SYS_STATE] = -ENXIO,
  278. [MTHCA_CMD_STAT_BAD_RESOURCE] = -EBADF,
  279. [MTHCA_CMD_STAT_RESOURCE_BUSY] = -EBUSY,
  280. [MTHCA_CMD_STAT_DDR_MEM_ERR] = -ENOMEM,
  281. [MTHCA_CMD_STAT_EXCEED_LIM] = -ENOMEM,
  282. [MTHCA_CMD_STAT_BAD_RES_STATE] = -EBADF,
  283. [MTHCA_CMD_STAT_BAD_INDEX] = -EBADF,
  284. [MTHCA_CMD_STAT_BAD_NVMEM] = -EFAULT,
  285. [MTHCA_CMD_STAT_BAD_QPEE_STATE] = -EINVAL,
  286. [MTHCA_CMD_STAT_BAD_SEG_PARAM] = -EFAULT,
  287. [MTHCA_CMD_STAT_REG_BOUND] = -EBUSY,
  288. [MTHCA_CMD_STAT_LAM_NOT_PRE] = -EAGAIN,
  289. [MTHCA_CMD_STAT_BAD_PKT] = -EBADMSG,
  290. [MTHCA_CMD_STAT_BAD_SIZE] = -ENOMEM,
  291. };
  292. if (status >= ARRAY_SIZE(trans_table) ||
  293. (status != MTHCA_CMD_STAT_OK
  294. && trans_table[status] == 0))
  295. return -EINVAL;
  296. return trans_table[status];
  297. }
  298. static int mthca_cmd_poll(struct mthca_dev *dev,
  299. u64 in_param,
  300. u64 *out_param,
  301. int out_is_imm,
  302. u32 in_modifier,
  303. u8 op_modifier,
  304. u16 op,
  305. unsigned long timeout)
  306. {
  307. int err = 0;
  308. unsigned long end;
  309. u8 status;
  310. down(&dev->cmd.poll_sem);
  311. err = mthca_cmd_post(dev, in_param,
  312. out_param ? *out_param : 0,
  313. in_modifier, op_modifier,
  314. op, CMD_POLL_TOKEN, 0);
  315. if (err)
  316. goto out;
  317. end = timeout + jiffies;
  318. while (go_bit(dev) && time_before(jiffies, end)) {
  319. set_current_state(TASK_RUNNING);
  320. schedule();
  321. }
  322. if (go_bit(dev)) {
  323. err = -EBUSY;
  324. goto out;
  325. }
  326. if (out_is_imm && out_param) {
  327. *out_param =
  328. (u64) be32_to_cpu((__force __be32)
  329. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
  330. (u64) be32_to_cpu((__force __be32)
  331. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));
  332. } else if (out_is_imm) {
  333. err = -EINVAL;
  334. goto out;
  335. }
  336. status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  337. if (status) {
  338. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  339. op, status);
  340. err = mthca_status_to_errno(status);
  341. }
  342. out:
  343. up(&dev->cmd.poll_sem);
  344. return err;
  345. }
  346. void mthca_cmd_event(struct mthca_dev *dev,
  347. u16 token,
  348. u8 status,
  349. u64 out_param)
  350. {
  351. struct mthca_cmd_context *context =
  352. &dev->cmd.context[token & dev->cmd.token_mask];
  353. /* previously timed out command completing at long last */
  354. if (token != context->token)
  355. return;
  356. context->result = 0;
  357. context->status = status;
  358. context->out_param = out_param;
  359. complete(&context->done);
  360. }
  361. static int mthca_cmd_wait(struct mthca_dev *dev,
  362. u64 in_param,
  363. u64 *out_param,
  364. int out_is_imm,
  365. u32 in_modifier,
  366. u8 op_modifier,
  367. u16 op,
  368. unsigned long timeout)
  369. {
  370. int err = 0;
  371. struct mthca_cmd_context *context;
  372. down(&dev->cmd.event_sem);
  373. spin_lock(&dev->cmd.context_lock);
  374. BUG_ON(dev->cmd.free_head < 0);
  375. context = &dev->cmd.context[dev->cmd.free_head];
  376. context->token += dev->cmd.token_mask + 1;
  377. dev->cmd.free_head = context->next;
  378. spin_unlock(&dev->cmd.context_lock);
  379. init_completion(&context->done);
  380. err = mthca_cmd_post(dev, in_param,
  381. out_param ? *out_param : 0,
  382. in_modifier, op_modifier,
  383. op, context->token, 1);
  384. if (err)
  385. goto out;
  386. if (!wait_for_completion_timeout(&context->done, timeout)) {
  387. err = -EBUSY;
  388. goto out;
  389. }
  390. err = context->result;
  391. if (err)
  392. goto out;
  393. if (context->status) {
  394. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  395. op, context->status);
  396. err = mthca_status_to_errno(context->status);
  397. }
  398. if (out_is_imm && out_param) {
  399. *out_param = context->out_param;
  400. } else if (out_is_imm) {
  401. err = -EINVAL;
  402. goto out;
  403. }
  404. out:
  405. spin_lock(&dev->cmd.context_lock);
  406. context->next = dev->cmd.free_head;
  407. dev->cmd.free_head = context - dev->cmd.context;
  408. spin_unlock(&dev->cmd.context_lock);
  409. up(&dev->cmd.event_sem);
  410. return err;
  411. }
  412. /* Invoke a command with an output mailbox */
  413. static int mthca_cmd_box(struct mthca_dev *dev,
  414. u64 in_param,
  415. u64 out_param,
  416. u32 in_modifier,
  417. u8 op_modifier,
  418. u16 op,
  419. unsigned long timeout)
  420. {
  421. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  422. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  423. in_modifier, op_modifier, op,
  424. timeout);
  425. else
  426. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  427. in_modifier, op_modifier, op,
  428. timeout);
  429. }
  430. /* Invoke a command with no output parameter */
  431. static int mthca_cmd(struct mthca_dev *dev,
  432. u64 in_param,
  433. u32 in_modifier,
  434. u8 op_modifier,
  435. u16 op,
  436. unsigned long timeout)
  437. {
  438. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  439. op_modifier, op, timeout);
  440. }
  441. /*
  442. * Invoke a command with an immediate output parameter (and copy the
  443. * output into the caller's out_param pointer after the command
  444. * executes).
  445. */
  446. static int mthca_cmd_imm(struct mthca_dev *dev,
  447. u64 in_param,
  448. u64 *out_param,
  449. u32 in_modifier,
  450. u8 op_modifier,
  451. u16 op,
  452. unsigned long timeout)
  453. {
  454. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  455. return mthca_cmd_wait(dev, in_param, out_param, 1,
  456. in_modifier, op_modifier, op,
  457. timeout);
  458. else
  459. return mthca_cmd_poll(dev, in_param, out_param, 1,
  460. in_modifier, op_modifier, op,
  461. timeout);
  462. }
  463. int mthca_cmd_init(struct mthca_dev *dev)
  464. {
  465. mutex_init(&dev->cmd.hcr_mutex);
  466. sema_init(&dev->cmd.poll_sem, 1);
  467. dev->cmd.flags = 0;
  468. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  469. MTHCA_HCR_SIZE);
  470. if (!dev->hcr) {
  471. mthca_err(dev, "Couldn't map command register.");
  472. return -ENOMEM;
  473. }
  474. dev->cmd.pool = dma_pool_create("mthca_cmd", &dev->pdev->dev,
  475. MTHCA_MAILBOX_SIZE,
  476. MTHCA_MAILBOX_SIZE, 0);
  477. if (!dev->cmd.pool) {
  478. iounmap(dev->hcr);
  479. return -ENOMEM;
  480. }
  481. return 0;
  482. }
  483. void mthca_cmd_cleanup(struct mthca_dev *dev)
  484. {
  485. dma_pool_destroy(dev->cmd.pool);
  486. iounmap(dev->hcr);
  487. if (dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS)
  488. iounmap(dev->cmd.dbell_map);
  489. }
  490. /*
  491. * Switch to using events to issue FW commands (should be called after
  492. * event queue to command events has been initialized).
  493. */
  494. int mthca_cmd_use_events(struct mthca_dev *dev)
  495. {
  496. int i;
  497. dev->cmd.context = kmalloc_array(dev->cmd.max_cmds,
  498. sizeof(struct mthca_cmd_context),
  499. GFP_KERNEL);
  500. if (!dev->cmd.context)
  501. return -ENOMEM;
  502. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  503. dev->cmd.context[i].token = i;
  504. dev->cmd.context[i].next = i + 1;
  505. }
  506. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  507. dev->cmd.free_head = 0;
  508. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  509. spin_lock_init(&dev->cmd.context_lock);
  510. for (dev->cmd.token_mask = 1;
  511. dev->cmd.token_mask < dev->cmd.max_cmds;
  512. dev->cmd.token_mask <<= 1)
  513. ; /* nothing */
  514. --dev->cmd.token_mask;
  515. dev->cmd.flags |= MTHCA_CMD_USE_EVENTS;
  516. down(&dev->cmd.poll_sem);
  517. return 0;
  518. }
  519. /*
  520. * Switch back to polling (used when shutting down the device)
  521. */
  522. void mthca_cmd_use_polling(struct mthca_dev *dev)
  523. {
  524. int i;
  525. dev->cmd.flags &= ~MTHCA_CMD_USE_EVENTS;
  526. for (i = 0; i < dev->cmd.max_cmds; ++i)
  527. down(&dev->cmd.event_sem);
  528. kfree(dev->cmd.context);
  529. up(&dev->cmd.poll_sem);
  530. }
  531. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  532. gfp_t gfp_mask)
  533. {
  534. struct mthca_mailbox *mailbox;
  535. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  536. if (!mailbox)
  537. return ERR_PTR(-ENOMEM);
  538. mailbox->buf = dma_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  539. if (!mailbox->buf) {
  540. kfree(mailbox);
  541. return ERR_PTR(-ENOMEM);
  542. }
  543. return mailbox;
  544. }
  545. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  546. {
  547. if (!mailbox)
  548. return;
  549. dma_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  550. kfree(mailbox);
  551. }
  552. int mthca_SYS_EN(struct mthca_dev *dev)
  553. {
  554. u64 out;
  555. int ret;
  556. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, CMD_TIME_CLASS_D);
  557. if (ret == -ENOMEM)
  558. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  559. "sladdr=%d, SPD source=%s\n",
  560. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  561. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  562. return ret;
  563. }
  564. int mthca_SYS_DIS(struct mthca_dev *dev)
  565. {
  566. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C);
  567. }
  568. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  569. u64 virt)
  570. {
  571. struct mthca_mailbox *mailbox;
  572. struct mthca_icm_iter iter;
  573. __be64 *pages;
  574. int lg;
  575. int nent = 0;
  576. int i;
  577. int err = 0;
  578. int ts = 0, tc = 0;
  579. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  580. if (IS_ERR(mailbox))
  581. return PTR_ERR(mailbox);
  582. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  583. pages = mailbox->buf;
  584. for (mthca_icm_first(icm, &iter);
  585. !mthca_icm_last(&iter);
  586. mthca_icm_next(&iter)) {
  587. /*
  588. * We have to pass pages that are aligned to their
  589. * size, so find the least significant 1 in the
  590. * address or size and use that as our log2 size.
  591. */
  592. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  593. if (lg < MTHCA_ICM_PAGE_SHIFT) {
  594. mthca_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  595. MTHCA_ICM_PAGE_SIZE,
  596. (unsigned long long) mthca_icm_addr(&iter),
  597. mthca_icm_size(&iter));
  598. err = -EINVAL;
  599. goto out;
  600. }
  601. for (i = 0; i < mthca_icm_size(&iter) >> lg; ++i) {
  602. if (virt != -1) {
  603. pages[nent * 2] = cpu_to_be64(virt);
  604. virt += 1ULL << lg;
  605. }
  606. pages[nent * 2 + 1] =
  607. cpu_to_be64((mthca_icm_addr(&iter) + (i << lg)) |
  608. (lg - MTHCA_ICM_PAGE_SHIFT));
  609. ts += 1 << (lg - 10);
  610. ++tc;
  611. if (++nent == MTHCA_MAILBOX_SIZE / 16) {
  612. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  613. CMD_TIME_CLASS_B);
  614. if (err)
  615. goto out;
  616. nent = 0;
  617. }
  618. }
  619. }
  620. if (nent)
  621. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  622. CMD_TIME_CLASS_B);
  623. switch (op) {
  624. case CMD_MAP_FA:
  625. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  626. break;
  627. case CMD_MAP_ICM_AUX:
  628. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  629. break;
  630. case CMD_MAP_ICM:
  631. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  632. tc, ts, (unsigned long long) virt - (ts << 10));
  633. break;
  634. }
  635. out:
  636. mthca_free_mailbox(dev, mailbox);
  637. return err;
  638. }
  639. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm)
  640. {
  641. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1);
  642. }
  643. int mthca_UNMAP_FA(struct mthca_dev *dev)
  644. {
  645. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B);
  646. }
  647. int mthca_RUN_FW(struct mthca_dev *dev)
  648. {
  649. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A);
  650. }
  651. static void mthca_setup_cmd_doorbells(struct mthca_dev *dev, u64 base)
  652. {
  653. phys_addr_t addr;
  654. u16 max_off = 0;
  655. int i;
  656. for (i = 0; i < 8; ++i)
  657. max_off = max(max_off, dev->cmd.dbell_offsets[i]);
  658. if ((base & PAGE_MASK) != ((base + max_off) & PAGE_MASK)) {
  659. mthca_warn(dev, "Firmware doorbell region at 0x%016llx, "
  660. "length 0x%x crosses a page boundary\n",
  661. (unsigned long long) base, max_off);
  662. return;
  663. }
  664. addr = pci_resource_start(dev->pdev, 2) +
  665. ((pci_resource_len(dev->pdev, 2) - 1) & base);
  666. dev->cmd.dbell_map = ioremap(addr, max_off + sizeof(u32));
  667. if (!dev->cmd.dbell_map)
  668. return;
  669. dev->cmd.flags |= MTHCA_CMD_POST_DOORBELLS;
  670. mthca_dbg(dev, "Mapped doorbell page for posting FW commands\n");
  671. }
  672. int mthca_QUERY_FW(struct mthca_dev *dev)
  673. {
  674. struct mthca_mailbox *mailbox;
  675. u32 *outbox;
  676. u64 base;
  677. u32 tmp;
  678. int err = 0;
  679. u8 lg;
  680. int i;
  681. #define QUERY_FW_OUT_SIZE 0x100
  682. #define QUERY_FW_VER_OFFSET 0x00
  683. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  684. #define QUERY_FW_ERR_START_OFFSET 0x30
  685. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  686. #define QUERY_FW_CMD_DB_EN_OFFSET 0x10
  687. #define QUERY_FW_CMD_DB_OFFSET 0x50
  688. #define QUERY_FW_CMD_DB_BASE 0x60
  689. #define QUERY_FW_START_OFFSET 0x20
  690. #define QUERY_FW_END_OFFSET 0x28
  691. #define QUERY_FW_SIZE_OFFSET 0x00
  692. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  693. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  694. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  695. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  696. if (IS_ERR(mailbox))
  697. return PTR_ERR(mailbox);
  698. outbox = mailbox->buf;
  699. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  700. CMD_TIME_CLASS_A);
  701. if (err)
  702. goto out;
  703. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  704. /*
  705. * FW subminor version is at more significant bits than minor
  706. * version, so swap here.
  707. */
  708. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  709. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  710. ((dev->fw_ver & 0x0000ffffull) << 16);
  711. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  712. dev->cmd.max_cmds = 1 << lg;
  713. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  714. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  715. MTHCA_GET(dev->catas_err.addr, outbox, QUERY_FW_ERR_START_OFFSET);
  716. MTHCA_GET(dev->catas_err.size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  717. mthca_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x\n",
  718. (unsigned long long) dev->catas_err.addr, dev->catas_err.size);
  719. MTHCA_GET(tmp, outbox, QUERY_FW_CMD_DB_EN_OFFSET);
  720. if (tmp & 0x1) {
  721. mthca_dbg(dev, "FW supports commands through doorbells\n");
  722. MTHCA_GET(base, outbox, QUERY_FW_CMD_DB_BASE);
  723. for (i = 0; i < MTHCA_CMD_NUM_DBELL_DWORDS; ++i)
  724. MTHCA_GET(dev->cmd.dbell_offsets[i], outbox,
  725. QUERY_FW_CMD_DB_OFFSET + (i << 1));
  726. mthca_setup_cmd_doorbells(dev, base);
  727. }
  728. if (mthca_is_memfree(dev)) {
  729. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  730. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  731. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  732. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  733. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  734. /*
  735. * Round up number of system pages needed in case
  736. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  737. */
  738. dev->fw.arbel.fw_pages =
  739. ALIGN(dev->fw.arbel.fw_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  740. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  741. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  742. (unsigned long long) dev->fw.arbel.clr_int_base,
  743. (unsigned long long) dev->fw.arbel.eq_arm_base,
  744. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  745. } else {
  746. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  747. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  748. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  749. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  750. (unsigned long long) dev->fw.tavor.fw_start,
  751. (unsigned long long) dev->fw.tavor.fw_end);
  752. }
  753. out:
  754. mthca_free_mailbox(dev, mailbox);
  755. return err;
  756. }
  757. int mthca_ENABLE_LAM(struct mthca_dev *dev)
  758. {
  759. struct mthca_mailbox *mailbox;
  760. u8 info;
  761. u32 *outbox;
  762. int err = 0;
  763. #define ENABLE_LAM_OUT_SIZE 0x100
  764. #define ENABLE_LAM_START_OFFSET 0x00
  765. #define ENABLE_LAM_END_OFFSET 0x08
  766. #define ENABLE_LAM_INFO_OFFSET 0x13
  767. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  768. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  769. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  770. if (IS_ERR(mailbox))
  771. return PTR_ERR(mailbox);
  772. outbox = mailbox->buf;
  773. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  774. CMD_TIME_CLASS_C);
  775. if (err)
  776. goto out;
  777. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  778. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  779. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  780. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  781. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  782. mthca_info(dev, "FW reports that HCA-attached memory "
  783. "is %s hidden; does not match PCI config\n",
  784. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  785. "" : "not");
  786. }
  787. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  788. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  789. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  790. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  791. (unsigned long long) dev->ddr_start,
  792. (unsigned long long) dev->ddr_end);
  793. out:
  794. mthca_free_mailbox(dev, mailbox);
  795. return err;
  796. }
  797. int mthca_DISABLE_LAM(struct mthca_dev *dev)
  798. {
  799. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C);
  800. }
  801. int mthca_QUERY_DDR(struct mthca_dev *dev)
  802. {
  803. struct mthca_mailbox *mailbox;
  804. u8 info;
  805. u32 *outbox;
  806. int err = 0;
  807. #define QUERY_DDR_OUT_SIZE 0x100
  808. #define QUERY_DDR_START_OFFSET 0x00
  809. #define QUERY_DDR_END_OFFSET 0x08
  810. #define QUERY_DDR_INFO_OFFSET 0x13
  811. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  812. #define QUERY_DDR_INFO_ECC_MASK 0x3
  813. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  814. if (IS_ERR(mailbox))
  815. return PTR_ERR(mailbox);
  816. outbox = mailbox->buf;
  817. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  818. CMD_TIME_CLASS_A);
  819. if (err)
  820. goto out;
  821. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  822. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  823. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  824. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  825. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  826. mthca_info(dev, "FW reports that HCA-attached memory "
  827. "is %s hidden; does not match PCI config\n",
  828. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  829. "" : "not");
  830. }
  831. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  832. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  833. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  834. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  835. (unsigned long long) dev->ddr_start,
  836. (unsigned long long) dev->ddr_end);
  837. out:
  838. mthca_free_mailbox(dev, mailbox);
  839. return err;
  840. }
  841. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  842. struct mthca_dev_lim *dev_lim)
  843. {
  844. struct mthca_mailbox *mailbox;
  845. u32 *outbox;
  846. u8 field;
  847. u16 size;
  848. u16 stat_rate;
  849. int err;
  850. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  851. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  852. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  853. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  854. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  855. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  856. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  857. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  858. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  859. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  860. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  861. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  862. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  863. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  864. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  865. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  866. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  867. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  868. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  869. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  870. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  871. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  872. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  873. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  874. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  875. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  876. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  877. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  878. #define QUERY_DEV_LIM_RATE_SUPPORT_OFFSET 0x3c
  879. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  880. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  881. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  882. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  883. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  884. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  885. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  886. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  887. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  888. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  889. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  890. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  891. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  892. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  893. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  894. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  895. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  896. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  897. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  898. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  899. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  900. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  901. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  902. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  903. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  904. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  905. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  906. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  907. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  908. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  909. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  910. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  911. if (IS_ERR(mailbox))
  912. return PTR_ERR(mailbox);
  913. outbox = mailbox->buf;
  914. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  915. CMD_TIME_CLASS_A);
  916. if (err)
  917. goto out;
  918. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  919. dev_lim->reserved_qps = 1 << (field & 0xf);
  920. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  921. dev_lim->max_qps = 1 << (field & 0x1f);
  922. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  923. dev_lim->reserved_srqs = 1 << (field >> 4);
  924. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  925. dev_lim->max_srqs = 1 << (field & 0x1f);
  926. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  927. dev_lim->reserved_eecs = 1 << (field & 0xf);
  928. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  929. dev_lim->max_eecs = 1 << (field & 0x1f);
  930. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  931. dev_lim->max_cq_sz = 1 << field;
  932. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  933. dev_lim->reserved_cqs = 1 << (field & 0xf);
  934. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  935. dev_lim->max_cqs = 1 << (field & 0x1f);
  936. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  937. dev_lim->max_mpts = 1 << (field & 0x3f);
  938. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  939. dev_lim->reserved_eqs = 1 << (field & 0xf);
  940. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  941. dev_lim->max_eqs = 1 << (field & 0x7);
  942. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  943. if (mthca_is_memfree(dev))
  944. dev_lim->reserved_mtts = ALIGN((1 << (field >> 4)) * sizeof(u64),
  945. dev->limits.mtt_seg_size) / dev->limits.mtt_seg_size;
  946. else
  947. dev_lim->reserved_mtts = 1 << (field >> 4);
  948. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  949. dev_lim->max_mrw_sz = 1 << field;
  950. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  951. dev_lim->reserved_mrws = 1 << (field & 0xf);
  952. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  953. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  954. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  955. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  956. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  957. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  958. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  959. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  960. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  961. dev_lim->local_ca_ack_delay = field & 0x1f;
  962. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  963. dev_lim->max_mtu = field >> 4;
  964. dev_lim->max_port_width = field & 0xf;
  965. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  966. dev_lim->max_vl = field >> 4;
  967. dev_lim->num_ports = field & 0xf;
  968. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  969. dev_lim->max_gids = 1 << (field & 0xf);
  970. MTHCA_GET(stat_rate, outbox, QUERY_DEV_LIM_RATE_SUPPORT_OFFSET);
  971. dev_lim->stat_rate_support = stat_rate;
  972. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  973. dev_lim->max_pkeys = 1 << (field & 0xf);
  974. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  975. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  976. dev_lim->reserved_uars = field >> 4;
  977. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  978. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  979. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  980. dev_lim->min_page_sz = 1 << field;
  981. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  982. dev_lim->max_sg = field;
  983. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  984. dev_lim->max_desc_sz = size;
  985. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  986. dev_lim->max_qp_per_mcg = 1 << field;
  987. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  988. dev_lim->reserved_mgms = field & 0xf;
  989. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  990. dev_lim->max_mcgs = 1 << field;
  991. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  992. dev_lim->reserved_pds = field >> 4;
  993. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  994. dev_lim->max_pds = 1 << (field & 0x3f);
  995. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  996. dev_lim->reserved_rdds = field >> 4;
  997. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  998. dev_lim->max_rdds = 1 << (field & 0x3f);
  999. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  1000. dev_lim->eec_entry_sz = size;
  1001. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  1002. dev_lim->qpc_entry_sz = size;
  1003. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  1004. dev_lim->eeec_entry_sz = size;
  1005. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  1006. dev_lim->eqpc_entry_sz = size;
  1007. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  1008. dev_lim->eqc_entry_sz = size;
  1009. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  1010. dev_lim->cqc_entry_sz = size;
  1011. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  1012. dev_lim->srq_entry_sz = size;
  1013. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  1014. dev_lim->uar_scratch_entry_sz = size;
  1015. if (mthca_is_memfree(dev)) {
  1016. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  1017. dev_lim->max_srq_sz = 1 << field;
  1018. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  1019. dev_lim->max_qp_sz = 1 << field;
  1020. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  1021. dev_lim->hca.arbel.resize_srq = field & 1;
  1022. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  1023. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  1024. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET);
  1025. dev_lim->max_desc_sz = min_t(int, size, dev_lim->max_desc_sz);
  1026. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  1027. dev_lim->mpt_entry_sz = size;
  1028. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  1029. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  1030. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  1031. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  1032. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  1033. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  1034. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  1035. dev_lim->hca.arbel.lam_required = field & 1;
  1036. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  1037. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  1038. if (dev_lim->hca.arbel.bmme_flags & 1)
  1039. mthca_dbg(dev, "Base MM extensions: yes "
  1040. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  1041. dev_lim->hca.arbel.bmme_flags,
  1042. dev_lim->hca.arbel.max_pbl_sz,
  1043. dev_lim->hca.arbel.reserved_lkey);
  1044. else
  1045. mthca_dbg(dev, "Base MM extensions: no\n");
  1046. mthca_dbg(dev, "Max ICM size %lld MB\n",
  1047. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  1048. } else {
  1049. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  1050. dev_lim->max_srq_sz = (1 << field) - 1;
  1051. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  1052. dev_lim->max_qp_sz = (1 << field) - 1;
  1053. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  1054. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  1055. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  1056. }
  1057. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  1058. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  1059. mthca_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  1060. dev_lim->max_srqs, dev_lim->reserved_srqs, dev_lim->srq_entry_sz);
  1061. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  1062. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  1063. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  1064. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  1065. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  1066. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  1067. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  1068. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  1069. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  1070. dev_lim->max_pds, dev_lim->reserved_mgms);
  1071. mthca_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  1072. dev_lim->max_cq_sz, dev_lim->max_qp_sz, dev_lim->max_srq_sz);
  1073. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  1074. out:
  1075. mthca_free_mailbox(dev, mailbox);
  1076. return err;
  1077. }
  1078. static void get_board_id(void *vsd, char *board_id)
  1079. {
  1080. int i;
  1081. #define VSD_OFFSET_SIG1 0x00
  1082. #define VSD_OFFSET_SIG2 0xde
  1083. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1084. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1085. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1086. memset(board_id, 0, MTHCA_BOARD_ID_LEN);
  1087. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1088. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1089. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MTHCA_BOARD_ID_LEN);
  1090. } else {
  1091. /*
  1092. * The board ID is a string but the firmware byte
  1093. * swaps each 4-byte word before passing it back to
  1094. * us. Therefore we need to swab it before printing.
  1095. */
  1096. for (i = 0; i < 4; ++i)
  1097. ((u32 *) board_id)[i] =
  1098. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1099. }
  1100. }
  1101. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  1102. struct mthca_adapter *adapter)
  1103. {
  1104. struct mthca_mailbox *mailbox;
  1105. u32 *outbox;
  1106. int err;
  1107. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1108. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  1109. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  1110. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  1111. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1112. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1113. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1114. if (IS_ERR(mailbox))
  1115. return PTR_ERR(mailbox);
  1116. outbox = mailbox->buf;
  1117. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  1118. CMD_TIME_CLASS_A);
  1119. if (err)
  1120. goto out;
  1121. if (!mthca_is_memfree(dev)) {
  1122. MTHCA_GET(adapter->vendor_id, outbox,
  1123. QUERY_ADAPTER_VENDOR_ID_OFFSET);
  1124. MTHCA_GET(adapter->device_id, outbox,
  1125. QUERY_ADAPTER_DEVICE_ID_OFFSET);
  1126. MTHCA_GET(adapter->revision_id, outbox,
  1127. QUERY_ADAPTER_REVISION_ID_OFFSET);
  1128. }
  1129. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1130. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1131. adapter->board_id);
  1132. out:
  1133. mthca_free_mailbox(dev, mailbox);
  1134. return err;
  1135. }
  1136. int mthca_INIT_HCA(struct mthca_dev *dev,
  1137. struct mthca_init_hca_param *param)
  1138. {
  1139. struct mthca_mailbox *mailbox;
  1140. __be32 *inbox;
  1141. int err;
  1142. #define INIT_HCA_IN_SIZE 0x200
  1143. #define INIT_HCA_FLAGS1_OFFSET 0x00c
  1144. #define INIT_HCA_FLAGS2_OFFSET 0x014
  1145. #define INIT_HCA_QPC_OFFSET 0x020
  1146. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1147. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1148. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  1149. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  1150. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1151. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1152. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1153. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1154. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1155. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1156. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1157. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1158. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1159. #define INIT_HCA_UDAV_OFFSET 0x0b0
  1160. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  1161. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  1162. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1163. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1164. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1165. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1166. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1167. #define INIT_HCA_TPT_OFFSET 0x0f0
  1168. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1169. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  1170. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1171. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1172. #define INIT_HCA_UAR_OFFSET 0x120
  1173. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1174. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1175. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1176. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1177. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1178. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1179. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1180. if (IS_ERR(mailbox))
  1181. return PTR_ERR(mailbox);
  1182. inbox = mailbox->buf;
  1183. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1184. if (dev->mthca_flags & MTHCA_FLAG_SINAI_OPT)
  1185. MTHCA_PUT(inbox, 0x1, INIT_HCA_FLAGS1_OFFSET);
  1186. #if defined(__LITTLE_ENDIAN)
  1187. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1188. #elif defined(__BIG_ENDIAN)
  1189. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1190. #else
  1191. #error Host endianness not defined
  1192. #endif
  1193. /* Check port for UD address vector: */
  1194. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1);
  1195. /* Enable IPoIB checksumming if we can: */
  1196. if (dev->device_cap_flags & IB_DEVICE_UD_IP_CSUM)
  1197. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(7 << 3);
  1198. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1199. /* QPC/EEC/CQC/EQC/RDB attributes */
  1200. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1201. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1202. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1203. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1204. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1205. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1206. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1207. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1208. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1209. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1210. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1211. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1212. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1213. /* UD AV attributes */
  1214. /* multicast attributes */
  1215. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1216. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1217. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1218. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1219. /* TPT attributes */
  1220. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1221. if (!mthca_is_memfree(dev))
  1222. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1223. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1224. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1225. /* UAR attributes */
  1226. {
  1227. u8 uar_page_sz = PAGE_SHIFT - 12;
  1228. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1229. }
  1230. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1231. if (mthca_is_memfree(dev)) {
  1232. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1233. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1234. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1235. }
  1236. err = mthca_cmd(dev, mailbox->dma, 0, 0,
  1237. CMD_INIT_HCA, CMD_TIME_CLASS_D);
  1238. mthca_free_mailbox(dev, mailbox);
  1239. return err;
  1240. }
  1241. int mthca_INIT_IB(struct mthca_dev *dev,
  1242. struct mthca_init_ib_param *param,
  1243. int port)
  1244. {
  1245. struct mthca_mailbox *mailbox;
  1246. u32 *inbox;
  1247. int err;
  1248. u32 flags;
  1249. #define INIT_IB_IN_SIZE 56
  1250. #define INIT_IB_FLAGS_OFFSET 0x00
  1251. #define INIT_IB_FLAG_SIG (1 << 18)
  1252. #define INIT_IB_FLAG_NG (1 << 17)
  1253. #define INIT_IB_FLAG_G0 (1 << 16)
  1254. #define INIT_IB_VL_SHIFT 4
  1255. #define INIT_IB_PORT_WIDTH_SHIFT 8
  1256. #define INIT_IB_MTU_SHIFT 12
  1257. #define INIT_IB_MAX_GID_OFFSET 0x06
  1258. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1259. #define INIT_IB_GUID0_OFFSET 0x10
  1260. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1261. #define INIT_IB_SI_GUID_OFFSET 0x20
  1262. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1263. if (IS_ERR(mailbox))
  1264. return PTR_ERR(mailbox);
  1265. inbox = mailbox->buf;
  1266. memset(inbox, 0, INIT_IB_IN_SIZE);
  1267. flags = 0;
  1268. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1269. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1270. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1271. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1272. flags |= param->port_width << INIT_IB_PORT_WIDTH_SHIFT;
  1273. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1274. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1275. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1276. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1277. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1278. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1279. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1280. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1281. CMD_TIME_CLASS_A);
  1282. mthca_free_mailbox(dev, mailbox);
  1283. return err;
  1284. }
  1285. int mthca_CLOSE_IB(struct mthca_dev *dev, int port)
  1286. {
  1287. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, CMD_TIME_CLASS_A);
  1288. }
  1289. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic)
  1290. {
  1291. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, CMD_TIME_CLASS_C);
  1292. }
  1293. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1294. int port)
  1295. {
  1296. struct mthca_mailbox *mailbox;
  1297. u32 *inbox;
  1298. int err;
  1299. u32 flags = 0;
  1300. #define SET_IB_IN_SIZE 0x40
  1301. #define SET_IB_FLAGS_OFFSET 0x00
  1302. #define SET_IB_FLAG_SIG (1 << 18)
  1303. #define SET_IB_FLAG_RQK (1 << 0)
  1304. #define SET_IB_CAP_MASK_OFFSET 0x04
  1305. #define SET_IB_SI_GUID_OFFSET 0x08
  1306. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1307. if (IS_ERR(mailbox))
  1308. return PTR_ERR(mailbox);
  1309. inbox = mailbox->buf;
  1310. memset(inbox, 0, SET_IB_IN_SIZE);
  1311. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1312. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1313. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1314. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1315. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1316. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1317. CMD_TIME_CLASS_B);
  1318. mthca_free_mailbox(dev, mailbox);
  1319. return err;
  1320. }
  1321. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt)
  1322. {
  1323. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt);
  1324. }
  1325. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt)
  1326. {
  1327. struct mthca_mailbox *mailbox;
  1328. __be64 *inbox;
  1329. int err;
  1330. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1331. if (IS_ERR(mailbox))
  1332. return PTR_ERR(mailbox);
  1333. inbox = mailbox->buf;
  1334. inbox[0] = cpu_to_be64(virt);
  1335. inbox[1] = cpu_to_be64(dma_addr);
  1336. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1337. CMD_TIME_CLASS_B);
  1338. mthca_free_mailbox(dev, mailbox);
  1339. if (!err)
  1340. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1341. (unsigned long long) dma_addr, (unsigned long long) virt);
  1342. return err;
  1343. }
  1344. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count)
  1345. {
  1346. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1347. page_count, (unsigned long long) virt);
  1348. return mthca_cmd(dev, virt, page_count, 0,
  1349. CMD_UNMAP_ICM, CMD_TIME_CLASS_B);
  1350. }
  1351. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm)
  1352. {
  1353. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1);
  1354. }
  1355. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev)
  1356. {
  1357. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B);
  1358. }
  1359. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages)
  1360. {
  1361. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0,
  1362. 0, CMD_SET_ICM_SIZE, CMD_TIME_CLASS_A);
  1363. if (ret)
  1364. return ret;
  1365. /*
  1366. * Round up number of system pages needed in case
  1367. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  1368. */
  1369. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  1370. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  1371. return 0;
  1372. }
  1373. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1374. int mpt_index)
  1375. {
  1376. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1377. CMD_TIME_CLASS_B);
  1378. }
  1379. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1380. int mpt_index)
  1381. {
  1382. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1383. !mailbox, CMD_HW2SW_MPT,
  1384. CMD_TIME_CLASS_B);
  1385. }
  1386. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1387. int num_mtt)
  1388. {
  1389. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1390. CMD_TIME_CLASS_B);
  1391. }
  1392. int mthca_SYNC_TPT(struct mthca_dev *dev)
  1393. {
  1394. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B);
  1395. }
  1396. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1397. int eq_num)
  1398. {
  1399. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1400. unmap ? "Clearing" : "Setting",
  1401. (unsigned long long) event_mask, eq_num);
  1402. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1403. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B);
  1404. }
  1405. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1406. int eq_num)
  1407. {
  1408. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1409. CMD_TIME_CLASS_A);
  1410. }
  1411. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1412. int eq_num)
  1413. {
  1414. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1415. CMD_HW2SW_EQ,
  1416. CMD_TIME_CLASS_A);
  1417. }
  1418. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1419. int cq_num)
  1420. {
  1421. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1422. CMD_TIME_CLASS_A);
  1423. }
  1424. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1425. int cq_num)
  1426. {
  1427. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1428. CMD_HW2SW_CQ,
  1429. CMD_TIME_CLASS_A);
  1430. }
  1431. int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size)
  1432. {
  1433. struct mthca_mailbox *mailbox;
  1434. __be32 *inbox;
  1435. int err;
  1436. #define RESIZE_CQ_IN_SIZE 0x40
  1437. #define RESIZE_CQ_LOG_SIZE_OFFSET 0x0c
  1438. #define RESIZE_CQ_LKEY_OFFSET 0x1c
  1439. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1440. if (IS_ERR(mailbox))
  1441. return PTR_ERR(mailbox);
  1442. inbox = mailbox->buf;
  1443. memset(inbox, 0, RESIZE_CQ_IN_SIZE);
  1444. /*
  1445. * Leave start address fields zeroed out -- mthca assumes that
  1446. * MRs for CQs always start at virtual address 0.
  1447. */
  1448. MTHCA_PUT(inbox, log_size, RESIZE_CQ_LOG_SIZE_OFFSET);
  1449. MTHCA_PUT(inbox, lkey, RESIZE_CQ_LKEY_OFFSET);
  1450. err = mthca_cmd(dev, mailbox->dma, cq_num, 1, CMD_RESIZE_CQ,
  1451. CMD_TIME_CLASS_B);
  1452. mthca_free_mailbox(dev, mailbox);
  1453. return err;
  1454. }
  1455. int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1456. int srq_num)
  1457. {
  1458. return mthca_cmd(dev, mailbox->dma, srq_num, 0, CMD_SW2HW_SRQ,
  1459. CMD_TIME_CLASS_A);
  1460. }
  1461. int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1462. int srq_num)
  1463. {
  1464. return mthca_cmd_box(dev, 0, mailbox->dma, srq_num, 0,
  1465. CMD_HW2SW_SRQ,
  1466. CMD_TIME_CLASS_A);
  1467. }
  1468. int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,
  1469. struct mthca_mailbox *mailbox)
  1470. {
  1471. return mthca_cmd_box(dev, 0, mailbox->dma, num, 0,
  1472. CMD_QUERY_SRQ, CMD_TIME_CLASS_A);
  1473. }
  1474. int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit)
  1475. {
  1476. return mthca_cmd(dev, limit, srq_num, 0, CMD_ARM_SRQ,
  1477. CMD_TIME_CLASS_B);
  1478. }
  1479. int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,
  1480. enum ib_qp_state next, u32 num, int is_ee,
  1481. struct mthca_mailbox *mailbox, u32 optmask)
  1482. {
  1483. static const u16 op[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {
  1484. [IB_QPS_RESET] = {
  1485. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1486. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1487. [IB_QPS_INIT] = CMD_RST2INIT_QPEE,
  1488. },
  1489. [IB_QPS_INIT] = {
  1490. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1491. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1492. [IB_QPS_INIT] = CMD_INIT2INIT_QPEE,
  1493. [IB_QPS_RTR] = CMD_INIT2RTR_QPEE,
  1494. },
  1495. [IB_QPS_RTR] = {
  1496. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1497. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1498. [IB_QPS_RTS] = CMD_RTR2RTS_QPEE,
  1499. },
  1500. [IB_QPS_RTS] = {
  1501. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1502. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1503. [IB_QPS_RTS] = CMD_RTS2RTS_QPEE,
  1504. [IB_QPS_SQD] = CMD_RTS2SQD_QPEE,
  1505. },
  1506. [IB_QPS_SQD] = {
  1507. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1508. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1509. [IB_QPS_RTS] = CMD_SQD2RTS_QPEE,
  1510. [IB_QPS_SQD] = CMD_SQD2SQD_QPEE,
  1511. },
  1512. [IB_QPS_SQE] = {
  1513. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1514. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1515. [IB_QPS_RTS] = CMD_SQERR2RTS_QPEE,
  1516. },
  1517. [IB_QPS_ERR] = {
  1518. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1519. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1520. }
  1521. };
  1522. u8 op_mod = 0;
  1523. int my_mailbox = 0;
  1524. int err;
  1525. if (op[cur][next] == CMD_ERR2RST_QPEE) {
  1526. op_mod = 3; /* don't write outbox, any->reset */
  1527. /* For debugging */
  1528. if (!mailbox) {
  1529. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1530. if (!IS_ERR(mailbox)) {
  1531. my_mailbox = 1;
  1532. op_mod = 2; /* write outbox, any->reset */
  1533. } else
  1534. mailbox = NULL;
  1535. }
  1536. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1537. (!!is_ee << 24) | num, op_mod,
  1538. op[cur][next], CMD_TIME_CLASS_C);
  1539. if (0 && mailbox) {
  1540. int i;
  1541. mthca_dbg(dev, "Dumping QP context:\n");
  1542. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1543. for (i = 0; i < 0x100 / 4; ++i) {
  1544. if (i % 8 == 0)
  1545. printk("[%02x] ", i * 4);
  1546. printk(" %08x",
  1547. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1548. if ((i + 1) % 8 == 0)
  1549. printk("\n");
  1550. }
  1551. }
  1552. if (my_mailbox)
  1553. mthca_free_mailbox(dev, mailbox);
  1554. } else {
  1555. if (0) {
  1556. int i;
  1557. mthca_dbg(dev, "Dumping QP context:\n");
  1558. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1559. for (i = 0; i < 0x100 / 4; ++i) {
  1560. if (i % 8 == 0)
  1561. printk(" [%02x] ", i * 4);
  1562. printk(" %08x",
  1563. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1564. if ((i + 1) % 8 == 0)
  1565. printk("\n");
  1566. }
  1567. }
  1568. err = mthca_cmd(dev, mailbox->dma, optmask | (!!is_ee << 24) | num,
  1569. op_mod, op[cur][next], CMD_TIME_CLASS_C);
  1570. }
  1571. return err;
  1572. }
  1573. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1574. struct mthca_mailbox *mailbox)
  1575. {
  1576. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1577. CMD_QUERY_QPEE, CMD_TIME_CLASS_A);
  1578. }
  1579. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn)
  1580. {
  1581. u8 op_mod;
  1582. switch (type) {
  1583. case IB_QPT_SMI:
  1584. op_mod = 0;
  1585. break;
  1586. case IB_QPT_GSI:
  1587. op_mod = 1;
  1588. break;
  1589. case IB_QPT_RAW_IPV6:
  1590. op_mod = 2;
  1591. break;
  1592. case IB_QPT_RAW_ETHERTYPE:
  1593. op_mod = 3;
  1594. break;
  1595. default:
  1596. return -EINVAL;
  1597. }
  1598. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1599. CMD_TIME_CLASS_B);
  1600. }
  1601. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1602. int port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
  1603. const void *in_mad, void *response_mad)
  1604. {
  1605. struct mthca_mailbox *inmailbox, *outmailbox;
  1606. void *inbox;
  1607. int err;
  1608. u32 in_modifier = port;
  1609. u8 op_modifier = 0;
  1610. #define MAD_IFC_BOX_SIZE 0x400
  1611. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1612. #define MAD_IFC_RQPN_OFFSET 0x108
  1613. #define MAD_IFC_SL_OFFSET 0x10c
  1614. #define MAD_IFC_G_PATH_OFFSET 0x10d
  1615. #define MAD_IFC_RLID_OFFSET 0x10e
  1616. #define MAD_IFC_PKEY_OFFSET 0x112
  1617. #define MAD_IFC_GRH_OFFSET 0x140
  1618. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1619. if (IS_ERR(inmailbox))
  1620. return PTR_ERR(inmailbox);
  1621. inbox = inmailbox->buf;
  1622. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1623. if (IS_ERR(outmailbox)) {
  1624. mthca_free_mailbox(dev, inmailbox);
  1625. return PTR_ERR(outmailbox);
  1626. }
  1627. memcpy(inbox, in_mad, 256);
  1628. /*
  1629. * Key check traps can't be generated unless we have in_wc to
  1630. * tell us where to send the trap.
  1631. */
  1632. if (ignore_mkey || !in_wc)
  1633. op_modifier |= 0x1;
  1634. if (ignore_bkey || !in_wc)
  1635. op_modifier |= 0x2;
  1636. if (in_wc) {
  1637. u8 val;
  1638. memset(inbox + 256, 0, 256);
  1639. MTHCA_PUT(inbox, in_wc->qp->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1640. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1641. val = in_wc->sl << 4;
  1642. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1643. val = in_wc->dlid_path_bits |
  1644. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1645. MTHCA_PUT(inbox, val, MAD_IFC_G_PATH_OFFSET);
  1646. MTHCA_PUT(inbox, ib_lid_cpu16(in_wc->slid), MAD_IFC_RLID_OFFSET);
  1647. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1648. if (in_grh)
  1649. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1650. op_modifier |= 0x4;
  1651. in_modifier |= ib_lid_cpu16(in_wc->slid) << 16;
  1652. }
  1653. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1654. in_modifier, op_modifier,
  1655. CMD_MAD_IFC, CMD_TIME_CLASS_C);
  1656. if (!err)
  1657. memcpy(response_mad, outmailbox->buf, 256);
  1658. mthca_free_mailbox(dev, inmailbox);
  1659. mthca_free_mailbox(dev, outmailbox);
  1660. return err;
  1661. }
  1662. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1663. struct mthca_mailbox *mailbox)
  1664. {
  1665. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1666. CMD_READ_MGM, CMD_TIME_CLASS_A);
  1667. }
  1668. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1669. struct mthca_mailbox *mailbox)
  1670. {
  1671. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1672. CMD_TIME_CLASS_A);
  1673. }
  1674. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1675. u16 *hash)
  1676. {
  1677. u64 imm;
  1678. int err;
  1679. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1680. CMD_TIME_CLASS_A);
  1681. *hash = imm;
  1682. return err;
  1683. }
  1684. int mthca_NOP(struct mthca_dev *dev)
  1685. {
  1686. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100));
  1687. }