marvell10g.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. /*
  2. * Marvell 10G 88x3310 PHY driver
  3. *
  4. * Based upon the ID registers, this PHY appears to be a mixture of IPs
  5. * from two different companies.
  6. *
  7. * There appears to be several different data paths through the PHY which
  8. * are automatically managed by the PHY. The following has been determined
  9. * via observation and experimentation for a setup using single-lane Serdes:
  10. *
  11. * SGMII PHYXS -- BASE-T PCS -- 10G PMA -- AN -- Copper (for <= 1G)
  12. * 10GBASE-KR PHYXS -- BASE-T PCS -- 10G PMA -- AN -- Copper (for 10G)
  13. * 10GBASE-KR PHYXS -- BASE-R PCS -- Fiber
  14. *
  15. * With XAUI, observation shows:
  16. *
  17. * XAUI PHYXS -- <appropriate PCS as above>
  18. *
  19. * and no switching of the host interface mode occurs.
  20. *
  21. * If both the fiber and copper ports are connected, the first to gain
  22. * link takes priority and the other port is completely locked out.
  23. */
  24. #include <linux/ctype.h>
  25. #include <linux/hwmon.h>
  26. #include <linux/marvell_phy.h>
  27. #include <linux/phy.h>
  28. enum {
  29. MV_PMA_BOOT = 0xc050,
  30. MV_PMA_BOOT_FATAL = BIT(0),
  31. MV_PCS_BASE_T = 0x0000,
  32. MV_PCS_BASE_R = 0x1000,
  33. MV_PCS_1000BASEX = 0x2000,
  34. MV_PCS_PAIRSWAP = 0x8182,
  35. MV_PCS_PAIRSWAP_MASK = 0x0003,
  36. MV_PCS_PAIRSWAP_AB = 0x0002,
  37. MV_PCS_PAIRSWAP_NONE = 0x0003,
  38. /* These registers appear at 0x800X and 0xa00X - the 0xa00X control
  39. * registers appear to set themselves to the 0x800X when AN is
  40. * restarted, but status registers appear readable from either.
  41. */
  42. MV_AN_CTRL1000 = 0x8000, /* 1000base-T control register */
  43. MV_AN_STAT1000 = 0x8001, /* 1000base-T status register */
  44. /* Vendor2 MMD registers */
  45. MV_V2_TEMP_CTRL = 0xf08a,
  46. MV_V2_TEMP_CTRL_MASK = 0xc000,
  47. MV_V2_TEMP_CTRL_SAMPLE = 0x0000,
  48. MV_V2_TEMP_CTRL_DISABLE = 0xc000,
  49. MV_V2_TEMP = 0xf08c,
  50. MV_V2_TEMP_UNKNOWN = 0x9600, /* unknown function */
  51. };
  52. struct mv3310_priv {
  53. struct device *hwmon_dev;
  54. char *hwmon_name;
  55. };
  56. static int mv3310_modify(struct phy_device *phydev, int devad, u16 reg,
  57. u16 mask, u16 bits)
  58. {
  59. int old, val, ret;
  60. old = phy_read_mmd(phydev, devad, reg);
  61. if (old < 0)
  62. return old;
  63. val = (old & ~mask) | (bits & mask);
  64. if (val == old)
  65. return 0;
  66. ret = phy_write_mmd(phydev, devad, reg, val);
  67. return ret < 0 ? ret : 1;
  68. }
  69. #ifdef CONFIG_HWMON
  70. static umode_t mv3310_hwmon_is_visible(const void *data,
  71. enum hwmon_sensor_types type,
  72. u32 attr, int channel)
  73. {
  74. if (type == hwmon_chip && attr == hwmon_chip_update_interval)
  75. return 0444;
  76. if (type == hwmon_temp && attr == hwmon_temp_input)
  77. return 0444;
  78. return 0;
  79. }
  80. static int mv3310_hwmon_read(struct device *dev, enum hwmon_sensor_types type,
  81. u32 attr, int channel, long *value)
  82. {
  83. struct phy_device *phydev = dev_get_drvdata(dev);
  84. int temp;
  85. if (type == hwmon_chip && attr == hwmon_chip_update_interval) {
  86. *value = MSEC_PER_SEC;
  87. return 0;
  88. }
  89. if (type == hwmon_temp && attr == hwmon_temp_input) {
  90. temp = phy_read_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP);
  91. if (temp < 0)
  92. return temp;
  93. *value = ((temp & 0xff) - 75) * 1000;
  94. return 0;
  95. }
  96. return -EOPNOTSUPP;
  97. }
  98. static const struct hwmon_ops mv3310_hwmon_ops = {
  99. .is_visible = mv3310_hwmon_is_visible,
  100. .read = mv3310_hwmon_read,
  101. };
  102. static u32 mv3310_hwmon_chip_config[] = {
  103. HWMON_C_REGISTER_TZ | HWMON_C_UPDATE_INTERVAL,
  104. 0,
  105. };
  106. static const struct hwmon_channel_info mv3310_hwmon_chip = {
  107. .type = hwmon_chip,
  108. .config = mv3310_hwmon_chip_config,
  109. };
  110. static u32 mv3310_hwmon_temp_config[] = {
  111. HWMON_T_INPUT,
  112. 0,
  113. };
  114. static const struct hwmon_channel_info mv3310_hwmon_temp = {
  115. .type = hwmon_temp,
  116. .config = mv3310_hwmon_temp_config,
  117. };
  118. static const struct hwmon_channel_info *mv3310_hwmon_info[] = {
  119. &mv3310_hwmon_chip,
  120. &mv3310_hwmon_temp,
  121. NULL,
  122. };
  123. static const struct hwmon_chip_info mv3310_hwmon_chip_info = {
  124. .ops = &mv3310_hwmon_ops,
  125. .info = mv3310_hwmon_info,
  126. };
  127. static int mv3310_hwmon_config(struct phy_device *phydev, bool enable)
  128. {
  129. u16 val;
  130. int ret;
  131. ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP,
  132. MV_V2_TEMP_UNKNOWN);
  133. if (ret < 0)
  134. return ret;
  135. val = enable ? MV_V2_TEMP_CTRL_SAMPLE : MV_V2_TEMP_CTRL_DISABLE;
  136. ret = mv3310_modify(phydev, MDIO_MMD_VEND2, MV_V2_TEMP_CTRL,
  137. MV_V2_TEMP_CTRL_MASK, val);
  138. return ret < 0 ? ret : 0;
  139. }
  140. static void mv3310_hwmon_disable(void *data)
  141. {
  142. struct phy_device *phydev = data;
  143. mv3310_hwmon_config(phydev, false);
  144. }
  145. static int mv3310_hwmon_probe(struct phy_device *phydev)
  146. {
  147. struct device *dev = &phydev->mdio.dev;
  148. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  149. int i, j, ret;
  150. priv->hwmon_name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
  151. if (!priv->hwmon_name)
  152. return -ENODEV;
  153. for (i = j = 0; priv->hwmon_name[i]; i++) {
  154. if (isalnum(priv->hwmon_name[i])) {
  155. if (i != j)
  156. priv->hwmon_name[j] = priv->hwmon_name[i];
  157. j++;
  158. }
  159. }
  160. priv->hwmon_name[j] = '\0';
  161. ret = mv3310_hwmon_config(phydev, true);
  162. if (ret)
  163. return ret;
  164. ret = devm_add_action_or_reset(dev, mv3310_hwmon_disable, phydev);
  165. if (ret)
  166. return ret;
  167. priv->hwmon_dev = devm_hwmon_device_register_with_info(dev,
  168. priv->hwmon_name, phydev,
  169. &mv3310_hwmon_chip_info, NULL);
  170. return PTR_ERR_OR_ZERO(priv->hwmon_dev);
  171. }
  172. #else
  173. static inline int mv3310_hwmon_config(struct phy_device *phydev, bool enable)
  174. {
  175. return 0;
  176. }
  177. static int mv3310_hwmon_probe(struct phy_device *phydev)
  178. {
  179. return 0;
  180. }
  181. #endif
  182. static int mv3310_probe(struct phy_device *phydev)
  183. {
  184. struct mv3310_priv *priv;
  185. u32 mmd_mask = MDIO_DEVS_PMAPMD | MDIO_DEVS_AN;
  186. int ret;
  187. if (!phydev->is_c45 ||
  188. (phydev->c45_ids.devices_in_package & mmd_mask) != mmd_mask)
  189. return -ENODEV;
  190. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MV_PMA_BOOT);
  191. if (ret < 0)
  192. return ret;
  193. if (ret & MV_PMA_BOOT_FATAL) {
  194. dev_warn(&phydev->mdio.dev,
  195. "PHY failed to boot firmware, status=%04x\n", ret);
  196. return -ENODEV;
  197. }
  198. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  199. if (!priv)
  200. return -ENOMEM;
  201. dev_set_drvdata(&phydev->mdio.dev, priv);
  202. ret = mv3310_hwmon_probe(phydev);
  203. if (ret)
  204. return ret;
  205. return 0;
  206. }
  207. static int mv3310_suspend(struct phy_device *phydev)
  208. {
  209. return 0;
  210. }
  211. static int mv3310_resume(struct phy_device *phydev)
  212. {
  213. return mv3310_hwmon_config(phydev, true);
  214. }
  215. static int mv3310_config_init(struct phy_device *phydev)
  216. {
  217. __ETHTOOL_DECLARE_LINK_MODE_MASK(supported) = { 0, };
  218. u32 mask;
  219. int val;
  220. /* Check that the PHY interface type is compatible */
  221. if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
  222. phydev->interface != PHY_INTERFACE_MODE_XAUI &&
  223. phydev->interface != PHY_INTERFACE_MODE_RXAUI &&
  224. phydev->interface != PHY_INTERFACE_MODE_10GKR)
  225. return -ENODEV;
  226. __set_bit(ETHTOOL_LINK_MODE_Pause_BIT, supported);
  227. __set_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, supported);
  228. if (phydev->c45_ids.devices_in_package & MDIO_DEVS_AN) {
  229. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
  230. if (val < 0)
  231. return val;
  232. if (val & MDIO_AN_STAT1_ABLE)
  233. __set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, supported);
  234. }
  235. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_STAT2);
  236. if (val < 0)
  237. return val;
  238. /* Ethtool does not support the WAN mode bits */
  239. if (val & (MDIO_PMA_STAT2_10GBSR | MDIO_PMA_STAT2_10GBLR |
  240. MDIO_PMA_STAT2_10GBER | MDIO_PMA_STAT2_10GBLX4 |
  241. MDIO_PMA_STAT2_10GBSW | MDIO_PMA_STAT2_10GBLW |
  242. MDIO_PMA_STAT2_10GBEW))
  243. __set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, supported);
  244. if (val & MDIO_PMA_STAT2_10GBSR)
  245. __set_bit(ETHTOOL_LINK_MODE_10000baseSR_Full_BIT, supported);
  246. if (val & MDIO_PMA_STAT2_10GBLR)
  247. __set_bit(ETHTOOL_LINK_MODE_10000baseLR_Full_BIT, supported);
  248. if (val & MDIO_PMA_STAT2_10GBER)
  249. __set_bit(ETHTOOL_LINK_MODE_10000baseER_Full_BIT, supported);
  250. if (val & MDIO_PMA_STAT2_EXTABLE) {
  251. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_EXTABLE);
  252. if (val < 0)
  253. return val;
  254. if (val & (MDIO_PMA_EXTABLE_10GBT | MDIO_PMA_EXTABLE_1000BT |
  255. MDIO_PMA_EXTABLE_100BTX | MDIO_PMA_EXTABLE_10BT))
  256. __set_bit(ETHTOOL_LINK_MODE_TP_BIT, supported);
  257. if (val & MDIO_PMA_EXTABLE_10GBLRM)
  258. __set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, supported);
  259. if (val & (MDIO_PMA_EXTABLE_10GBKX4 | MDIO_PMA_EXTABLE_10GBKR |
  260. MDIO_PMA_EXTABLE_1000BKX))
  261. __set_bit(ETHTOOL_LINK_MODE_Backplane_BIT, supported);
  262. if (val & MDIO_PMA_EXTABLE_10GBLRM)
  263. __set_bit(ETHTOOL_LINK_MODE_10000baseLRM_Full_BIT,
  264. supported);
  265. if (val & MDIO_PMA_EXTABLE_10GBT)
  266. __set_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
  267. supported);
  268. if (val & MDIO_PMA_EXTABLE_10GBKX4)
  269. __set_bit(ETHTOOL_LINK_MODE_10000baseKX4_Full_BIT,
  270. supported);
  271. if (val & MDIO_PMA_EXTABLE_10GBKR)
  272. __set_bit(ETHTOOL_LINK_MODE_10000baseKR_Full_BIT,
  273. supported);
  274. if (val & MDIO_PMA_EXTABLE_1000BT)
  275. __set_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  276. supported);
  277. if (val & MDIO_PMA_EXTABLE_1000BKX)
  278. __set_bit(ETHTOOL_LINK_MODE_1000baseKX_Full_BIT,
  279. supported);
  280. if (val & MDIO_PMA_EXTABLE_100BTX) {
  281. __set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
  282. supported);
  283. __set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT,
  284. supported);
  285. }
  286. if (val & MDIO_PMA_EXTABLE_10BT) {
  287. __set_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
  288. supported);
  289. __set_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT,
  290. supported);
  291. }
  292. }
  293. if (!ethtool_convert_link_mode_to_legacy_u32(&mask, supported))
  294. dev_warn(&phydev->mdio.dev,
  295. "PHY supports (%*pb) more modes than phylib supports, some modes not supported.\n",
  296. __ETHTOOL_LINK_MODE_MASK_NBITS, supported);
  297. phydev->supported &= mask;
  298. phydev->advertising &= phydev->supported;
  299. return 0;
  300. }
  301. static int mv3310_config_aneg(struct phy_device *phydev)
  302. {
  303. bool changed = false;
  304. u32 advertising;
  305. int ret;
  306. /* We don't support manual MDI control */
  307. phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
  308. if (phydev->autoneg == AUTONEG_DISABLE) {
  309. ret = genphy_c45_pma_setup_forced(phydev);
  310. if (ret < 0)
  311. return ret;
  312. return genphy_c45_an_disable_aneg(phydev);
  313. }
  314. phydev->advertising &= phydev->supported;
  315. advertising = phydev->advertising;
  316. ret = mv3310_modify(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE,
  317. ADVERTISE_ALL | ADVERTISE_100BASE4 |
  318. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM,
  319. ethtool_adv_to_mii_adv_t(advertising));
  320. if (ret < 0)
  321. return ret;
  322. if (ret > 0)
  323. changed = true;
  324. ret = mv3310_modify(phydev, MDIO_MMD_AN, MV_AN_CTRL1000,
  325. ADVERTISE_1000FULL | ADVERTISE_1000HALF,
  326. ethtool_adv_to_mii_ctrl1000_t(advertising));
  327. if (ret < 0)
  328. return ret;
  329. if (ret > 0)
  330. changed = true;
  331. /* 10G control register */
  332. ret = mv3310_modify(phydev, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  333. MDIO_AN_10GBT_CTRL_ADV10G,
  334. advertising & ADVERTISED_10000baseT_Full ?
  335. MDIO_AN_10GBT_CTRL_ADV10G : 0);
  336. if (ret < 0)
  337. return ret;
  338. if (ret > 0)
  339. changed = true;
  340. if (changed)
  341. ret = genphy_c45_restart_aneg(phydev);
  342. return ret;
  343. }
  344. static int mv3310_aneg_done(struct phy_device *phydev)
  345. {
  346. int val;
  347. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_BASE_R + MDIO_STAT1);
  348. if (val < 0)
  349. return val;
  350. if (val & MDIO_STAT1_LSTATUS)
  351. return 1;
  352. return genphy_c45_aneg_done(phydev);
  353. }
  354. static void mv3310_update_interface(struct phy_device *phydev)
  355. {
  356. if ((phydev->interface == PHY_INTERFACE_MODE_SGMII ||
  357. phydev->interface == PHY_INTERFACE_MODE_10GKR) && phydev->link) {
  358. /* The PHY automatically switches its serdes interface (and
  359. * active PHYXS instance) between Cisco SGMII and 10GBase-KR
  360. * modes according to the speed. Florian suggests setting
  361. * phydev->interface to communicate this to the MAC. Only do
  362. * this if we are already in either SGMII or 10GBase-KR mode.
  363. */
  364. if (phydev->speed == SPEED_10000)
  365. phydev->interface = PHY_INTERFACE_MODE_10GKR;
  366. else if (phydev->speed >= SPEED_10 &&
  367. phydev->speed < SPEED_10000)
  368. phydev->interface = PHY_INTERFACE_MODE_SGMII;
  369. }
  370. }
  371. /* 10GBASE-ER,LR,LRM,SR do not support autonegotiation. */
  372. static int mv3310_read_10gbr_status(struct phy_device *phydev)
  373. {
  374. phydev->link = 1;
  375. phydev->speed = SPEED_10000;
  376. phydev->duplex = DUPLEX_FULL;
  377. mv3310_update_interface(phydev);
  378. return 0;
  379. }
  380. static int mv3310_read_status(struct phy_device *phydev)
  381. {
  382. u32 mmd_mask = phydev->c45_ids.devices_in_package;
  383. int val;
  384. /* The vendor devads do not report link status. Avoid the PHYXS
  385. * instance as there are three, and its status depends on the MAC
  386. * being appropriately configured for the negotiated speed.
  387. */
  388. mmd_mask &= ~(BIT(MDIO_MMD_VEND1) | BIT(MDIO_MMD_VEND2) |
  389. BIT(MDIO_MMD_PHYXS));
  390. phydev->speed = SPEED_UNKNOWN;
  391. phydev->duplex = DUPLEX_UNKNOWN;
  392. phydev->lp_advertising = 0;
  393. phydev->link = 0;
  394. phydev->pause = 0;
  395. phydev->asym_pause = 0;
  396. phydev->mdix = 0;
  397. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_BASE_R + MDIO_STAT1);
  398. if (val < 0)
  399. return val;
  400. if (val & MDIO_STAT1_LSTATUS)
  401. return mv3310_read_10gbr_status(phydev);
  402. val = genphy_c45_read_link(phydev, mmd_mask);
  403. if (val < 0)
  404. return val;
  405. phydev->link = val > 0 ? 1 : 0;
  406. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
  407. if (val < 0)
  408. return val;
  409. if (val & MDIO_AN_STAT1_COMPLETE) {
  410. val = genphy_c45_read_lpa(phydev);
  411. if (val < 0)
  412. return val;
  413. /* Read the link partner's 1G advertisement */
  414. val = phy_read_mmd(phydev, MDIO_MMD_AN, MV_AN_STAT1000);
  415. if (val < 0)
  416. return val;
  417. phydev->lp_advertising |= mii_stat1000_to_ethtool_lpa_t(val);
  418. if (phydev->autoneg == AUTONEG_ENABLE)
  419. phy_resolve_aneg_linkmode(phydev);
  420. }
  421. if (phydev->autoneg != AUTONEG_ENABLE) {
  422. val = genphy_c45_read_pma(phydev);
  423. if (val < 0)
  424. return val;
  425. }
  426. if (phydev->speed == SPEED_10000) {
  427. val = genphy_c45_read_mdix(phydev);
  428. if (val < 0)
  429. return val;
  430. } else {
  431. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_PAIRSWAP);
  432. if (val < 0)
  433. return val;
  434. switch (val & MV_PCS_PAIRSWAP_MASK) {
  435. case MV_PCS_PAIRSWAP_AB:
  436. phydev->mdix = ETH_TP_MDI_X;
  437. break;
  438. case MV_PCS_PAIRSWAP_NONE:
  439. phydev->mdix = ETH_TP_MDI;
  440. break;
  441. default:
  442. phydev->mdix = ETH_TP_MDI_INVALID;
  443. break;
  444. }
  445. }
  446. mv3310_update_interface(phydev);
  447. return 0;
  448. }
  449. static struct phy_driver mv3310_drivers[] = {
  450. {
  451. .phy_id = 0x002b09aa,
  452. .phy_id_mask = MARVELL_PHY_ID_MASK,
  453. .name = "mv88x3310",
  454. .features = SUPPORTED_10baseT_Full |
  455. SUPPORTED_10baseT_Half |
  456. SUPPORTED_100baseT_Full |
  457. SUPPORTED_100baseT_Half |
  458. SUPPORTED_1000baseT_Full |
  459. SUPPORTED_Autoneg |
  460. SUPPORTED_TP |
  461. SUPPORTED_FIBRE |
  462. SUPPORTED_10000baseT_Full |
  463. SUPPORTED_Backplane,
  464. .soft_reset = gen10g_no_soft_reset,
  465. .config_init = mv3310_config_init,
  466. .probe = mv3310_probe,
  467. .suspend = mv3310_suspend,
  468. .resume = mv3310_resume,
  469. .config_aneg = mv3310_config_aneg,
  470. .aneg_done = mv3310_aneg_done,
  471. .read_status = mv3310_read_status,
  472. },
  473. };
  474. module_phy_driver(mv3310_drivers);
  475. static struct mdio_device_id __maybe_unused mv3310_tbl[] = {
  476. { 0x002b09aa, MARVELL_PHY_ID_MASK },
  477. { },
  478. };
  479. MODULE_DEVICE_TABLE(mdio, mv3310_tbl);
  480. MODULE_DESCRIPTION("Marvell Alaska X 10Gigabit Ethernet PHY driver (MV88X3310)");
  481. MODULE_LICENSE("GPL");