microchip.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /*
  2. * Copyright (C) 2015 Microchip Technology
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/mii.h>
  20. #include <linux/ethtool.h>
  21. #include <linux/phy.h>
  22. #include <linux/microchipphy.h>
  23. #include <linux/delay.h>
  24. #include <linux/of.h>
  25. #include <dt-bindings/net/microchip-lan78xx.h>
  26. #define DRIVER_AUTHOR "WOOJUNG HUH <woojung.huh@microchip.com>"
  27. #define DRIVER_DESC "Microchip LAN88XX PHY driver"
  28. struct lan88xx_priv {
  29. int chip_id;
  30. int chip_rev;
  31. __u32 wolopts;
  32. };
  33. static int lan88xx_read_page(struct phy_device *phydev)
  34. {
  35. return __phy_read(phydev, LAN88XX_EXT_PAGE_ACCESS);
  36. }
  37. static int lan88xx_write_page(struct phy_device *phydev, int page)
  38. {
  39. return __phy_write(phydev, LAN88XX_EXT_PAGE_ACCESS, page);
  40. }
  41. static int lan88xx_phy_config_intr(struct phy_device *phydev)
  42. {
  43. int rc;
  44. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  45. /* unmask all source and clear them before enable */
  46. rc = phy_write(phydev, LAN88XX_INT_MASK, 0x7FFF);
  47. rc = phy_read(phydev, LAN88XX_INT_STS);
  48. rc = phy_write(phydev, LAN88XX_INT_MASK,
  49. LAN88XX_INT_MASK_MDINTPIN_EN_ |
  50. LAN88XX_INT_MASK_LINK_CHANGE_);
  51. } else {
  52. rc = phy_write(phydev, LAN88XX_INT_MASK, 0);
  53. }
  54. return rc < 0 ? rc : 0;
  55. }
  56. static int lan88xx_phy_ack_interrupt(struct phy_device *phydev)
  57. {
  58. int rc = phy_read(phydev, LAN88XX_INT_STS);
  59. return rc < 0 ? rc : 0;
  60. }
  61. static int lan88xx_suspend(struct phy_device *phydev)
  62. {
  63. struct lan88xx_priv *priv = phydev->priv;
  64. /* do not power down PHY when WOL is enabled */
  65. if (!priv->wolopts)
  66. genphy_suspend(phydev);
  67. return 0;
  68. }
  69. static int lan88xx_TR_reg_set(struct phy_device *phydev, u16 regaddr,
  70. u32 data)
  71. {
  72. int val, save_page, ret = 0;
  73. u16 buf;
  74. /* Save current page */
  75. save_page = phy_save_page(phydev);
  76. if (save_page < 0) {
  77. pr_warn("Failed to get current page\n");
  78. goto err;
  79. }
  80. /* Switch to TR page */
  81. lan88xx_write_page(phydev, LAN88XX_EXT_PAGE_ACCESS_TR);
  82. ret = __phy_write(phydev, LAN88XX_EXT_PAGE_TR_LOW_DATA,
  83. (data & 0xFFFF));
  84. if (ret < 0) {
  85. pr_warn("Failed to write TR low data\n");
  86. goto err;
  87. }
  88. ret = __phy_write(phydev, LAN88XX_EXT_PAGE_TR_HIGH_DATA,
  89. (data & 0x00FF0000) >> 16);
  90. if (ret < 0) {
  91. pr_warn("Failed to write TR high data\n");
  92. goto err;
  93. }
  94. /* Config control bits [15:13] of register */
  95. buf = (regaddr & ~(0x3 << 13));/* Clr [14:13] to write data in reg */
  96. buf |= 0x8000; /* Set [15] to Packet transmit */
  97. ret = __phy_write(phydev, LAN88XX_EXT_PAGE_TR_CR, buf);
  98. if (ret < 0) {
  99. pr_warn("Failed to write data in reg\n");
  100. goto err;
  101. }
  102. usleep_range(1000, 2000);/* Wait for Data to be written */
  103. val = __phy_read(phydev, LAN88XX_EXT_PAGE_TR_CR);
  104. if (!(val & 0x8000))
  105. pr_warn("TR Register[0x%X] configuration failed\n", regaddr);
  106. err:
  107. return phy_restore_page(phydev, save_page, ret);
  108. }
  109. static void lan88xx_config_TR_regs(struct phy_device *phydev)
  110. {
  111. int err;
  112. /* Get access to Channel 0x1, Node 0xF , Register 0x01.
  113. * Write 24-bit value 0x12B00A to register. Setting MrvlTrFix1000Kf,
  114. * MrvlTrFix1000Kp, MasterEnableTR bits.
  115. */
  116. err = lan88xx_TR_reg_set(phydev, 0x0F82, 0x12B00A);
  117. if (err < 0)
  118. pr_warn("Failed to Set Register[0x0F82]\n");
  119. /* Get access to Channel b'10, Node b'1101, Register 0x06.
  120. * Write 24-bit value 0xD2C46F to register. Setting SSTrKf1000Slv,
  121. * SSTrKp1000Mas bits.
  122. */
  123. err = lan88xx_TR_reg_set(phydev, 0x168C, 0xD2C46F);
  124. if (err < 0)
  125. pr_warn("Failed to Set Register[0x168C]\n");
  126. /* Get access to Channel b'10, Node b'1111, Register 0x11.
  127. * Write 24-bit value 0x620 to register. Setting rem_upd_done_thresh
  128. * bits
  129. */
  130. err = lan88xx_TR_reg_set(phydev, 0x17A2, 0x620);
  131. if (err < 0)
  132. pr_warn("Failed to Set Register[0x17A2]\n");
  133. /* Get access to Channel b'10, Node b'1101, Register 0x10.
  134. * Write 24-bit value 0xEEFFDD to register. Setting
  135. * eee_TrKp1Long_1000, eee_TrKp2Long_1000, eee_TrKp3Long_1000,
  136. * eee_TrKp1Short_1000,eee_TrKp2Short_1000, eee_TrKp3Short_1000 bits.
  137. */
  138. err = lan88xx_TR_reg_set(phydev, 0x16A0, 0xEEFFDD);
  139. if (err < 0)
  140. pr_warn("Failed to Set Register[0x16A0]\n");
  141. /* Get access to Channel b'10, Node b'1101, Register 0x13.
  142. * Write 24-bit value 0x071448 to register. Setting
  143. * slv_lpi_tr_tmr_val1, slv_lpi_tr_tmr_val2 bits.
  144. */
  145. err = lan88xx_TR_reg_set(phydev, 0x16A6, 0x071448);
  146. if (err < 0)
  147. pr_warn("Failed to Set Register[0x16A6]\n");
  148. /* Get access to Channel b'10, Node b'1101, Register 0x12.
  149. * Write 24-bit value 0x13132F to register. Setting
  150. * slv_sigdet_timer_val1, slv_sigdet_timer_val2 bits.
  151. */
  152. err = lan88xx_TR_reg_set(phydev, 0x16A4, 0x13132F);
  153. if (err < 0)
  154. pr_warn("Failed to Set Register[0x16A4]\n");
  155. /* Get access to Channel b'10, Node b'1101, Register 0x14.
  156. * Write 24-bit value 0x0 to register. Setting eee_3level_delay,
  157. * eee_TrKf_freeze_delay bits.
  158. */
  159. err = lan88xx_TR_reg_set(phydev, 0x16A8, 0x0);
  160. if (err < 0)
  161. pr_warn("Failed to Set Register[0x16A8]\n");
  162. /* Get access to Channel b'01, Node b'1111, Register 0x34.
  163. * Write 24-bit value 0x91B06C to register. Setting
  164. * FastMseSearchThreshLong1000, FastMseSearchThreshShort1000,
  165. * FastMseSearchUpdGain1000 bits.
  166. */
  167. err = lan88xx_TR_reg_set(phydev, 0x0FE8, 0x91B06C);
  168. if (err < 0)
  169. pr_warn("Failed to Set Register[0x0FE8]\n");
  170. /* Get access to Channel b'01, Node b'1111, Register 0x3E.
  171. * Write 24-bit value 0xC0A028 to register. Setting
  172. * FastMseKp2ThreshLong1000, FastMseKp2ThreshShort1000,
  173. * FastMseKp2UpdGain1000, FastMseKp2ExitEn1000 bits.
  174. */
  175. err = lan88xx_TR_reg_set(phydev, 0x0FFC, 0xC0A028);
  176. if (err < 0)
  177. pr_warn("Failed to Set Register[0x0FFC]\n");
  178. /* Get access to Channel b'01, Node b'1111, Register 0x35.
  179. * Write 24-bit value 0x041600 to register. Setting
  180. * FastMseSearchPhShNum1000, FastMseSearchClksPerPh1000,
  181. * FastMsePhChangeDelay1000 bits.
  182. */
  183. err = lan88xx_TR_reg_set(phydev, 0x0FEA, 0x041600);
  184. if (err < 0)
  185. pr_warn("Failed to Set Register[0x0FEA]\n");
  186. /* Get access to Channel b'10, Node b'1101, Register 0x03.
  187. * Write 24-bit value 0x000004 to register. Setting TrFreeze bits.
  188. */
  189. err = lan88xx_TR_reg_set(phydev, 0x1686, 0x000004);
  190. if (err < 0)
  191. pr_warn("Failed to Set Register[0x1686]\n");
  192. }
  193. static int lan88xx_probe(struct phy_device *phydev)
  194. {
  195. struct device *dev = &phydev->mdio.dev;
  196. struct lan88xx_priv *priv;
  197. u32 led_modes[4];
  198. int len;
  199. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  200. if (!priv)
  201. return -ENOMEM;
  202. priv->wolopts = 0;
  203. len = of_property_read_variable_u32_array(dev->of_node,
  204. "microchip,led-modes",
  205. led_modes,
  206. 0,
  207. ARRAY_SIZE(led_modes));
  208. if (len >= 0) {
  209. u32 reg = 0;
  210. int i;
  211. for (i = 0; i < len; i++) {
  212. if (led_modes[i] > 15)
  213. return -EINVAL;
  214. reg |= led_modes[i] << (i * 4);
  215. }
  216. for (; i < ARRAY_SIZE(led_modes); i++)
  217. reg |= LAN78XX_FORCE_LED_OFF << (i * 4);
  218. (void)phy_write(phydev, LAN78XX_PHY_LED_MODE_SELECT, reg);
  219. } else if (len == -EOVERFLOW) {
  220. return -EINVAL;
  221. }
  222. /* these values can be used to identify internal PHY */
  223. priv->chip_id = phy_read_mmd(phydev, 3, LAN88XX_MMD3_CHIP_ID);
  224. priv->chip_rev = phy_read_mmd(phydev, 3, LAN88XX_MMD3_CHIP_REV);
  225. phydev->priv = priv;
  226. return 0;
  227. }
  228. static void lan88xx_remove(struct phy_device *phydev)
  229. {
  230. struct device *dev = &phydev->mdio.dev;
  231. struct lan88xx_priv *priv = phydev->priv;
  232. if (priv)
  233. devm_kfree(dev, priv);
  234. }
  235. static int lan88xx_set_wol(struct phy_device *phydev,
  236. struct ethtool_wolinfo *wol)
  237. {
  238. struct lan88xx_priv *priv = phydev->priv;
  239. priv->wolopts = wol->wolopts;
  240. return 0;
  241. }
  242. static void lan88xx_set_mdix(struct phy_device *phydev)
  243. {
  244. int buf;
  245. int val;
  246. switch (phydev->mdix_ctrl) {
  247. case ETH_TP_MDI:
  248. val = LAN88XX_EXT_MODE_CTRL_MDI_;
  249. break;
  250. case ETH_TP_MDI_X:
  251. val = LAN88XX_EXT_MODE_CTRL_MDI_X_;
  252. break;
  253. case ETH_TP_MDI_AUTO:
  254. val = LAN88XX_EXT_MODE_CTRL_AUTO_MDIX_;
  255. break;
  256. default:
  257. return;
  258. }
  259. phy_write(phydev, LAN88XX_EXT_PAGE_ACCESS, LAN88XX_EXT_PAGE_SPACE_1);
  260. buf = phy_read(phydev, LAN88XX_EXT_MODE_CTRL);
  261. buf &= ~LAN88XX_EXT_MODE_CTRL_MDIX_MASK_;
  262. buf |= val;
  263. phy_write(phydev, LAN88XX_EXT_MODE_CTRL, buf);
  264. phy_write(phydev, LAN88XX_EXT_PAGE_ACCESS, LAN88XX_EXT_PAGE_SPACE_0);
  265. }
  266. static int lan88xx_config_init(struct phy_device *phydev)
  267. {
  268. int val;
  269. genphy_config_init(phydev);
  270. /*Zerodetect delay enable */
  271. val = phy_read_mmd(phydev, MDIO_MMD_PCS,
  272. PHY_ARDENNES_MMD_DEV_3_PHY_CFG);
  273. val |= PHY_ARDENNES_MMD_DEV_3_PHY_CFG_ZD_DLY_EN_;
  274. phy_write_mmd(phydev, MDIO_MMD_PCS, PHY_ARDENNES_MMD_DEV_3_PHY_CFG,
  275. val);
  276. /* Config DSP registers */
  277. lan88xx_config_TR_regs(phydev);
  278. return 0;
  279. }
  280. static int lan88xx_config_aneg(struct phy_device *phydev)
  281. {
  282. lan88xx_set_mdix(phydev);
  283. return genphy_config_aneg(phydev);
  284. }
  285. static struct phy_driver microchip_phy_driver[] = {
  286. {
  287. .phy_id = 0x0007c130,
  288. .phy_id_mask = 0xfffffff0,
  289. .name = "Microchip LAN88xx",
  290. .features = PHY_GBIT_FEATURES,
  291. .flags = PHY_HAS_INTERRUPT,
  292. .probe = lan88xx_probe,
  293. .remove = lan88xx_remove,
  294. .config_init = lan88xx_config_init,
  295. .config_aneg = lan88xx_config_aneg,
  296. .ack_interrupt = lan88xx_phy_ack_interrupt,
  297. .config_intr = lan88xx_phy_config_intr,
  298. .suspend = lan88xx_suspend,
  299. .resume = genphy_resume,
  300. .set_wol = lan88xx_set_wol,
  301. .read_page = lan88xx_read_page,
  302. .write_page = lan88xx_write_page,
  303. } };
  304. module_phy_driver(microchip_phy_driver);
  305. static struct mdio_device_id __maybe_unused microchip_tbl[] = {
  306. { 0x0007c130, 0xfffffff0 },
  307. { }
  308. };
  309. MODULE_DEVICE_TABLE(mdio, microchip_tbl);
  310. MODULE_AUTHOR(DRIVER_AUTHOR);
  311. MODULE_DESCRIPTION(DRIVER_DESC);
  312. MODULE_LICENSE("GPL");