pci-xgene.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /**
  3. * APM X-Gene PCIe Driver
  4. *
  5. * Copyright (c) 2014 Applied Micro Circuits Corporation.
  6. *
  7. * Author: Tanmay Inamdar <tinamdar@apm.com>.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/io.h>
  12. #include <linux/jiffies.h>
  13. #include <linux/memblock.h>
  14. #include <linux/init.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/of_pci.h>
  19. #include <linux/pci.h>
  20. #include <linux/pci-acpi.h>
  21. #include <linux/pci-ecam.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/slab.h>
  24. #include "../pci.h"
  25. #define PCIECORE_CTLANDSTATUS 0x50
  26. #define PIM1_1L 0x80
  27. #define IBAR2 0x98
  28. #define IR2MSK 0x9c
  29. #define PIM2_1L 0xa0
  30. #define IBAR3L 0xb4
  31. #define IR3MSKL 0xbc
  32. #define PIM3_1L 0xc4
  33. #define OMR1BARL 0x100
  34. #define OMR2BARL 0x118
  35. #define OMR3BARL 0x130
  36. #define CFGBARL 0x154
  37. #define CFGBARH 0x158
  38. #define CFGCTL 0x15c
  39. #define RTDID 0x160
  40. #define BRIDGE_CFG_0 0x2000
  41. #define BRIDGE_CFG_4 0x2010
  42. #define BRIDGE_STATUS_0 0x2600
  43. #define LINK_UP_MASK 0x00000100
  44. #define AXI_EP_CFG_ACCESS 0x10000
  45. #define EN_COHERENCY 0xF0000000
  46. #define EN_REG 0x00000001
  47. #define OB_LO_IO 0x00000002
  48. #define XGENE_PCIE_VENDORID 0x10E8
  49. #define XGENE_PCIE_DEVICEID 0xE004
  50. #define SZ_1T (SZ_1G*1024ULL)
  51. #define PIPE_PHY_RATE_RD(src) ((0xc000 & (u32)(src)) >> 0xe)
  52. #define XGENE_V1_PCI_EXP_CAP 0x40
  53. /* PCIe IP version */
  54. #define XGENE_PCIE_IP_VER_UNKN 0
  55. #define XGENE_PCIE_IP_VER_1 1
  56. #define XGENE_PCIE_IP_VER_2 2
  57. #if defined(CONFIG_PCI_XGENE) || (defined(CONFIG_ACPI) && defined(CONFIG_PCI_QUIRKS))
  58. struct xgene_pcie_port {
  59. struct device_node *node;
  60. struct device *dev;
  61. struct clk *clk;
  62. void __iomem *csr_base;
  63. void __iomem *cfg_base;
  64. unsigned long cfg_addr;
  65. bool link_up;
  66. u32 version;
  67. };
  68. static u32 xgene_pcie_readl(struct xgene_pcie_port *port, u32 reg)
  69. {
  70. return readl(port->csr_base + reg);
  71. }
  72. static void xgene_pcie_writel(struct xgene_pcie_port *port, u32 reg, u32 val)
  73. {
  74. writel(val, port->csr_base + reg);
  75. }
  76. static inline u32 pcie_bar_low_val(u32 addr, u32 flags)
  77. {
  78. return (addr & PCI_BASE_ADDRESS_MEM_MASK) | flags;
  79. }
  80. static inline struct xgene_pcie_port *pcie_bus_to_port(struct pci_bus *bus)
  81. {
  82. struct pci_config_window *cfg;
  83. if (acpi_disabled)
  84. return (struct xgene_pcie_port *)(bus->sysdata);
  85. cfg = bus->sysdata;
  86. return (struct xgene_pcie_port *)(cfg->priv);
  87. }
  88. /*
  89. * When the address bit [17:16] is 2'b01, the Configuration access will be
  90. * treated as Type 1 and it will be forwarded to external PCIe device.
  91. */
  92. static void __iomem *xgene_pcie_get_cfg_base(struct pci_bus *bus)
  93. {
  94. struct xgene_pcie_port *port = pcie_bus_to_port(bus);
  95. if (bus->number >= (bus->primary + 1))
  96. return port->cfg_base + AXI_EP_CFG_ACCESS;
  97. return port->cfg_base;
  98. }
  99. /*
  100. * For Configuration request, RTDID register is used as Bus Number,
  101. * Device Number and Function number of the header fields.
  102. */
  103. static void xgene_pcie_set_rtdid_reg(struct pci_bus *bus, uint devfn)
  104. {
  105. struct xgene_pcie_port *port = pcie_bus_to_port(bus);
  106. unsigned int b, d, f;
  107. u32 rtdid_val = 0;
  108. b = bus->number;
  109. d = PCI_SLOT(devfn);
  110. f = PCI_FUNC(devfn);
  111. if (!pci_is_root_bus(bus))
  112. rtdid_val = (b << 8) | (d << 3) | f;
  113. xgene_pcie_writel(port, RTDID, rtdid_val);
  114. /* read the register back to ensure flush */
  115. xgene_pcie_readl(port, RTDID);
  116. }
  117. /*
  118. * X-Gene PCIe port uses BAR0-BAR1 of RC's configuration space as
  119. * the translation from PCI bus to native BUS. Entire DDR region
  120. * is mapped into PCIe space using these registers, so it can be
  121. * reached by DMA from EP devices. The BAR0/1 of bridge should be
  122. * hidden during enumeration to avoid the sizing and resource allocation
  123. * by PCIe core.
  124. */
  125. static bool xgene_pcie_hide_rc_bars(struct pci_bus *bus, int offset)
  126. {
  127. if (pci_is_root_bus(bus) && ((offset == PCI_BASE_ADDRESS_0) ||
  128. (offset == PCI_BASE_ADDRESS_1)))
  129. return true;
  130. return false;
  131. }
  132. static void __iomem *xgene_pcie_map_bus(struct pci_bus *bus, unsigned int devfn,
  133. int offset)
  134. {
  135. if ((pci_is_root_bus(bus) && devfn != 0) ||
  136. xgene_pcie_hide_rc_bars(bus, offset))
  137. return NULL;
  138. xgene_pcie_set_rtdid_reg(bus, devfn);
  139. return xgene_pcie_get_cfg_base(bus) + offset;
  140. }
  141. static int xgene_pcie_config_read32(struct pci_bus *bus, unsigned int devfn,
  142. int where, int size, u32 *val)
  143. {
  144. struct xgene_pcie_port *port = pcie_bus_to_port(bus);
  145. if (pci_generic_config_read32(bus, devfn, where & ~0x3, 4, val) !=
  146. PCIBIOS_SUCCESSFUL)
  147. return PCIBIOS_DEVICE_NOT_FOUND;
  148. /*
  149. * The v1 controller has a bug in its Configuration Request
  150. * Retry Status (CRS) logic: when CRS is enabled and we read the
  151. * Vendor and Device ID of a non-existent device, the controller
  152. * fabricates return data of 0xFFFF0001 ("device exists but is not
  153. * ready") instead of 0xFFFFFFFF ("device does not exist"). This
  154. * causes the PCI core to retry the read until it times out.
  155. * Avoid this by not claiming to support CRS.
  156. */
  157. if (pci_is_root_bus(bus) && (port->version == XGENE_PCIE_IP_VER_1) &&
  158. ((where & ~0x3) == XGENE_V1_PCI_EXP_CAP + PCI_EXP_RTCTL))
  159. *val &= ~(PCI_EXP_RTCAP_CRSVIS << 16);
  160. if (size <= 2)
  161. *val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1);
  162. return PCIBIOS_SUCCESSFUL;
  163. }
  164. #endif
  165. #if defined(CONFIG_ACPI) && defined(CONFIG_PCI_QUIRKS)
  166. static int xgene_get_csr_resource(struct acpi_device *adev,
  167. struct resource *res)
  168. {
  169. struct device *dev = &adev->dev;
  170. struct resource_entry *entry;
  171. struct list_head list;
  172. unsigned long flags;
  173. int ret;
  174. INIT_LIST_HEAD(&list);
  175. flags = IORESOURCE_MEM;
  176. ret = acpi_dev_get_resources(adev, &list,
  177. acpi_dev_filter_resource_type_cb,
  178. (void *) flags);
  179. if (ret < 0) {
  180. dev_err(dev, "failed to parse _CRS method, error code %d\n",
  181. ret);
  182. return ret;
  183. }
  184. if (ret == 0) {
  185. dev_err(dev, "no IO and memory resources present in _CRS\n");
  186. return -EINVAL;
  187. }
  188. entry = list_first_entry(&list, struct resource_entry, node);
  189. *res = *entry->res;
  190. acpi_dev_free_resource_list(&list);
  191. return 0;
  192. }
  193. static int xgene_pcie_ecam_init(struct pci_config_window *cfg, u32 ipversion)
  194. {
  195. struct device *dev = cfg->parent;
  196. struct acpi_device *adev = to_acpi_device(dev);
  197. struct xgene_pcie_port *port;
  198. struct resource csr;
  199. int ret;
  200. port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
  201. if (!port)
  202. return -ENOMEM;
  203. ret = xgene_get_csr_resource(adev, &csr);
  204. if (ret) {
  205. dev_err(dev, "can't get CSR resource\n");
  206. return ret;
  207. }
  208. port->csr_base = devm_pci_remap_cfg_resource(dev, &csr);
  209. if (IS_ERR(port->csr_base))
  210. return PTR_ERR(port->csr_base);
  211. port->cfg_base = cfg->win;
  212. port->version = ipversion;
  213. cfg->priv = port;
  214. return 0;
  215. }
  216. static int xgene_v1_pcie_ecam_init(struct pci_config_window *cfg)
  217. {
  218. return xgene_pcie_ecam_init(cfg, XGENE_PCIE_IP_VER_1);
  219. }
  220. struct pci_ecam_ops xgene_v1_pcie_ecam_ops = {
  221. .bus_shift = 16,
  222. .init = xgene_v1_pcie_ecam_init,
  223. .pci_ops = {
  224. .map_bus = xgene_pcie_map_bus,
  225. .read = xgene_pcie_config_read32,
  226. .write = pci_generic_config_write,
  227. }
  228. };
  229. static int xgene_v2_pcie_ecam_init(struct pci_config_window *cfg)
  230. {
  231. return xgene_pcie_ecam_init(cfg, XGENE_PCIE_IP_VER_2);
  232. }
  233. struct pci_ecam_ops xgene_v2_pcie_ecam_ops = {
  234. .bus_shift = 16,
  235. .init = xgene_v2_pcie_ecam_init,
  236. .pci_ops = {
  237. .map_bus = xgene_pcie_map_bus,
  238. .read = xgene_pcie_config_read32,
  239. .write = pci_generic_config_write,
  240. }
  241. };
  242. #endif
  243. #if defined(CONFIG_PCI_XGENE)
  244. static u64 xgene_pcie_set_ib_mask(struct xgene_pcie_port *port, u32 addr,
  245. u32 flags, u64 size)
  246. {
  247. u64 mask = (~(size - 1) & PCI_BASE_ADDRESS_MEM_MASK) | flags;
  248. u32 val32 = 0;
  249. u32 val;
  250. val32 = xgene_pcie_readl(port, addr);
  251. val = (val32 & 0x0000ffff) | (lower_32_bits(mask) << 16);
  252. xgene_pcie_writel(port, addr, val);
  253. val32 = xgene_pcie_readl(port, addr + 0x04);
  254. val = (val32 & 0xffff0000) | (lower_32_bits(mask) >> 16);
  255. xgene_pcie_writel(port, addr + 0x04, val);
  256. val32 = xgene_pcie_readl(port, addr + 0x04);
  257. val = (val32 & 0x0000ffff) | (upper_32_bits(mask) << 16);
  258. xgene_pcie_writel(port, addr + 0x04, val);
  259. val32 = xgene_pcie_readl(port, addr + 0x08);
  260. val = (val32 & 0xffff0000) | (upper_32_bits(mask) >> 16);
  261. xgene_pcie_writel(port, addr + 0x08, val);
  262. return mask;
  263. }
  264. static void xgene_pcie_linkup(struct xgene_pcie_port *port,
  265. u32 *lanes, u32 *speed)
  266. {
  267. u32 val32;
  268. port->link_up = false;
  269. val32 = xgene_pcie_readl(port, PCIECORE_CTLANDSTATUS);
  270. if (val32 & LINK_UP_MASK) {
  271. port->link_up = true;
  272. *speed = PIPE_PHY_RATE_RD(val32);
  273. val32 = xgene_pcie_readl(port, BRIDGE_STATUS_0);
  274. *lanes = val32 >> 26;
  275. }
  276. }
  277. static int xgene_pcie_init_port(struct xgene_pcie_port *port)
  278. {
  279. struct device *dev = port->dev;
  280. int rc;
  281. port->clk = clk_get(dev, NULL);
  282. if (IS_ERR(port->clk)) {
  283. dev_err(dev, "clock not available\n");
  284. return -ENODEV;
  285. }
  286. rc = clk_prepare_enable(port->clk);
  287. if (rc) {
  288. dev_err(dev, "clock enable failed\n");
  289. return rc;
  290. }
  291. return 0;
  292. }
  293. static int xgene_pcie_map_reg(struct xgene_pcie_port *port,
  294. struct platform_device *pdev)
  295. {
  296. struct device *dev = port->dev;
  297. struct resource *res;
  298. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "csr");
  299. port->csr_base = devm_pci_remap_cfg_resource(dev, res);
  300. if (IS_ERR(port->csr_base))
  301. return PTR_ERR(port->csr_base);
  302. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cfg");
  303. port->cfg_base = devm_ioremap_resource(dev, res);
  304. if (IS_ERR(port->cfg_base))
  305. return PTR_ERR(port->cfg_base);
  306. port->cfg_addr = res->start;
  307. return 0;
  308. }
  309. static void xgene_pcie_setup_ob_reg(struct xgene_pcie_port *port,
  310. struct resource *res, u32 offset,
  311. u64 cpu_addr, u64 pci_addr)
  312. {
  313. struct device *dev = port->dev;
  314. resource_size_t size = resource_size(res);
  315. u64 restype = resource_type(res);
  316. u64 mask = 0;
  317. u32 min_size;
  318. u32 flag = EN_REG;
  319. if (restype == IORESOURCE_MEM) {
  320. min_size = SZ_128M;
  321. } else {
  322. min_size = 128;
  323. flag |= OB_LO_IO;
  324. }
  325. if (size >= min_size)
  326. mask = ~(size - 1) | flag;
  327. else
  328. dev_warn(dev, "res size 0x%llx less than minimum 0x%x\n",
  329. (u64)size, min_size);
  330. xgene_pcie_writel(port, offset, lower_32_bits(cpu_addr));
  331. xgene_pcie_writel(port, offset + 0x04, upper_32_bits(cpu_addr));
  332. xgene_pcie_writel(port, offset + 0x08, lower_32_bits(mask));
  333. xgene_pcie_writel(port, offset + 0x0c, upper_32_bits(mask));
  334. xgene_pcie_writel(port, offset + 0x10, lower_32_bits(pci_addr));
  335. xgene_pcie_writel(port, offset + 0x14, upper_32_bits(pci_addr));
  336. }
  337. static void xgene_pcie_setup_cfg_reg(struct xgene_pcie_port *port)
  338. {
  339. u64 addr = port->cfg_addr;
  340. xgene_pcie_writel(port, CFGBARL, lower_32_bits(addr));
  341. xgene_pcie_writel(port, CFGBARH, upper_32_bits(addr));
  342. xgene_pcie_writel(port, CFGCTL, EN_REG);
  343. }
  344. static int xgene_pcie_map_ranges(struct xgene_pcie_port *port,
  345. struct list_head *res,
  346. resource_size_t io_base)
  347. {
  348. struct resource_entry *window;
  349. struct device *dev = port->dev;
  350. int ret;
  351. resource_list_for_each_entry(window, res) {
  352. struct resource *res = window->res;
  353. u64 restype = resource_type(res);
  354. dev_dbg(dev, "%pR\n", res);
  355. switch (restype) {
  356. case IORESOURCE_IO:
  357. xgene_pcie_setup_ob_reg(port, res, OMR3BARL, io_base,
  358. res->start - window->offset);
  359. ret = devm_pci_remap_iospace(dev, res, io_base);
  360. if (ret < 0)
  361. return ret;
  362. break;
  363. case IORESOURCE_MEM:
  364. if (res->flags & IORESOURCE_PREFETCH)
  365. xgene_pcie_setup_ob_reg(port, res, OMR2BARL,
  366. res->start,
  367. res->start -
  368. window->offset);
  369. else
  370. xgene_pcie_setup_ob_reg(port, res, OMR1BARL,
  371. res->start,
  372. res->start -
  373. window->offset);
  374. break;
  375. case IORESOURCE_BUS:
  376. break;
  377. default:
  378. dev_err(dev, "invalid resource %pR\n", res);
  379. return -EINVAL;
  380. }
  381. }
  382. xgene_pcie_setup_cfg_reg(port);
  383. return 0;
  384. }
  385. static void xgene_pcie_setup_pims(struct xgene_pcie_port *port, u32 pim_reg,
  386. u64 pim, u64 size)
  387. {
  388. xgene_pcie_writel(port, pim_reg, lower_32_bits(pim));
  389. xgene_pcie_writel(port, pim_reg + 0x04,
  390. upper_32_bits(pim) | EN_COHERENCY);
  391. xgene_pcie_writel(port, pim_reg + 0x10, lower_32_bits(size));
  392. xgene_pcie_writel(port, pim_reg + 0x14, upper_32_bits(size));
  393. }
  394. /*
  395. * X-Gene PCIe support maximum 3 inbound memory regions
  396. * This function helps to select a region based on size of region
  397. */
  398. static int xgene_pcie_select_ib_reg(u8 *ib_reg_mask, u64 size)
  399. {
  400. if ((size > 4) && (size < SZ_16M) && !(*ib_reg_mask & (1 << 1))) {
  401. *ib_reg_mask |= (1 << 1);
  402. return 1;
  403. }
  404. if ((size > SZ_1K) && (size < SZ_1T) && !(*ib_reg_mask & (1 << 0))) {
  405. *ib_reg_mask |= (1 << 0);
  406. return 0;
  407. }
  408. if ((size > SZ_1M) && (size < SZ_1T) && !(*ib_reg_mask & (1 << 2))) {
  409. *ib_reg_mask |= (1 << 2);
  410. return 2;
  411. }
  412. return -EINVAL;
  413. }
  414. static void xgene_pcie_setup_ib_reg(struct xgene_pcie_port *port,
  415. struct of_pci_range *range, u8 *ib_reg_mask)
  416. {
  417. void __iomem *cfg_base = port->cfg_base;
  418. struct device *dev = port->dev;
  419. void *bar_addr;
  420. u32 pim_reg;
  421. u64 cpu_addr = range->cpu_addr;
  422. u64 pci_addr = range->pci_addr;
  423. u64 size = range->size;
  424. u64 mask = ~(size - 1) | EN_REG;
  425. u32 flags = PCI_BASE_ADDRESS_MEM_TYPE_64;
  426. u32 bar_low;
  427. int region;
  428. region = xgene_pcie_select_ib_reg(ib_reg_mask, range->size);
  429. if (region < 0) {
  430. dev_warn(dev, "invalid pcie dma-range config\n");
  431. return;
  432. }
  433. if (range->flags & IORESOURCE_PREFETCH)
  434. flags |= PCI_BASE_ADDRESS_MEM_PREFETCH;
  435. bar_low = pcie_bar_low_val((u32)cpu_addr, flags);
  436. switch (region) {
  437. case 0:
  438. xgene_pcie_set_ib_mask(port, BRIDGE_CFG_4, flags, size);
  439. bar_addr = cfg_base + PCI_BASE_ADDRESS_0;
  440. writel(bar_low, bar_addr);
  441. writel(upper_32_bits(cpu_addr), bar_addr + 0x4);
  442. pim_reg = PIM1_1L;
  443. break;
  444. case 1:
  445. xgene_pcie_writel(port, IBAR2, bar_low);
  446. xgene_pcie_writel(port, IR2MSK, lower_32_bits(mask));
  447. pim_reg = PIM2_1L;
  448. break;
  449. case 2:
  450. xgene_pcie_writel(port, IBAR3L, bar_low);
  451. xgene_pcie_writel(port, IBAR3L + 0x4, upper_32_bits(cpu_addr));
  452. xgene_pcie_writel(port, IR3MSKL, lower_32_bits(mask));
  453. xgene_pcie_writel(port, IR3MSKL + 0x4, upper_32_bits(mask));
  454. pim_reg = PIM3_1L;
  455. break;
  456. }
  457. xgene_pcie_setup_pims(port, pim_reg, pci_addr, ~(size - 1));
  458. }
  459. static int xgene_pcie_parse_map_dma_ranges(struct xgene_pcie_port *port)
  460. {
  461. struct device_node *np = port->node;
  462. struct of_pci_range range;
  463. struct of_pci_range_parser parser;
  464. struct device *dev = port->dev;
  465. u8 ib_reg_mask = 0;
  466. if (of_pci_dma_range_parser_init(&parser, np)) {
  467. dev_err(dev, "missing dma-ranges property\n");
  468. return -EINVAL;
  469. }
  470. /* Get the dma-ranges from DT */
  471. for_each_of_pci_range(&parser, &range) {
  472. u64 end = range.cpu_addr + range.size - 1;
  473. dev_dbg(dev, "0x%08x 0x%016llx..0x%016llx -> 0x%016llx\n",
  474. range.flags, range.cpu_addr, end, range.pci_addr);
  475. xgene_pcie_setup_ib_reg(port, &range, &ib_reg_mask);
  476. }
  477. return 0;
  478. }
  479. /* clear BAR configuration which was done by firmware */
  480. static void xgene_pcie_clear_config(struct xgene_pcie_port *port)
  481. {
  482. int i;
  483. for (i = PIM1_1L; i <= CFGCTL; i += 4)
  484. xgene_pcie_writel(port, i, 0);
  485. }
  486. static int xgene_pcie_setup(struct xgene_pcie_port *port, struct list_head *res,
  487. resource_size_t io_base)
  488. {
  489. struct device *dev = port->dev;
  490. u32 val, lanes = 0, speed = 0;
  491. int ret;
  492. xgene_pcie_clear_config(port);
  493. /* setup the vendor and device IDs correctly */
  494. val = (XGENE_PCIE_DEVICEID << 16) | XGENE_PCIE_VENDORID;
  495. xgene_pcie_writel(port, BRIDGE_CFG_0, val);
  496. ret = xgene_pcie_map_ranges(port, res, io_base);
  497. if (ret)
  498. return ret;
  499. ret = xgene_pcie_parse_map_dma_ranges(port);
  500. if (ret)
  501. return ret;
  502. xgene_pcie_linkup(port, &lanes, &speed);
  503. if (!port->link_up)
  504. dev_info(dev, "(rc) link down\n");
  505. else
  506. dev_info(dev, "(rc) x%d gen-%d link up\n", lanes, speed + 1);
  507. return 0;
  508. }
  509. static struct pci_ops xgene_pcie_ops = {
  510. .map_bus = xgene_pcie_map_bus,
  511. .read = xgene_pcie_config_read32,
  512. .write = pci_generic_config_write32,
  513. };
  514. static int xgene_pcie_probe(struct platform_device *pdev)
  515. {
  516. struct device *dev = &pdev->dev;
  517. struct device_node *dn = dev->of_node;
  518. struct xgene_pcie_port *port;
  519. resource_size_t iobase = 0;
  520. struct pci_bus *bus, *child;
  521. struct pci_host_bridge *bridge;
  522. int ret;
  523. LIST_HEAD(res);
  524. bridge = devm_pci_alloc_host_bridge(dev, sizeof(*port));
  525. if (!bridge)
  526. return -ENOMEM;
  527. port = pci_host_bridge_priv(bridge);
  528. port->node = of_node_get(dn);
  529. port->dev = dev;
  530. port->version = XGENE_PCIE_IP_VER_UNKN;
  531. if (of_device_is_compatible(port->node, "apm,xgene-pcie"))
  532. port->version = XGENE_PCIE_IP_VER_1;
  533. ret = xgene_pcie_map_reg(port, pdev);
  534. if (ret)
  535. return ret;
  536. ret = xgene_pcie_init_port(port);
  537. if (ret)
  538. return ret;
  539. ret = devm_of_pci_get_host_bridge_resources(dev, 0, 0xff, &res,
  540. &iobase);
  541. if (ret)
  542. return ret;
  543. ret = devm_request_pci_bus_resources(dev, &res);
  544. if (ret)
  545. goto error;
  546. ret = xgene_pcie_setup(port, &res, iobase);
  547. if (ret)
  548. goto error;
  549. list_splice_init(&res, &bridge->windows);
  550. bridge->dev.parent = dev;
  551. bridge->sysdata = port;
  552. bridge->busnr = 0;
  553. bridge->ops = &xgene_pcie_ops;
  554. bridge->map_irq = of_irq_parse_and_map_pci;
  555. bridge->swizzle_irq = pci_common_swizzle;
  556. ret = pci_scan_root_bus_bridge(bridge);
  557. if (ret < 0)
  558. goto error;
  559. bus = bridge->bus;
  560. pci_assign_unassigned_bus_resources(bus);
  561. list_for_each_entry(child, &bus->children, node)
  562. pcie_bus_configure_settings(child);
  563. pci_bus_add_devices(bus);
  564. return 0;
  565. error:
  566. pci_free_resource_list(&res);
  567. return ret;
  568. }
  569. static const struct of_device_id xgene_pcie_match_table[] = {
  570. {.compatible = "apm,xgene-pcie",},
  571. {},
  572. };
  573. static struct platform_driver xgene_pcie_driver = {
  574. .driver = {
  575. .name = "xgene-pcie",
  576. .of_match_table = of_match_ptr(xgene_pcie_match_table),
  577. .suppress_bind_attrs = true,
  578. },
  579. .probe = xgene_pcie_probe,
  580. };
  581. builtin_platform_driver(xgene_pcie_driver);
  582. #endif