pcie-rockchip-ep.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Rockchip AXI PCIe endpoint controller driver
  4. *
  5. * Copyright (c) 2018 Rockchip, Inc.
  6. *
  7. * Author: Shawn Lin <shawn.lin@rock-chips.com>
  8. * Simon Xue <xxm@rock-chips.com>
  9. */
  10. #include <linux/configfs.h>
  11. #include <linux/delay.h>
  12. #include <linux/kernel.h>
  13. #include <linux/of.h>
  14. #include <linux/pci-epc.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/pci-epf.h>
  17. #include <linux/sizes.h>
  18. #include "pcie-rockchip.h"
  19. /**
  20. * struct rockchip_pcie_ep - private data for PCIe endpoint controller driver
  21. * @rockchip: Rockchip PCIe controller
  22. * @max_regions: maximum number of regions supported by hardware
  23. * @ob_region_map: bitmask of mapped outbound regions
  24. * @ob_addr: base addresses in the AXI bus where the outbound regions start
  25. * @irq_phys_addr: base address on the AXI bus where the MSI/legacy IRQ
  26. * dedicated outbound regions is mapped.
  27. * @irq_cpu_addr: base address in the CPU space where a write access triggers
  28. * the sending of a memory write (MSI) / normal message (legacy
  29. * IRQ) TLP through the PCIe bus.
  30. * @irq_pci_addr: used to save the current mapping of the MSI/legacy IRQ
  31. * dedicated outbound region.
  32. * @irq_pci_fn: the latest PCI function that has updated the mapping of
  33. * the MSI/legacy IRQ dedicated outbound region.
  34. * @irq_pending: bitmask of asserted legacy IRQs.
  35. */
  36. struct rockchip_pcie_ep {
  37. struct rockchip_pcie rockchip;
  38. struct pci_epc *epc;
  39. u32 max_regions;
  40. unsigned long ob_region_map;
  41. phys_addr_t *ob_addr;
  42. phys_addr_t irq_phys_addr;
  43. void __iomem *irq_cpu_addr;
  44. u64 irq_pci_addr;
  45. u8 irq_pci_fn;
  46. u8 irq_pending;
  47. };
  48. static void rockchip_pcie_clear_ep_ob_atu(struct rockchip_pcie *rockchip,
  49. u32 region)
  50. {
  51. rockchip_pcie_write(rockchip, 0,
  52. ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR0(region));
  53. rockchip_pcie_write(rockchip, 0,
  54. ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR1(region));
  55. rockchip_pcie_write(rockchip, 0,
  56. ROCKCHIP_PCIE_AT_OB_REGION_DESC0(region));
  57. rockchip_pcie_write(rockchip, 0,
  58. ROCKCHIP_PCIE_AT_OB_REGION_DESC1(region));
  59. rockchip_pcie_write(rockchip, 0,
  60. ROCKCHIP_PCIE_AT_OB_REGION_CPU_ADDR0(region));
  61. rockchip_pcie_write(rockchip, 0,
  62. ROCKCHIP_PCIE_AT_OB_REGION_CPU_ADDR1(region));
  63. }
  64. static void rockchip_pcie_prog_ep_ob_atu(struct rockchip_pcie *rockchip, u8 fn,
  65. u32 r, u32 type, u64 cpu_addr,
  66. u64 pci_addr, size_t size)
  67. {
  68. u64 sz = 1ULL << fls64(size - 1);
  69. int num_pass_bits = ilog2(sz);
  70. u32 addr0, addr1, desc0, desc1;
  71. bool is_nor_msg = (type == AXI_WRAPPER_NOR_MSG);
  72. /* The minimal region size is 1MB */
  73. if (num_pass_bits < 8)
  74. num_pass_bits = 8;
  75. cpu_addr -= rockchip->mem_res->start;
  76. addr0 = ((is_nor_msg ? 0x10 : (num_pass_bits - 1)) &
  77. PCIE_CORE_OB_REGION_ADDR0_NUM_BITS) |
  78. (lower_32_bits(cpu_addr) & PCIE_CORE_OB_REGION_ADDR0_LO_ADDR);
  79. addr1 = upper_32_bits(is_nor_msg ? cpu_addr : pci_addr);
  80. desc0 = ROCKCHIP_PCIE_AT_OB_REGION_DESC0_DEVFN(fn) | type;
  81. desc1 = 0;
  82. if (is_nor_msg) {
  83. rockchip_pcie_write(rockchip, 0,
  84. ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR0(r));
  85. rockchip_pcie_write(rockchip, 0,
  86. ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR1(r));
  87. rockchip_pcie_write(rockchip, desc0,
  88. ROCKCHIP_PCIE_AT_OB_REGION_DESC0(r));
  89. rockchip_pcie_write(rockchip, desc1,
  90. ROCKCHIP_PCIE_AT_OB_REGION_DESC1(r));
  91. } else {
  92. /* PCI bus address region */
  93. rockchip_pcie_write(rockchip, addr0,
  94. ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR0(r));
  95. rockchip_pcie_write(rockchip, addr1,
  96. ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR1(r));
  97. rockchip_pcie_write(rockchip, desc0,
  98. ROCKCHIP_PCIE_AT_OB_REGION_DESC0(r));
  99. rockchip_pcie_write(rockchip, desc1,
  100. ROCKCHIP_PCIE_AT_OB_REGION_DESC1(r));
  101. addr0 =
  102. ((num_pass_bits - 1) & PCIE_CORE_OB_REGION_ADDR0_NUM_BITS) |
  103. (lower_32_bits(cpu_addr) &
  104. PCIE_CORE_OB_REGION_ADDR0_LO_ADDR);
  105. addr1 = upper_32_bits(cpu_addr);
  106. }
  107. /* CPU bus address region */
  108. rockchip_pcie_write(rockchip, addr0,
  109. ROCKCHIP_PCIE_AT_OB_REGION_CPU_ADDR0(r));
  110. rockchip_pcie_write(rockchip, addr1,
  111. ROCKCHIP_PCIE_AT_OB_REGION_CPU_ADDR1(r));
  112. }
  113. static int rockchip_pcie_ep_write_header(struct pci_epc *epc, u8 fn,
  114. struct pci_epf_header *hdr)
  115. {
  116. struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
  117. struct rockchip_pcie *rockchip = &ep->rockchip;
  118. /* All functions share the same vendor ID with function 0 */
  119. if (fn == 0) {
  120. u32 vid_regs = (hdr->vendorid & GENMASK(15, 0)) |
  121. (hdr->subsys_vendor_id & GENMASK(31, 16)) << 16;
  122. rockchip_pcie_write(rockchip, vid_regs,
  123. PCIE_CORE_CONFIG_VENDOR);
  124. }
  125. rockchip_pcie_write(rockchip, hdr->deviceid << 16,
  126. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) + PCI_VENDOR_ID);
  127. rockchip_pcie_write(rockchip,
  128. hdr->revid |
  129. hdr->progif_code << 8 |
  130. hdr->subclass_code << 16 |
  131. hdr->baseclass_code << 24,
  132. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) + PCI_REVISION_ID);
  133. rockchip_pcie_write(rockchip, hdr->cache_line_size,
  134. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  135. PCI_CACHE_LINE_SIZE);
  136. rockchip_pcie_write(rockchip, hdr->subsys_id << 16,
  137. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  138. PCI_SUBSYSTEM_VENDOR_ID);
  139. rockchip_pcie_write(rockchip, hdr->interrupt_pin << 8,
  140. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  141. PCI_INTERRUPT_LINE);
  142. return 0;
  143. }
  144. static int rockchip_pcie_ep_set_bar(struct pci_epc *epc, u8 fn,
  145. struct pci_epf_bar *epf_bar)
  146. {
  147. struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
  148. struct rockchip_pcie *rockchip = &ep->rockchip;
  149. dma_addr_t bar_phys = epf_bar->phys_addr;
  150. enum pci_barno bar = epf_bar->barno;
  151. int flags = epf_bar->flags;
  152. u32 addr0, addr1, reg, cfg, b, aperture, ctrl;
  153. u64 sz;
  154. /* BAR size is 2^(aperture + 7) */
  155. sz = max_t(size_t, epf_bar->size, MIN_EP_APERTURE);
  156. /*
  157. * roundup_pow_of_two() returns an unsigned long, which is not suited
  158. * for 64bit values.
  159. */
  160. sz = 1ULL << fls64(sz - 1);
  161. aperture = ilog2(sz) - 7; /* 128B -> 0, 256B -> 1, 512B -> 2, ... */
  162. if ((flags & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
  163. ctrl = ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_IO_32BITS;
  164. } else {
  165. bool is_prefetch = !!(flags & PCI_BASE_ADDRESS_MEM_PREFETCH);
  166. bool is_64bits = sz > SZ_2G;
  167. if (is_64bits && (bar & 1))
  168. return -EINVAL;
  169. if (is_64bits && is_prefetch)
  170. ctrl =
  171. ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_PREFETCH_MEM_64BITS;
  172. else if (is_prefetch)
  173. ctrl =
  174. ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_PREFETCH_MEM_32BITS;
  175. else if (is_64bits)
  176. ctrl = ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_MEM_64BITS;
  177. else
  178. ctrl = ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_MEM_32BITS;
  179. }
  180. if (bar < BAR_4) {
  181. reg = ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG0(fn);
  182. b = bar;
  183. } else {
  184. reg = ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG1(fn);
  185. b = bar - BAR_4;
  186. }
  187. addr0 = lower_32_bits(bar_phys);
  188. addr1 = upper_32_bits(bar_phys);
  189. cfg = rockchip_pcie_read(rockchip, reg);
  190. cfg &= ~(ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_APERTURE_MASK(b) |
  191. ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_CTRL_MASK(b));
  192. cfg |= (ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_APERTURE(b, aperture) |
  193. ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_CTRL(b, ctrl));
  194. rockchip_pcie_write(rockchip, cfg, reg);
  195. rockchip_pcie_write(rockchip, addr0,
  196. ROCKCHIP_PCIE_AT_IB_EP_FUNC_BAR_ADDR0(fn, bar));
  197. rockchip_pcie_write(rockchip, addr1,
  198. ROCKCHIP_PCIE_AT_IB_EP_FUNC_BAR_ADDR1(fn, bar));
  199. return 0;
  200. }
  201. static void rockchip_pcie_ep_clear_bar(struct pci_epc *epc, u8 fn,
  202. struct pci_epf_bar *epf_bar)
  203. {
  204. struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
  205. struct rockchip_pcie *rockchip = &ep->rockchip;
  206. u32 reg, cfg, b, ctrl;
  207. enum pci_barno bar = epf_bar->barno;
  208. if (bar < BAR_4) {
  209. reg = ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG0(fn);
  210. b = bar;
  211. } else {
  212. reg = ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG1(fn);
  213. b = bar - BAR_4;
  214. }
  215. ctrl = ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_DISABLED;
  216. cfg = rockchip_pcie_read(rockchip, reg);
  217. cfg &= ~(ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_APERTURE_MASK(b) |
  218. ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_CTRL_MASK(b));
  219. cfg |= ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_CTRL(b, ctrl);
  220. rockchip_pcie_write(rockchip, cfg, reg);
  221. rockchip_pcie_write(rockchip, 0x0,
  222. ROCKCHIP_PCIE_AT_IB_EP_FUNC_BAR_ADDR0(fn, bar));
  223. rockchip_pcie_write(rockchip, 0x0,
  224. ROCKCHIP_PCIE_AT_IB_EP_FUNC_BAR_ADDR1(fn, bar));
  225. }
  226. static int rockchip_pcie_ep_map_addr(struct pci_epc *epc, u8 fn,
  227. phys_addr_t addr, u64 pci_addr,
  228. size_t size)
  229. {
  230. struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
  231. struct rockchip_pcie *pcie = &ep->rockchip;
  232. u32 r;
  233. r = find_first_zero_bit(&ep->ob_region_map,
  234. sizeof(ep->ob_region_map) * BITS_PER_LONG);
  235. /*
  236. * Region 0 is reserved for configuration space and shouldn't
  237. * be used elsewhere per TRM, so leave it out.
  238. */
  239. if (r >= ep->max_regions - 1) {
  240. dev_err(&epc->dev, "no free outbound region\n");
  241. return -EINVAL;
  242. }
  243. rockchip_pcie_prog_ep_ob_atu(pcie, fn, r, AXI_WRAPPER_MEM_WRITE, addr,
  244. pci_addr, size);
  245. set_bit(r, &ep->ob_region_map);
  246. ep->ob_addr[r] = addr;
  247. return 0;
  248. }
  249. static void rockchip_pcie_ep_unmap_addr(struct pci_epc *epc, u8 fn,
  250. phys_addr_t addr)
  251. {
  252. struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
  253. struct rockchip_pcie *rockchip = &ep->rockchip;
  254. u32 r;
  255. for (r = 0; r < ep->max_regions - 1; r++)
  256. if (ep->ob_addr[r] == addr)
  257. break;
  258. /*
  259. * Region 0 is reserved for configuration space and shouldn't
  260. * be used elsewhere per TRM, so leave it out.
  261. */
  262. if (r == ep->max_regions - 1)
  263. return;
  264. rockchip_pcie_clear_ep_ob_atu(rockchip, r);
  265. ep->ob_addr[r] = 0;
  266. clear_bit(r, &ep->ob_region_map);
  267. }
  268. static int rockchip_pcie_ep_set_msi(struct pci_epc *epc, u8 fn,
  269. u8 multi_msg_cap)
  270. {
  271. struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
  272. struct rockchip_pcie *rockchip = &ep->rockchip;
  273. u16 flags;
  274. flags = rockchip_pcie_read(rockchip,
  275. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  276. ROCKCHIP_PCIE_EP_MSI_CTRL_REG);
  277. flags &= ~ROCKCHIP_PCIE_EP_MSI_CTRL_MMC_MASK;
  278. flags |=
  279. ((multi_msg_cap << 1) << ROCKCHIP_PCIE_EP_MSI_CTRL_MMC_OFFSET) |
  280. PCI_MSI_FLAGS_64BIT;
  281. flags &= ~ROCKCHIP_PCIE_EP_MSI_CTRL_MASK_MSI_CAP;
  282. rockchip_pcie_write(rockchip, flags,
  283. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  284. ROCKCHIP_PCIE_EP_MSI_CTRL_REG);
  285. return 0;
  286. }
  287. static int rockchip_pcie_ep_get_msi(struct pci_epc *epc, u8 fn)
  288. {
  289. struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
  290. struct rockchip_pcie *rockchip = &ep->rockchip;
  291. u16 flags;
  292. flags = rockchip_pcie_read(rockchip,
  293. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  294. ROCKCHIP_PCIE_EP_MSI_CTRL_REG);
  295. if (!(flags & ROCKCHIP_PCIE_EP_MSI_CTRL_ME))
  296. return -EINVAL;
  297. return ((flags & ROCKCHIP_PCIE_EP_MSI_CTRL_MME_MASK) >>
  298. ROCKCHIP_PCIE_EP_MSI_CTRL_MME_OFFSET);
  299. }
  300. static void rockchip_pcie_ep_assert_intx(struct rockchip_pcie_ep *ep, u8 fn,
  301. u8 intx, bool is_asserted)
  302. {
  303. struct rockchip_pcie *rockchip = &ep->rockchip;
  304. u32 r = ep->max_regions - 1;
  305. u32 offset;
  306. u32 status;
  307. u8 msg_code;
  308. if (unlikely(ep->irq_pci_addr != ROCKCHIP_PCIE_EP_PCI_LEGACY_IRQ_ADDR ||
  309. ep->irq_pci_fn != fn)) {
  310. rockchip_pcie_prog_ep_ob_atu(rockchip, fn, r,
  311. AXI_WRAPPER_NOR_MSG,
  312. ep->irq_phys_addr, 0, 0);
  313. ep->irq_pci_addr = ROCKCHIP_PCIE_EP_PCI_LEGACY_IRQ_ADDR;
  314. ep->irq_pci_fn = fn;
  315. }
  316. intx &= 3;
  317. if (is_asserted) {
  318. ep->irq_pending |= BIT(intx);
  319. msg_code = ROCKCHIP_PCIE_MSG_CODE_ASSERT_INTA + intx;
  320. } else {
  321. ep->irq_pending &= ~BIT(intx);
  322. msg_code = ROCKCHIP_PCIE_MSG_CODE_DEASSERT_INTA + intx;
  323. }
  324. status = rockchip_pcie_read(rockchip,
  325. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  326. ROCKCHIP_PCIE_EP_CMD_STATUS);
  327. status &= ROCKCHIP_PCIE_EP_CMD_STATUS_IS;
  328. if ((status != 0) ^ (ep->irq_pending != 0)) {
  329. status ^= ROCKCHIP_PCIE_EP_CMD_STATUS_IS;
  330. rockchip_pcie_write(rockchip, status,
  331. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  332. ROCKCHIP_PCIE_EP_CMD_STATUS);
  333. }
  334. offset =
  335. ROCKCHIP_PCIE_MSG_ROUTING(ROCKCHIP_PCIE_MSG_ROUTING_LOCAL_INTX) |
  336. ROCKCHIP_PCIE_MSG_CODE(msg_code) | ROCKCHIP_PCIE_MSG_NO_DATA;
  337. writel(0, ep->irq_cpu_addr + offset);
  338. }
  339. static int rockchip_pcie_ep_send_legacy_irq(struct rockchip_pcie_ep *ep, u8 fn,
  340. u8 intx)
  341. {
  342. u16 cmd;
  343. cmd = rockchip_pcie_read(&ep->rockchip,
  344. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  345. ROCKCHIP_PCIE_EP_CMD_STATUS);
  346. if (cmd & PCI_COMMAND_INTX_DISABLE)
  347. return -EINVAL;
  348. /*
  349. * Should add some delay between toggling INTx per TRM vaguely saying
  350. * it depends on some cycles of the AHB bus clock to function it. So
  351. * add sufficient 1ms here.
  352. */
  353. rockchip_pcie_ep_assert_intx(ep, fn, intx, true);
  354. mdelay(1);
  355. rockchip_pcie_ep_assert_intx(ep, fn, intx, false);
  356. return 0;
  357. }
  358. static int rockchip_pcie_ep_send_msi_irq(struct rockchip_pcie_ep *ep, u8 fn,
  359. u8 interrupt_num)
  360. {
  361. struct rockchip_pcie *rockchip = &ep->rockchip;
  362. u16 flags, mme, data, data_mask;
  363. u8 msi_count;
  364. u64 pci_addr, pci_addr_mask = 0xff;
  365. /* Check MSI enable bit */
  366. flags = rockchip_pcie_read(&ep->rockchip,
  367. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  368. ROCKCHIP_PCIE_EP_MSI_CTRL_REG);
  369. if (!(flags & ROCKCHIP_PCIE_EP_MSI_CTRL_ME))
  370. return -EINVAL;
  371. /* Get MSI numbers from MME */
  372. mme = ((flags & ROCKCHIP_PCIE_EP_MSI_CTRL_MME_MASK) >>
  373. ROCKCHIP_PCIE_EP_MSI_CTRL_MME_OFFSET);
  374. msi_count = 1 << mme;
  375. if (!interrupt_num || interrupt_num > msi_count)
  376. return -EINVAL;
  377. /* Set MSI private data */
  378. data_mask = msi_count - 1;
  379. data = rockchip_pcie_read(rockchip,
  380. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  381. ROCKCHIP_PCIE_EP_MSI_CTRL_REG +
  382. PCI_MSI_DATA_64);
  383. data = (data & ~data_mask) | ((interrupt_num - 1) & data_mask);
  384. /* Get MSI PCI address */
  385. pci_addr = rockchip_pcie_read(rockchip,
  386. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  387. ROCKCHIP_PCIE_EP_MSI_CTRL_REG +
  388. PCI_MSI_ADDRESS_HI);
  389. pci_addr <<= 32;
  390. pci_addr |= rockchip_pcie_read(rockchip,
  391. ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
  392. ROCKCHIP_PCIE_EP_MSI_CTRL_REG +
  393. PCI_MSI_ADDRESS_LO);
  394. pci_addr &= GENMASK_ULL(63, 2);
  395. /* Set the outbound region if needed. */
  396. if (unlikely(ep->irq_pci_addr != (pci_addr & ~pci_addr_mask) ||
  397. ep->irq_pci_fn != fn)) {
  398. rockchip_pcie_prog_ep_ob_atu(rockchip, fn, ep->max_regions - 1,
  399. AXI_WRAPPER_MEM_WRITE,
  400. ep->irq_phys_addr,
  401. pci_addr & ~pci_addr_mask,
  402. pci_addr_mask + 1);
  403. ep->irq_pci_addr = (pci_addr & ~pci_addr_mask);
  404. ep->irq_pci_fn = fn;
  405. }
  406. writew(data, ep->irq_cpu_addr + (pci_addr & pci_addr_mask));
  407. return 0;
  408. }
  409. static int rockchip_pcie_ep_raise_irq(struct pci_epc *epc, u8 fn,
  410. enum pci_epc_irq_type type,
  411. u16 interrupt_num)
  412. {
  413. struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
  414. switch (type) {
  415. case PCI_EPC_IRQ_LEGACY:
  416. return rockchip_pcie_ep_send_legacy_irq(ep, fn, 0);
  417. case PCI_EPC_IRQ_MSI:
  418. return rockchip_pcie_ep_send_msi_irq(ep, fn, interrupt_num);
  419. default:
  420. return -EINVAL;
  421. }
  422. }
  423. static int rockchip_pcie_ep_start(struct pci_epc *epc)
  424. {
  425. struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
  426. struct rockchip_pcie *rockchip = &ep->rockchip;
  427. struct pci_epf *epf;
  428. u32 cfg;
  429. cfg = BIT(0);
  430. list_for_each_entry(epf, &epc->pci_epf, list)
  431. cfg |= BIT(epf->func_no);
  432. rockchip_pcie_write(rockchip, cfg, PCIE_CORE_PHY_FUNC_CFG);
  433. list_for_each_entry(epf, &epc->pci_epf, list)
  434. pci_epf_linkup(epf);
  435. return 0;
  436. }
  437. static const struct pci_epc_ops rockchip_pcie_epc_ops = {
  438. .write_header = rockchip_pcie_ep_write_header,
  439. .set_bar = rockchip_pcie_ep_set_bar,
  440. .clear_bar = rockchip_pcie_ep_clear_bar,
  441. .map_addr = rockchip_pcie_ep_map_addr,
  442. .unmap_addr = rockchip_pcie_ep_unmap_addr,
  443. .set_msi = rockchip_pcie_ep_set_msi,
  444. .get_msi = rockchip_pcie_ep_get_msi,
  445. .raise_irq = rockchip_pcie_ep_raise_irq,
  446. .start = rockchip_pcie_ep_start,
  447. };
  448. static int rockchip_pcie_parse_ep_dt(struct rockchip_pcie *rockchip,
  449. struct rockchip_pcie_ep *ep)
  450. {
  451. struct device *dev = rockchip->dev;
  452. int err;
  453. err = rockchip_pcie_parse_dt(rockchip);
  454. if (err)
  455. return err;
  456. err = rockchip_pcie_get_phys(rockchip);
  457. if (err)
  458. return err;
  459. err = of_property_read_u32(dev->of_node,
  460. "rockchip,max-outbound-regions",
  461. &ep->max_regions);
  462. if (err < 0 || ep->max_regions > MAX_REGION_LIMIT)
  463. ep->max_regions = MAX_REGION_LIMIT;
  464. err = of_property_read_u8(dev->of_node, "max-functions",
  465. &ep->epc->max_functions);
  466. if (err < 0)
  467. ep->epc->max_functions = 1;
  468. return 0;
  469. }
  470. static const struct of_device_id rockchip_pcie_ep_of_match[] = {
  471. { .compatible = "rockchip,rk3399-pcie-ep"},
  472. {},
  473. };
  474. static int rockchip_pcie_ep_probe(struct platform_device *pdev)
  475. {
  476. struct device *dev = &pdev->dev;
  477. struct rockchip_pcie_ep *ep;
  478. struct rockchip_pcie *rockchip;
  479. struct pci_epc *epc;
  480. size_t max_regions;
  481. int err;
  482. ep = devm_kzalloc(dev, sizeof(*ep), GFP_KERNEL);
  483. if (!ep)
  484. return -ENOMEM;
  485. rockchip = &ep->rockchip;
  486. rockchip->is_rc = false;
  487. rockchip->dev = dev;
  488. epc = devm_pci_epc_create(dev, &rockchip_pcie_epc_ops);
  489. if (IS_ERR(epc)) {
  490. dev_err(dev, "failed to create epc device\n");
  491. return PTR_ERR(epc);
  492. }
  493. ep->epc = epc;
  494. epc_set_drvdata(epc, ep);
  495. err = rockchip_pcie_parse_ep_dt(rockchip, ep);
  496. if (err)
  497. return err;
  498. err = rockchip_pcie_enable_clocks(rockchip);
  499. if (err)
  500. return err;
  501. err = rockchip_pcie_init_port(rockchip);
  502. if (err)
  503. goto err_disable_clocks;
  504. /* Establish the link automatically */
  505. rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE,
  506. PCIE_CLIENT_CONFIG);
  507. max_regions = ep->max_regions;
  508. ep->ob_addr = devm_kcalloc(dev, max_regions, sizeof(*ep->ob_addr),
  509. GFP_KERNEL);
  510. if (!ep->ob_addr) {
  511. err = -ENOMEM;
  512. goto err_uninit_port;
  513. }
  514. /* Only enable function 0 by default */
  515. rockchip_pcie_write(rockchip, BIT(0), PCIE_CORE_PHY_FUNC_CFG);
  516. err = pci_epc_mem_init(epc, rockchip->mem_res->start,
  517. resource_size(rockchip->mem_res));
  518. if (err < 0) {
  519. dev_err(dev, "failed to initialize the memory space\n");
  520. goto err_uninit_port;
  521. }
  522. ep->irq_cpu_addr = pci_epc_mem_alloc_addr(epc, &ep->irq_phys_addr,
  523. SZ_128K);
  524. if (!ep->irq_cpu_addr) {
  525. dev_err(dev, "failed to reserve memory space for MSI\n");
  526. err = -ENOMEM;
  527. goto err_epc_mem_exit;
  528. }
  529. ep->irq_pci_addr = ROCKCHIP_PCIE_EP_DUMMY_IRQ_ADDR;
  530. return 0;
  531. err_epc_mem_exit:
  532. pci_epc_mem_exit(epc);
  533. err_uninit_port:
  534. rockchip_pcie_deinit_phys(rockchip);
  535. err_disable_clocks:
  536. rockchip_pcie_disable_clocks(rockchip);
  537. return err;
  538. }
  539. static struct platform_driver rockchip_pcie_ep_driver = {
  540. .driver = {
  541. .name = "rockchip-pcie-ep",
  542. .of_match_table = rockchip_pcie_ep_of_match,
  543. },
  544. .probe = rockchip_pcie_ep_probe,
  545. };
  546. builtin_platform_driver(rockchip_pcie_ep_driver);