rtc-ds1307.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761
  1. /*
  2. * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
  3. *
  4. * Copyright (C) 2005 James Chapman (ds1337 core)
  5. * Copyright (C) 2006 David Brownell
  6. * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
  7. * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/acpi.h>
  14. #include <linux/bcd.h>
  15. #include <linux/i2c.h>
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/of_device.h>
  19. #include <linux/rtc/ds1307.h>
  20. #include <linux/rtc.h>
  21. #include <linux/slab.h>
  22. #include <linux/string.h>
  23. #include <linux/hwmon.h>
  24. #include <linux/hwmon-sysfs.h>
  25. #include <linux/clk-provider.h>
  26. #include <linux/regmap.h>
  27. /*
  28. * We can't determine type by probing, but if we expect pre-Linux code
  29. * to have set the chip up as a clock (turning on the oscillator and
  30. * setting the date and time), Linux can ignore the non-clock features.
  31. * That's a natural job for a factory or repair bench.
  32. */
  33. enum ds_type {
  34. ds_1307,
  35. ds_1308,
  36. ds_1337,
  37. ds_1338,
  38. ds_1339,
  39. ds_1340,
  40. ds_1341,
  41. ds_1388,
  42. ds_3231,
  43. m41t0,
  44. m41t00,
  45. m41t11,
  46. mcp794xx,
  47. rx_8025,
  48. rx_8130,
  49. last_ds_type /* always last */
  50. /* rs5c372 too? different address... */
  51. };
  52. /* RTC registers don't differ much, except for the century flag */
  53. #define DS1307_REG_SECS 0x00 /* 00-59 */
  54. # define DS1307_BIT_CH 0x80
  55. # define DS1340_BIT_nEOSC 0x80
  56. # define MCP794XX_BIT_ST 0x80
  57. #define DS1307_REG_MIN 0x01 /* 00-59 */
  58. # define M41T0_BIT_OF 0x80
  59. #define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
  60. # define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
  61. # define DS1307_BIT_PM 0x20 /* in REG_HOUR */
  62. # define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
  63. # define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
  64. #define DS1307_REG_WDAY 0x03 /* 01-07 */
  65. # define MCP794XX_BIT_VBATEN 0x08
  66. #define DS1307_REG_MDAY 0x04 /* 01-31 */
  67. #define DS1307_REG_MONTH 0x05 /* 01-12 */
  68. # define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
  69. #define DS1307_REG_YEAR 0x06 /* 00-99 */
  70. /*
  71. * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
  72. * start at 7, and they differ a LOT. Only control and status matter for
  73. * basic RTC date and time functionality; be careful using them.
  74. */
  75. #define DS1307_REG_CONTROL 0x07 /* or ds1338 */
  76. # define DS1307_BIT_OUT 0x80
  77. # define DS1338_BIT_OSF 0x20
  78. # define DS1307_BIT_SQWE 0x10
  79. # define DS1307_BIT_RS1 0x02
  80. # define DS1307_BIT_RS0 0x01
  81. #define DS1337_REG_CONTROL 0x0e
  82. # define DS1337_BIT_nEOSC 0x80
  83. # define DS1339_BIT_BBSQI 0x20
  84. # define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
  85. # define DS1337_BIT_RS2 0x10
  86. # define DS1337_BIT_RS1 0x08
  87. # define DS1337_BIT_INTCN 0x04
  88. # define DS1337_BIT_A2IE 0x02
  89. # define DS1337_BIT_A1IE 0x01
  90. #define DS1340_REG_CONTROL 0x07
  91. # define DS1340_BIT_OUT 0x80
  92. # define DS1340_BIT_FT 0x40
  93. # define DS1340_BIT_CALIB_SIGN 0x20
  94. # define DS1340_M_CALIBRATION 0x1f
  95. #define DS1340_REG_FLAG 0x09
  96. # define DS1340_BIT_OSF 0x80
  97. #define DS1337_REG_STATUS 0x0f
  98. # define DS1337_BIT_OSF 0x80
  99. # define DS3231_BIT_EN32KHZ 0x08
  100. # define DS1337_BIT_A2I 0x02
  101. # define DS1337_BIT_A1I 0x01
  102. #define DS1339_REG_ALARM1_SECS 0x07
  103. #define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
  104. #define RX8025_REG_CTRL1 0x0e
  105. # define RX8025_BIT_2412 0x20
  106. #define RX8025_REG_CTRL2 0x0f
  107. # define RX8025_BIT_PON 0x10
  108. # define RX8025_BIT_VDET 0x40
  109. # define RX8025_BIT_XST 0x20
  110. struct ds1307 {
  111. enum ds_type type;
  112. unsigned long flags;
  113. #define HAS_NVRAM 0 /* bit 0 == sysfs file active */
  114. #define HAS_ALARM 1 /* bit 1 == irq claimed */
  115. struct device *dev;
  116. struct regmap *regmap;
  117. const char *name;
  118. struct rtc_device *rtc;
  119. #ifdef CONFIG_COMMON_CLK
  120. struct clk_hw clks[2];
  121. #endif
  122. };
  123. struct chip_desc {
  124. unsigned alarm:1;
  125. u16 nvram_offset;
  126. u16 nvram_size;
  127. u8 offset; /* register's offset */
  128. u8 century_reg;
  129. u8 century_enable_bit;
  130. u8 century_bit;
  131. u8 bbsqi_bit;
  132. irq_handler_t irq_handler;
  133. const struct rtc_class_ops *rtc_ops;
  134. u16 trickle_charger_reg;
  135. u8 (*do_trickle_setup)(struct ds1307 *, u32,
  136. bool);
  137. };
  138. static int ds1307_get_time(struct device *dev, struct rtc_time *t);
  139. static int ds1307_set_time(struct device *dev, struct rtc_time *t);
  140. static u8 do_trickle_setup_ds1339(struct ds1307 *, u32 ohms, bool diode);
  141. static irqreturn_t rx8130_irq(int irq, void *dev_id);
  142. static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t);
  143. static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t);
  144. static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled);
  145. static irqreturn_t mcp794xx_irq(int irq, void *dev_id);
  146. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t);
  147. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t);
  148. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled);
  149. static const struct rtc_class_ops rx8130_rtc_ops = {
  150. .read_time = ds1307_get_time,
  151. .set_time = ds1307_set_time,
  152. .read_alarm = rx8130_read_alarm,
  153. .set_alarm = rx8130_set_alarm,
  154. .alarm_irq_enable = rx8130_alarm_irq_enable,
  155. };
  156. static const struct rtc_class_ops mcp794xx_rtc_ops = {
  157. .read_time = ds1307_get_time,
  158. .set_time = ds1307_set_time,
  159. .read_alarm = mcp794xx_read_alarm,
  160. .set_alarm = mcp794xx_set_alarm,
  161. .alarm_irq_enable = mcp794xx_alarm_irq_enable,
  162. };
  163. static const struct chip_desc chips[last_ds_type] = {
  164. [ds_1307] = {
  165. .nvram_offset = 8,
  166. .nvram_size = 56,
  167. },
  168. [ds_1308] = {
  169. .nvram_offset = 8,
  170. .nvram_size = 56,
  171. },
  172. [ds_1337] = {
  173. .alarm = 1,
  174. .century_reg = DS1307_REG_MONTH,
  175. .century_bit = DS1337_BIT_CENTURY,
  176. },
  177. [ds_1338] = {
  178. .nvram_offset = 8,
  179. .nvram_size = 56,
  180. },
  181. [ds_1339] = {
  182. .alarm = 1,
  183. .century_reg = DS1307_REG_MONTH,
  184. .century_bit = DS1337_BIT_CENTURY,
  185. .bbsqi_bit = DS1339_BIT_BBSQI,
  186. .trickle_charger_reg = 0x10,
  187. .do_trickle_setup = &do_trickle_setup_ds1339,
  188. },
  189. [ds_1340] = {
  190. .century_reg = DS1307_REG_HOUR,
  191. .century_enable_bit = DS1340_BIT_CENTURY_EN,
  192. .century_bit = DS1340_BIT_CENTURY,
  193. .do_trickle_setup = &do_trickle_setup_ds1339,
  194. .trickle_charger_reg = 0x08,
  195. },
  196. [ds_1341] = {
  197. .century_reg = DS1307_REG_MONTH,
  198. .century_bit = DS1337_BIT_CENTURY,
  199. },
  200. [ds_1388] = {
  201. .offset = 1,
  202. .trickle_charger_reg = 0x0a,
  203. },
  204. [ds_3231] = {
  205. .alarm = 1,
  206. .century_reg = DS1307_REG_MONTH,
  207. .century_bit = DS1337_BIT_CENTURY,
  208. .bbsqi_bit = DS3231_BIT_BBSQW,
  209. },
  210. [rx_8130] = {
  211. .alarm = 1,
  212. /* this is battery backed SRAM */
  213. .nvram_offset = 0x20,
  214. .nvram_size = 4, /* 32bit (4 word x 8 bit) */
  215. .offset = 0x10,
  216. .irq_handler = rx8130_irq,
  217. .rtc_ops = &rx8130_rtc_ops,
  218. },
  219. [m41t11] = {
  220. /* this is battery backed SRAM */
  221. .nvram_offset = 8,
  222. .nvram_size = 56,
  223. },
  224. [mcp794xx] = {
  225. .alarm = 1,
  226. /* this is battery backed SRAM */
  227. .nvram_offset = 0x20,
  228. .nvram_size = 0x40,
  229. .irq_handler = mcp794xx_irq,
  230. .rtc_ops = &mcp794xx_rtc_ops,
  231. },
  232. };
  233. static const struct i2c_device_id ds1307_id[] = {
  234. { "ds1307", ds_1307 },
  235. { "ds1308", ds_1308 },
  236. { "ds1337", ds_1337 },
  237. { "ds1338", ds_1338 },
  238. { "ds1339", ds_1339 },
  239. { "ds1388", ds_1388 },
  240. { "ds1340", ds_1340 },
  241. { "ds1341", ds_1341 },
  242. { "ds3231", ds_3231 },
  243. { "m41t0", m41t0 },
  244. { "m41t00", m41t00 },
  245. { "m41t11", m41t11 },
  246. { "mcp7940x", mcp794xx },
  247. { "mcp7941x", mcp794xx },
  248. { "pt7c4338", ds_1307 },
  249. { "rx8025", rx_8025 },
  250. { "isl12057", ds_1337 },
  251. { "rx8130", rx_8130 },
  252. { }
  253. };
  254. MODULE_DEVICE_TABLE(i2c, ds1307_id);
  255. #ifdef CONFIG_OF
  256. static const struct of_device_id ds1307_of_match[] = {
  257. {
  258. .compatible = "dallas,ds1307",
  259. .data = (void *)ds_1307
  260. },
  261. {
  262. .compatible = "dallas,ds1308",
  263. .data = (void *)ds_1308
  264. },
  265. {
  266. .compatible = "dallas,ds1337",
  267. .data = (void *)ds_1337
  268. },
  269. {
  270. .compatible = "dallas,ds1338",
  271. .data = (void *)ds_1338
  272. },
  273. {
  274. .compatible = "dallas,ds1339",
  275. .data = (void *)ds_1339
  276. },
  277. {
  278. .compatible = "dallas,ds1388",
  279. .data = (void *)ds_1388
  280. },
  281. {
  282. .compatible = "dallas,ds1340",
  283. .data = (void *)ds_1340
  284. },
  285. {
  286. .compatible = "dallas,ds1341",
  287. .data = (void *)ds_1341
  288. },
  289. {
  290. .compatible = "maxim,ds3231",
  291. .data = (void *)ds_3231
  292. },
  293. {
  294. .compatible = "st,m41t0",
  295. .data = (void *)m41t0
  296. },
  297. {
  298. .compatible = "st,m41t00",
  299. .data = (void *)m41t00
  300. },
  301. {
  302. .compatible = "st,m41t11",
  303. .data = (void *)m41t11
  304. },
  305. {
  306. .compatible = "microchip,mcp7940x",
  307. .data = (void *)mcp794xx
  308. },
  309. {
  310. .compatible = "microchip,mcp7941x",
  311. .data = (void *)mcp794xx
  312. },
  313. {
  314. .compatible = "pericom,pt7c4338",
  315. .data = (void *)ds_1307
  316. },
  317. {
  318. .compatible = "epson,rx8025",
  319. .data = (void *)rx_8025
  320. },
  321. {
  322. .compatible = "isil,isl12057",
  323. .data = (void *)ds_1337
  324. },
  325. {
  326. .compatible = "epson,rx8130",
  327. .data = (void *)rx_8130
  328. },
  329. { }
  330. };
  331. MODULE_DEVICE_TABLE(of, ds1307_of_match);
  332. #endif
  333. #ifdef CONFIG_ACPI
  334. static const struct acpi_device_id ds1307_acpi_ids[] = {
  335. { .id = "DS1307", .driver_data = ds_1307 },
  336. { .id = "DS1308", .driver_data = ds_1308 },
  337. { .id = "DS1337", .driver_data = ds_1337 },
  338. { .id = "DS1338", .driver_data = ds_1338 },
  339. { .id = "DS1339", .driver_data = ds_1339 },
  340. { .id = "DS1388", .driver_data = ds_1388 },
  341. { .id = "DS1340", .driver_data = ds_1340 },
  342. { .id = "DS1341", .driver_data = ds_1341 },
  343. { .id = "DS3231", .driver_data = ds_3231 },
  344. { .id = "M41T0", .driver_data = m41t0 },
  345. { .id = "M41T00", .driver_data = m41t00 },
  346. { .id = "M41T11", .driver_data = m41t11 },
  347. { .id = "MCP7940X", .driver_data = mcp794xx },
  348. { .id = "MCP7941X", .driver_data = mcp794xx },
  349. { .id = "PT7C4338", .driver_data = ds_1307 },
  350. { .id = "RX8025", .driver_data = rx_8025 },
  351. { .id = "ISL12057", .driver_data = ds_1337 },
  352. { .id = "RX8130", .driver_data = rx_8130 },
  353. { }
  354. };
  355. MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
  356. #endif
  357. /*
  358. * The ds1337 and ds1339 both have two alarms, but we only use the first
  359. * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
  360. * signal; ds1339 chips have only one alarm signal.
  361. */
  362. static irqreturn_t ds1307_irq(int irq, void *dev_id)
  363. {
  364. struct ds1307 *ds1307 = dev_id;
  365. struct mutex *lock = &ds1307->rtc->ops_lock;
  366. int stat, ret;
  367. mutex_lock(lock);
  368. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
  369. if (ret)
  370. goto out;
  371. if (stat & DS1337_BIT_A1I) {
  372. stat &= ~DS1337_BIT_A1I;
  373. regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
  374. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  375. DS1337_BIT_A1IE, 0);
  376. if (ret)
  377. goto out;
  378. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  379. }
  380. out:
  381. mutex_unlock(lock);
  382. return IRQ_HANDLED;
  383. }
  384. /*----------------------------------------------------------------------*/
  385. static int ds1307_get_time(struct device *dev, struct rtc_time *t)
  386. {
  387. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  388. int tmp, ret;
  389. const struct chip_desc *chip = &chips[ds1307->type];
  390. u8 regs[7];
  391. /* read the RTC date and time registers all at once */
  392. ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  393. sizeof(regs));
  394. if (ret) {
  395. dev_err(dev, "%s error %d\n", "read", ret);
  396. return ret;
  397. }
  398. dev_dbg(dev, "%s: %7ph\n", "read", regs);
  399. /* if oscillator fail bit is set, no data can be trusted */
  400. if (ds1307->type == m41t0 &&
  401. regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
  402. dev_warn_once(dev, "oscillator failed, set time!\n");
  403. return -EINVAL;
  404. }
  405. t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
  406. t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
  407. tmp = regs[DS1307_REG_HOUR] & 0x3f;
  408. t->tm_hour = bcd2bin(tmp);
  409. /* rx8130 is bit position, not BCD */
  410. if (ds1307->type == rx_8130)
  411. t->tm_wday = fls(regs[DS1307_REG_WDAY] & 0x7f);
  412. else
  413. t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
  414. t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
  415. tmp = regs[DS1307_REG_MONTH] & 0x1f;
  416. t->tm_mon = bcd2bin(tmp) - 1;
  417. t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
  418. if (regs[chip->century_reg] & chip->century_bit &&
  419. IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
  420. t->tm_year += 100;
  421. dev_dbg(dev, "%s secs=%d, mins=%d, "
  422. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  423. "read", t->tm_sec, t->tm_min,
  424. t->tm_hour, t->tm_mday,
  425. t->tm_mon, t->tm_year, t->tm_wday);
  426. return 0;
  427. }
  428. static int ds1307_set_time(struct device *dev, struct rtc_time *t)
  429. {
  430. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  431. const struct chip_desc *chip = &chips[ds1307->type];
  432. int result;
  433. int tmp;
  434. u8 regs[7];
  435. dev_dbg(dev, "%s secs=%d, mins=%d, "
  436. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  437. "write", t->tm_sec, t->tm_min,
  438. t->tm_hour, t->tm_mday,
  439. t->tm_mon, t->tm_year, t->tm_wday);
  440. if (t->tm_year < 100)
  441. return -EINVAL;
  442. #ifdef CONFIG_RTC_DRV_DS1307_CENTURY
  443. if (t->tm_year > (chip->century_bit ? 299 : 199))
  444. return -EINVAL;
  445. #else
  446. if (t->tm_year > 199)
  447. return -EINVAL;
  448. #endif
  449. regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
  450. regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
  451. regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
  452. /* rx8130 is bit position, not BCD */
  453. if (ds1307->type == rx_8130)
  454. regs[DS1307_REG_WDAY] = 1 << t->tm_wday;
  455. else
  456. regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
  457. regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
  458. regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
  459. /* assume 20YY not 19YY */
  460. tmp = t->tm_year - 100;
  461. regs[DS1307_REG_YEAR] = bin2bcd(tmp);
  462. if (chip->century_enable_bit)
  463. regs[chip->century_reg] |= chip->century_enable_bit;
  464. if (t->tm_year > 199 && chip->century_bit)
  465. regs[chip->century_reg] |= chip->century_bit;
  466. if (ds1307->type == mcp794xx) {
  467. /*
  468. * these bits were cleared when preparing the date/time
  469. * values and need to be set again before writing the
  470. * regsfer out to the device.
  471. */
  472. regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
  473. regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
  474. }
  475. dev_dbg(dev, "%s: %7ph\n", "write", regs);
  476. result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
  477. sizeof(regs));
  478. if (result) {
  479. dev_err(dev, "%s error %d\n", "write", result);
  480. return result;
  481. }
  482. return 0;
  483. }
  484. static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  485. {
  486. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  487. int ret;
  488. u8 regs[9];
  489. if (!test_bit(HAS_ALARM, &ds1307->flags))
  490. return -EINVAL;
  491. /* read all ALARM1, ALARM2, and status registers at once */
  492. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
  493. regs, sizeof(regs));
  494. if (ret) {
  495. dev_err(dev, "%s error %d\n", "alarm read", ret);
  496. return ret;
  497. }
  498. dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
  499. &regs[0], &regs[4], &regs[7]);
  500. /*
  501. * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
  502. * and that all four fields are checked matches
  503. */
  504. t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
  505. t->time.tm_min = bcd2bin(regs[1] & 0x7f);
  506. t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
  507. t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
  508. /* ... and status */
  509. t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
  510. t->pending = !!(regs[8] & DS1337_BIT_A1I);
  511. dev_dbg(dev, "%s secs=%d, mins=%d, "
  512. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  513. "alarm read", t->time.tm_sec, t->time.tm_min,
  514. t->time.tm_hour, t->time.tm_mday,
  515. t->enabled, t->pending);
  516. return 0;
  517. }
  518. static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  519. {
  520. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  521. unsigned char regs[9];
  522. u8 control, status;
  523. int ret;
  524. if (!test_bit(HAS_ALARM, &ds1307->flags))
  525. return -EINVAL;
  526. dev_dbg(dev, "%s secs=%d, mins=%d, "
  527. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  528. "alarm set", t->time.tm_sec, t->time.tm_min,
  529. t->time.tm_hour, t->time.tm_mday,
  530. t->enabled, t->pending);
  531. /* read current status of both alarms and the chip */
  532. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  533. sizeof(regs));
  534. if (ret) {
  535. dev_err(dev, "%s error %d\n", "alarm write", ret);
  536. return ret;
  537. }
  538. control = regs[7];
  539. status = regs[8];
  540. dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
  541. &regs[0], &regs[4], control, status);
  542. /* set ALARM1, using 24 hour and day-of-month modes */
  543. regs[0] = bin2bcd(t->time.tm_sec);
  544. regs[1] = bin2bcd(t->time.tm_min);
  545. regs[2] = bin2bcd(t->time.tm_hour);
  546. regs[3] = bin2bcd(t->time.tm_mday);
  547. /* set ALARM2 to non-garbage */
  548. regs[4] = 0;
  549. regs[5] = 0;
  550. regs[6] = 0;
  551. /* disable alarms */
  552. regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
  553. regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
  554. ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  555. sizeof(regs));
  556. if (ret) {
  557. dev_err(dev, "can't set alarm time\n");
  558. return ret;
  559. }
  560. /* optionally enable ALARM1 */
  561. if (t->enabled) {
  562. dev_dbg(dev, "alarm IRQ armed\n");
  563. regs[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
  564. regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
  565. }
  566. return 0;
  567. }
  568. static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
  569. {
  570. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  571. if (!test_bit(HAS_ALARM, &ds1307->flags))
  572. return -ENOTTY;
  573. return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  574. DS1337_BIT_A1IE,
  575. enabled ? DS1337_BIT_A1IE : 0);
  576. }
  577. static const struct rtc_class_ops ds13xx_rtc_ops = {
  578. .read_time = ds1307_get_time,
  579. .set_time = ds1307_set_time,
  580. .read_alarm = ds1337_read_alarm,
  581. .set_alarm = ds1337_set_alarm,
  582. .alarm_irq_enable = ds1307_alarm_irq_enable,
  583. };
  584. /*----------------------------------------------------------------------*/
  585. /*
  586. * Alarm support for rx8130 devices.
  587. */
  588. #define RX8130_REG_ALARM_MIN 0x07
  589. #define RX8130_REG_ALARM_HOUR 0x08
  590. #define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
  591. #define RX8130_REG_EXTENSION 0x0c
  592. #define RX8130_REG_EXTENSION_WADA BIT(3)
  593. #define RX8130_REG_FLAG 0x0d
  594. #define RX8130_REG_FLAG_AF BIT(3)
  595. #define RX8130_REG_CONTROL0 0x0e
  596. #define RX8130_REG_CONTROL0_AIE BIT(3)
  597. static irqreturn_t rx8130_irq(int irq, void *dev_id)
  598. {
  599. struct ds1307 *ds1307 = dev_id;
  600. struct mutex *lock = &ds1307->rtc->ops_lock;
  601. u8 ctl[3];
  602. int ret;
  603. mutex_lock(lock);
  604. /* Read control registers. */
  605. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  606. sizeof(ctl));
  607. if (ret < 0)
  608. goto out;
  609. if (!(ctl[1] & RX8130_REG_FLAG_AF))
  610. goto out;
  611. ctl[1] &= ~RX8130_REG_FLAG_AF;
  612. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  613. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  614. sizeof(ctl));
  615. if (ret < 0)
  616. goto out;
  617. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  618. out:
  619. mutex_unlock(lock);
  620. return IRQ_HANDLED;
  621. }
  622. static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  623. {
  624. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  625. u8 ald[3], ctl[3];
  626. int ret;
  627. if (!test_bit(HAS_ALARM, &ds1307->flags))
  628. return -EINVAL;
  629. /* Read alarm registers. */
  630. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  631. sizeof(ald));
  632. if (ret < 0)
  633. return ret;
  634. /* Read control registers. */
  635. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  636. sizeof(ctl));
  637. if (ret < 0)
  638. return ret;
  639. t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
  640. t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
  641. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  642. t->time.tm_sec = -1;
  643. t->time.tm_min = bcd2bin(ald[0] & 0x7f);
  644. t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
  645. t->time.tm_wday = -1;
  646. t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
  647. t->time.tm_mon = -1;
  648. t->time.tm_year = -1;
  649. t->time.tm_yday = -1;
  650. t->time.tm_isdst = -1;
  651. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
  652. __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  653. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
  654. return 0;
  655. }
  656. static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  657. {
  658. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  659. u8 ald[3], ctl[3];
  660. int ret;
  661. if (!test_bit(HAS_ALARM, &ds1307->flags))
  662. return -EINVAL;
  663. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  664. "enabled=%d pending=%d\n", __func__,
  665. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  666. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  667. t->enabled, t->pending);
  668. /* Read control registers. */
  669. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  670. sizeof(ctl));
  671. if (ret < 0)
  672. return ret;
  673. ctl[0] &= RX8130_REG_EXTENSION_WADA;
  674. ctl[1] &= ~RX8130_REG_FLAG_AF;
  675. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  676. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  677. sizeof(ctl));
  678. if (ret < 0)
  679. return ret;
  680. /* Hardware alarm precision is 1 minute! */
  681. ald[0] = bin2bcd(t->time.tm_min);
  682. ald[1] = bin2bcd(t->time.tm_hour);
  683. ald[2] = bin2bcd(t->time.tm_mday);
  684. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  685. sizeof(ald));
  686. if (ret < 0)
  687. return ret;
  688. if (!t->enabled)
  689. return 0;
  690. ctl[2] |= RX8130_REG_CONTROL0_AIE;
  691. return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, ctl[2]);
  692. }
  693. static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
  694. {
  695. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  696. int ret, reg;
  697. if (!test_bit(HAS_ALARM, &ds1307->flags))
  698. return -EINVAL;
  699. ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
  700. if (ret < 0)
  701. return ret;
  702. if (enabled)
  703. reg |= RX8130_REG_CONTROL0_AIE;
  704. else
  705. reg &= ~RX8130_REG_CONTROL0_AIE;
  706. return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
  707. }
  708. /*----------------------------------------------------------------------*/
  709. /*
  710. * Alarm support for mcp794xx devices.
  711. */
  712. #define MCP794XX_REG_CONTROL 0x07
  713. # define MCP794XX_BIT_ALM0_EN 0x10
  714. # define MCP794XX_BIT_ALM1_EN 0x20
  715. #define MCP794XX_REG_ALARM0_BASE 0x0a
  716. #define MCP794XX_REG_ALARM0_CTRL 0x0d
  717. #define MCP794XX_REG_ALARM1_BASE 0x11
  718. #define MCP794XX_REG_ALARM1_CTRL 0x14
  719. # define MCP794XX_BIT_ALMX_IF BIT(3)
  720. # define MCP794XX_BIT_ALMX_C0 BIT(4)
  721. # define MCP794XX_BIT_ALMX_C1 BIT(5)
  722. # define MCP794XX_BIT_ALMX_C2 BIT(6)
  723. # define MCP794XX_BIT_ALMX_POL BIT(7)
  724. # define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
  725. MCP794XX_BIT_ALMX_C1 | \
  726. MCP794XX_BIT_ALMX_C2)
  727. static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
  728. {
  729. struct ds1307 *ds1307 = dev_id;
  730. struct mutex *lock = &ds1307->rtc->ops_lock;
  731. int reg, ret;
  732. mutex_lock(lock);
  733. /* Check and clear alarm 0 interrupt flag. */
  734. ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
  735. if (ret)
  736. goto out;
  737. if (!(reg & MCP794XX_BIT_ALMX_IF))
  738. goto out;
  739. reg &= ~MCP794XX_BIT_ALMX_IF;
  740. ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
  741. if (ret)
  742. goto out;
  743. /* Disable alarm 0. */
  744. ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  745. MCP794XX_BIT_ALM0_EN, 0);
  746. if (ret)
  747. goto out;
  748. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  749. out:
  750. mutex_unlock(lock);
  751. return IRQ_HANDLED;
  752. }
  753. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  754. {
  755. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  756. u8 regs[10];
  757. int ret;
  758. if (!test_bit(HAS_ALARM, &ds1307->flags))
  759. return -EINVAL;
  760. /* Read control and alarm 0 registers. */
  761. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  762. sizeof(regs));
  763. if (ret)
  764. return ret;
  765. t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
  766. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  767. t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
  768. t->time.tm_min = bcd2bin(regs[4] & 0x7f);
  769. t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
  770. t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
  771. t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
  772. t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
  773. t->time.tm_year = -1;
  774. t->time.tm_yday = -1;
  775. t->time.tm_isdst = -1;
  776. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  777. "enabled=%d polarity=%d irq=%d match=%lu\n", __func__,
  778. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  779. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
  780. !!(regs[6] & MCP794XX_BIT_ALMX_POL),
  781. !!(regs[6] & MCP794XX_BIT_ALMX_IF),
  782. (regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
  783. return 0;
  784. }
  785. /*
  786. * We may have a random RTC weekday, therefore calculate alarm weekday based
  787. * on current weekday we read from the RTC timekeeping regs
  788. */
  789. static int mcp794xx_alm_weekday(struct device *dev, struct rtc_time *tm_alarm)
  790. {
  791. struct rtc_time tm_now;
  792. int days_now, days_alarm, ret;
  793. ret = ds1307_get_time(dev, &tm_now);
  794. if (ret)
  795. return ret;
  796. days_now = div_s64(rtc_tm_to_time64(&tm_now), 24 * 60 * 60);
  797. days_alarm = div_s64(rtc_tm_to_time64(tm_alarm), 24 * 60 * 60);
  798. return (tm_now.tm_wday + days_alarm - days_now) % 7 + 1;
  799. }
  800. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  801. {
  802. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  803. unsigned char regs[10];
  804. int wday, ret;
  805. if (!test_bit(HAS_ALARM, &ds1307->flags))
  806. return -EINVAL;
  807. wday = mcp794xx_alm_weekday(dev, &t->time);
  808. if (wday < 0)
  809. return wday;
  810. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  811. "enabled=%d pending=%d\n", __func__,
  812. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  813. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  814. t->enabled, t->pending);
  815. /* Read control and alarm 0 registers. */
  816. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  817. sizeof(regs));
  818. if (ret)
  819. return ret;
  820. /* Set alarm 0, using 24-hour and day-of-month modes. */
  821. regs[3] = bin2bcd(t->time.tm_sec);
  822. regs[4] = bin2bcd(t->time.tm_min);
  823. regs[5] = bin2bcd(t->time.tm_hour);
  824. regs[6] = wday;
  825. regs[7] = bin2bcd(t->time.tm_mday);
  826. regs[8] = bin2bcd(t->time.tm_mon + 1);
  827. /* Clear the alarm 0 interrupt flag. */
  828. regs[6] &= ~MCP794XX_BIT_ALMX_IF;
  829. /* Set alarm match: second, minute, hour, day, date, month. */
  830. regs[6] |= MCP794XX_MSK_ALMX_MATCH;
  831. /* Disable interrupt. We will not enable until completely programmed */
  832. regs[0] &= ~MCP794XX_BIT_ALM0_EN;
  833. ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  834. sizeof(regs));
  835. if (ret)
  836. return ret;
  837. if (!t->enabled)
  838. return 0;
  839. regs[0] |= MCP794XX_BIT_ALM0_EN;
  840. return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
  841. }
  842. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
  843. {
  844. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  845. if (!test_bit(HAS_ALARM, &ds1307->flags))
  846. return -EINVAL;
  847. return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  848. MCP794XX_BIT_ALM0_EN,
  849. enabled ? MCP794XX_BIT_ALM0_EN : 0);
  850. }
  851. /*----------------------------------------------------------------------*/
  852. static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
  853. size_t bytes)
  854. {
  855. struct ds1307 *ds1307 = priv;
  856. const struct chip_desc *chip = &chips[ds1307->type];
  857. return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
  858. val, bytes);
  859. }
  860. static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
  861. size_t bytes)
  862. {
  863. struct ds1307 *ds1307 = priv;
  864. const struct chip_desc *chip = &chips[ds1307->type];
  865. return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
  866. val, bytes);
  867. }
  868. /*----------------------------------------------------------------------*/
  869. static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
  870. u32 ohms, bool diode)
  871. {
  872. u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
  873. DS1307_TRICKLE_CHARGER_NO_DIODE;
  874. switch (ohms) {
  875. case 250:
  876. setup |= DS1307_TRICKLE_CHARGER_250_OHM;
  877. break;
  878. case 2000:
  879. setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
  880. break;
  881. case 4000:
  882. setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
  883. break;
  884. default:
  885. dev_warn(ds1307->dev,
  886. "Unsupported ohm value %u in dt\n", ohms);
  887. return 0;
  888. }
  889. return setup;
  890. }
  891. static u8 ds1307_trickle_init(struct ds1307 *ds1307,
  892. const struct chip_desc *chip)
  893. {
  894. u32 ohms;
  895. bool diode = true;
  896. if (!chip->do_trickle_setup)
  897. return 0;
  898. if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
  899. &ohms))
  900. return 0;
  901. if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
  902. diode = false;
  903. return chip->do_trickle_setup(ds1307, ohms, diode);
  904. }
  905. /*----------------------------------------------------------------------*/
  906. #if IS_REACHABLE(CONFIG_HWMON)
  907. /*
  908. * Temperature sensor support for ds3231 devices.
  909. */
  910. #define DS3231_REG_TEMPERATURE 0x11
  911. /*
  912. * A user-initiated temperature conversion is not started by this function,
  913. * so the temperature is updated once every 64 seconds.
  914. */
  915. static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
  916. {
  917. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  918. u8 temp_buf[2];
  919. s16 temp;
  920. int ret;
  921. ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
  922. temp_buf, sizeof(temp_buf));
  923. if (ret)
  924. return ret;
  925. /*
  926. * Temperature is represented as a 10-bit code with a resolution of
  927. * 0.25 degree celsius and encoded in two's complement format.
  928. */
  929. temp = (temp_buf[0] << 8) | temp_buf[1];
  930. temp >>= 6;
  931. *mC = temp * 250;
  932. return 0;
  933. }
  934. static ssize_t ds3231_hwmon_show_temp(struct device *dev,
  935. struct device_attribute *attr, char *buf)
  936. {
  937. int ret;
  938. s32 temp;
  939. ret = ds3231_hwmon_read_temp(dev, &temp);
  940. if (ret)
  941. return ret;
  942. return sprintf(buf, "%d\n", temp);
  943. }
  944. static SENSOR_DEVICE_ATTR(temp1_input, 0444, ds3231_hwmon_show_temp,
  945. NULL, 0);
  946. static struct attribute *ds3231_hwmon_attrs[] = {
  947. &sensor_dev_attr_temp1_input.dev_attr.attr,
  948. NULL,
  949. };
  950. ATTRIBUTE_GROUPS(ds3231_hwmon);
  951. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  952. {
  953. struct device *dev;
  954. if (ds1307->type != ds_3231)
  955. return;
  956. dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
  957. ds1307,
  958. ds3231_hwmon_groups);
  959. if (IS_ERR(dev)) {
  960. dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
  961. PTR_ERR(dev));
  962. }
  963. }
  964. #else
  965. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  966. {
  967. }
  968. #endif /* CONFIG_RTC_DRV_DS1307_HWMON */
  969. /*----------------------------------------------------------------------*/
  970. /*
  971. * Square-wave output support for DS3231
  972. * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
  973. */
  974. #ifdef CONFIG_COMMON_CLK
  975. enum {
  976. DS3231_CLK_SQW = 0,
  977. DS3231_CLK_32KHZ,
  978. };
  979. #define clk_sqw_to_ds1307(clk) \
  980. container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
  981. #define clk_32khz_to_ds1307(clk) \
  982. container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
  983. static int ds3231_clk_sqw_rates[] = {
  984. 1,
  985. 1024,
  986. 4096,
  987. 8192,
  988. };
  989. static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
  990. {
  991. struct mutex *lock = &ds1307->rtc->ops_lock;
  992. int ret;
  993. mutex_lock(lock);
  994. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  995. mask, value);
  996. mutex_unlock(lock);
  997. return ret;
  998. }
  999. static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
  1000. unsigned long parent_rate)
  1001. {
  1002. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1003. int control, ret;
  1004. int rate_sel = 0;
  1005. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  1006. if (ret)
  1007. return ret;
  1008. if (control & DS1337_BIT_RS1)
  1009. rate_sel += 1;
  1010. if (control & DS1337_BIT_RS2)
  1011. rate_sel += 2;
  1012. return ds3231_clk_sqw_rates[rate_sel];
  1013. }
  1014. static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
  1015. unsigned long *prate)
  1016. {
  1017. int i;
  1018. for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
  1019. if (ds3231_clk_sqw_rates[i] <= rate)
  1020. return ds3231_clk_sqw_rates[i];
  1021. }
  1022. return 0;
  1023. }
  1024. static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
  1025. unsigned long parent_rate)
  1026. {
  1027. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1028. int control = 0;
  1029. int rate_sel;
  1030. for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
  1031. rate_sel++) {
  1032. if (ds3231_clk_sqw_rates[rate_sel] == rate)
  1033. break;
  1034. }
  1035. if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
  1036. return -EINVAL;
  1037. if (rate_sel & 1)
  1038. control |= DS1337_BIT_RS1;
  1039. if (rate_sel & 2)
  1040. control |= DS1337_BIT_RS2;
  1041. return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
  1042. control);
  1043. }
  1044. static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
  1045. {
  1046. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1047. return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
  1048. }
  1049. static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
  1050. {
  1051. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1052. ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
  1053. }
  1054. static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
  1055. {
  1056. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1057. int control, ret;
  1058. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  1059. if (ret)
  1060. return ret;
  1061. return !(control & DS1337_BIT_INTCN);
  1062. }
  1063. static const struct clk_ops ds3231_clk_sqw_ops = {
  1064. .prepare = ds3231_clk_sqw_prepare,
  1065. .unprepare = ds3231_clk_sqw_unprepare,
  1066. .is_prepared = ds3231_clk_sqw_is_prepared,
  1067. .recalc_rate = ds3231_clk_sqw_recalc_rate,
  1068. .round_rate = ds3231_clk_sqw_round_rate,
  1069. .set_rate = ds3231_clk_sqw_set_rate,
  1070. };
  1071. static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
  1072. unsigned long parent_rate)
  1073. {
  1074. return 32768;
  1075. }
  1076. static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
  1077. {
  1078. struct mutex *lock = &ds1307->rtc->ops_lock;
  1079. int ret;
  1080. mutex_lock(lock);
  1081. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
  1082. DS3231_BIT_EN32KHZ,
  1083. enable ? DS3231_BIT_EN32KHZ : 0);
  1084. mutex_unlock(lock);
  1085. return ret;
  1086. }
  1087. static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
  1088. {
  1089. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1090. return ds3231_clk_32khz_control(ds1307, true);
  1091. }
  1092. static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
  1093. {
  1094. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1095. ds3231_clk_32khz_control(ds1307, false);
  1096. }
  1097. static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
  1098. {
  1099. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1100. int status, ret;
  1101. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
  1102. if (ret)
  1103. return ret;
  1104. return !!(status & DS3231_BIT_EN32KHZ);
  1105. }
  1106. static const struct clk_ops ds3231_clk_32khz_ops = {
  1107. .prepare = ds3231_clk_32khz_prepare,
  1108. .unprepare = ds3231_clk_32khz_unprepare,
  1109. .is_prepared = ds3231_clk_32khz_is_prepared,
  1110. .recalc_rate = ds3231_clk_32khz_recalc_rate,
  1111. };
  1112. static struct clk_init_data ds3231_clks_init[] = {
  1113. [DS3231_CLK_SQW] = {
  1114. .name = "ds3231_clk_sqw",
  1115. .ops = &ds3231_clk_sqw_ops,
  1116. },
  1117. [DS3231_CLK_32KHZ] = {
  1118. .name = "ds3231_clk_32khz",
  1119. .ops = &ds3231_clk_32khz_ops,
  1120. },
  1121. };
  1122. static int ds3231_clks_register(struct ds1307 *ds1307)
  1123. {
  1124. struct device_node *node = ds1307->dev->of_node;
  1125. struct clk_onecell_data *onecell;
  1126. int i;
  1127. onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
  1128. if (!onecell)
  1129. return -ENOMEM;
  1130. onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
  1131. onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
  1132. sizeof(onecell->clks[0]), GFP_KERNEL);
  1133. if (!onecell->clks)
  1134. return -ENOMEM;
  1135. for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
  1136. struct clk_init_data init = ds3231_clks_init[i];
  1137. /*
  1138. * Interrupt signal due to alarm conditions and square-wave
  1139. * output share same pin, so don't initialize both.
  1140. */
  1141. if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
  1142. continue;
  1143. /* optional override of the clockname */
  1144. of_property_read_string_index(node, "clock-output-names", i,
  1145. &init.name);
  1146. ds1307->clks[i].init = &init;
  1147. onecell->clks[i] = devm_clk_register(ds1307->dev,
  1148. &ds1307->clks[i]);
  1149. if (IS_ERR(onecell->clks[i]))
  1150. return PTR_ERR(onecell->clks[i]);
  1151. }
  1152. if (!node)
  1153. return 0;
  1154. of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
  1155. return 0;
  1156. }
  1157. static void ds1307_clks_register(struct ds1307 *ds1307)
  1158. {
  1159. int ret;
  1160. if (ds1307->type != ds_3231)
  1161. return;
  1162. ret = ds3231_clks_register(ds1307);
  1163. if (ret) {
  1164. dev_warn(ds1307->dev, "unable to register clock device %d\n",
  1165. ret);
  1166. }
  1167. }
  1168. #else
  1169. static void ds1307_clks_register(struct ds1307 *ds1307)
  1170. {
  1171. }
  1172. #endif /* CONFIG_COMMON_CLK */
  1173. static const struct regmap_config regmap_config = {
  1174. .reg_bits = 8,
  1175. .val_bits = 8,
  1176. };
  1177. static int ds1307_probe(struct i2c_client *client,
  1178. const struct i2c_device_id *id)
  1179. {
  1180. struct ds1307 *ds1307;
  1181. int err = -ENODEV;
  1182. int tmp;
  1183. const struct chip_desc *chip;
  1184. bool want_irq;
  1185. bool ds1307_can_wakeup_device = false;
  1186. unsigned char regs[8];
  1187. struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
  1188. u8 trickle_charger_setup = 0;
  1189. ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
  1190. if (!ds1307)
  1191. return -ENOMEM;
  1192. dev_set_drvdata(&client->dev, ds1307);
  1193. ds1307->dev = &client->dev;
  1194. ds1307->name = client->name;
  1195. ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
  1196. if (IS_ERR(ds1307->regmap)) {
  1197. dev_err(ds1307->dev, "regmap allocation failed\n");
  1198. return PTR_ERR(ds1307->regmap);
  1199. }
  1200. i2c_set_clientdata(client, ds1307);
  1201. if (client->dev.of_node) {
  1202. ds1307->type = (enum ds_type)
  1203. of_device_get_match_data(&client->dev);
  1204. chip = &chips[ds1307->type];
  1205. } else if (id) {
  1206. chip = &chips[id->driver_data];
  1207. ds1307->type = id->driver_data;
  1208. } else {
  1209. const struct acpi_device_id *acpi_id;
  1210. acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
  1211. ds1307->dev);
  1212. if (!acpi_id)
  1213. return -ENODEV;
  1214. chip = &chips[acpi_id->driver_data];
  1215. ds1307->type = acpi_id->driver_data;
  1216. }
  1217. want_irq = client->irq > 0 && chip->alarm;
  1218. if (!pdata)
  1219. trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
  1220. else if (pdata->trickle_charger_setup)
  1221. trickle_charger_setup = pdata->trickle_charger_setup;
  1222. if (trickle_charger_setup && chip->trickle_charger_reg) {
  1223. trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
  1224. dev_dbg(ds1307->dev,
  1225. "writing trickle charger info 0x%x to 0x%x\n",
  1226. trickle_charger_setup, chip->trickle_charger_reg);
  1227. regmap_write(ds1307->regmap, chip->trickle_charger_reg,
  1228. trickle_charger_setup);
  1229. }
  1230. #ifdef CONFIG_OF
  1231. /*
  1232. * For devices with no IRQ directly connected to the SoC, the RTC chip
  1233. * can be forced as a wakeup source by stating that explicitly in
  1234. * the device's .dts file using the "wakeup-source" boolean property.
  1235. * If the "wakeup-source" property is set, don't request an IRQ.
  1236. * This will guarantee the 'wakealarm' sysfs entry is available on the device,
  1237. * if supported by the RTC.
  1238. */
  1239. if (chip->alarm && of_property_read_bool(client->dev.of_node,
  1240. "wakeup-source"))
  1241. ds1307_can_wakeup_device = true;
  1242. #endif
  1243. switch (ds1307->type) {
  1244. case ds_1337:
  1245. case ds_1339:
  1246. case ds_1341:
  1247. case ds_3231:
  1248. /* get registers that the "rtc" read below won't read... */
  1249. err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
  1250. regs, 2);
  1251. if (err) {
  1252. dev_dbg(ds1307->dev, "read error %d\n", err);
  1253. goto exit;
  1254. }
  1255. /* oscillator off? turn it on, so clock can tick. */
  1256. if (regs[0] & DS1337_BIT_nEOSC)
  1257. regs[0] &= ~DS1337_BIT_nEOSC;
  1258. /*
  1259. * Using IRQ or defined as wakeup-source?
  1260. * Disable the square wave and both alarms.
  1261. * For some variants, be sure alarms can trigger when we're
  1262. * running on Vbackup (BBSQI/BBSQW)
  1263. */
  1264. if (want_irq || ds1307_can_wakeup_device) {
  1265. regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
  1266. regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
  1267. }
  1268. regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
  1269. regs[0]);
  1270. /* oscillator fault? clear flag, and warn */
  1271. if (regs[1] & DS1337_BIT_OSF) {
  1272. regmap_write(ds1307->regmap, DS1337_REG_STATUS,
  1273. regs[1] & ~DS1337_BIT_OSF);
  1274. dev_warn(ds1307->dev, "SET TIME!\n");
  1275. }
  1276. break;
  1277. case rx_8025:
  1278. err = regmap_bulk_read(ds1307->regmap,
  1279. RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
  1280. if (err) {
  1281. dev_dbg(ds1307->dev, "read error %d\n", err);
  1282. goto exit;
  1283. }
  1284. /* oscillator off? turn it on, so clock can tick. */
  1285. if (!(regs[1] & RX8025_BIT_XST)) {
  1286. regs[1] |= RX8025_BIT_XST;
  1287. regmap_write(ds1307->regmap,
  1288. RX8025_REG_CTRL2 << 4 | 0x08,
  1289. regs[1]);
  1290. dev_warn(ds1307->dev,
  1291. "oscillator stop detected - SET TIME!\n");
  1292. }
  1293. if (regs[1] & RX8025_BIT_PON) {
  1294. regs[1] &= ~RX8025_BIT_PON;
  1295. regmap_write(ds1307->regmap,
  1296. RX8025_REG_CTRL2 << 4 | 0x08,
  1297. regs[1]);
  1298. dev_warn(ds1307->dev, "power-on detected\n");
  1299. }
  1300. if (regs[1] & RX8025_BIT_VDET) {
  1301. regs[1] &= ~RX8025_BIT_VDET;
  1302. regmap_write(ds1307->regmap,
  1303. RX8025_REG_CTRL2 << 4 | 0x08,
  1304. regs[1]);
  1305. dev_warn(ds1307->dev, "voltage drop detected\n");
  1306. }
  1307. /* make sure we are running in 24hour mode */
  1308. if (!(regs[0] & RX8025_BIT_2412)) {
  1309. u8 hour;
  1310. /* switch to 24 hour mode */
  1311. regmap_write(ds1307->regmap,
  1312. RX8025_REG_CTRL1 << 4 | 0x08,
  1313. regs[0] | RX8025_BIT_2412);
  1314. err = regmap_bulk_read(ds1307->regmap,
  1315. RX8025_REG_CTRL1 << 4 | 0x08,
  1316. regs, 2);
  1317. if (err) {
  1318. dev_dbg(ds1307->dev, "read error %d\n", err);
  1319. goto exit;
  1320. }
  1321. /* correct hour */
  1322. hour = bcd2bin(regs[DS1307_REG_HOUR]);
  1323. if (hour == 12)
  1324. hour = 0;
  1325. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1326. hour += 12;
  1327. regmap_write(ds1307->regmap,
  1328. DS1307_REG_HOUR << 4 | 0x08, hour);
  1329. }
  1330. break;
  1331. default:
  1332. break;
  1333. }
  1334. read_rtc:
  1335. /* read RTC registers */
  1336. err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  1337. sizeof(regs));
  1338. if (err) {
  1339. dev_dbg(ds1307->dev, "read error %d\n", err);
  1340. goto exit;
  1341. }
  1342. /*
  1343. * minimal sanity checking; some chips (like DS1340) don't
  1344. * specify the extra bits as must-be-zero, but there are
  1345. * still a few values that are clearly out-of-range.
  1346. */
  1347. tmp = regs[DS1307_REG_SECS];
  1348. switch (ds1307->type) {
  1349. case ds_1307:
  1350. case m41t0:
  1351. case m41t00:
  1352. case m41t11:
  1353. /* clock halted? turn it on, so clock can tick. */
  1354. if (tmp & DS1307_BIT_CH) {
  1355. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1356. dev_warn(ds1307->dev, "SET TIME!\n");
  1357. goto read_rtc;
  1358. }
  1359. break;
  1360. case ds_1308:
  1361. case ds_1338:
  1362. /* clock halted? turn it on, so clock can tick. */
  1363. if (tmp & DS1307_BIT_CH)
  1364. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1365. /* oscillator fault? clear flag, and warn */
  1366. if (regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
  1367. regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
  1368. regs[DS1307_REG_CONTROL] &
  1369. ~DS1338_BIT_OSF);
  1370. dev_warn(ds1307->dev, "SET TIME!\n");
  1371. goto read_rtc;
  1372. }
  1373. break;
  1374. case ds_1340:
  1375. /* clock halted? turn it on, so clock can tick. */
  1376. if (tmp & DS1340_BIT_nEOSC)
  1377. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1378. err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
  1379. if (err) {
  1380. dev_dbg(ds1307->dev, "read error %d\n", err);
  1381. goto exit;
  1382. }
  1383. /* oscillator fault? clear flag, and warn */
  1384. if (tmp & DS1340_BIT_OSF) {
  1385. regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
  1386. dev_warn(ds1307->dev, "SET TIME!\n");
  1387. }
  1388. break;
  1389. case mcp794xx:
  1390. /* make sure that the backup battery is enabled */
  1391. if (!(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
  1392. regmap_write(ds1307->regmap, DS1307_REG_WDAY,
  1393. regs[DS1307_REG_WDAY] |
  1394. MCP794XX_BIT_VBATEN);
  1395. }
  1396. /* clock halted? turn it on, so clock can tick. */
  1397. if (!(tmp & MCP794XX_BIT_ST)) {
  1398. regmap_write(ds1307->regmap, DS1307_REG_SECS,
  1399. MCP794XX_BIT_ST);
  1400. dev_warn(ds1307->dev, "SET TIME!\n");
  1401. goto read_rtc;
  1402. }
  1403. break;
  1404. default:
  1405. break;
  1406. }
  1407. tmp = regs[DS1307_REG_HOUR];
  1408. switch (ds1307->type) {
  1409. case ds_1340:
  1410. case m41t0:
  1411. case m41t00:
  1412. case m41t11:
  1413. /*
  1414. * NOTE: ignores century bits; fix before deploying
  1415. * systems that will run through year 2100.
  1416. */
  1417. break;
  1418. case rx_8025:
  1419. break;
  1420. default:
  1421. if (!(tmp & DS1307_BIT_12HR))
  1422. break;
  1423. /*
  1424. * Be sure we're in 24 hour mode. Multi-master systems
  1425. * take note...
  1426. */
  1427. tmp = bcd2bin(tmp & 0x1f);
  1428. if (tmp == 12)
  1429. tmp = 0;
  1430. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1431. tmp += 12;
  1432. regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
  1433. bin2bcd(tmp));
  1434. }
  1435. if (want_irq || ds1307_can_wakeup_device) {
  1436. device_set_wakeup_capable(ds1307->dev, true);
  1437. set_bit(HAS_ALARM, &ds1307->flags);
  1438. }
  1439. ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
  1440. if (IS_ERR(ds1307->rtc))
  1441. return PTR_ERR(ds1307->rtc);
  1442. if (ds1307_can_wakeup_device && !want_irq) {
  1443. dev_info(ds1307->dev,
  1444. "'wakeup-source' is set, request for an IRQ is disabled!\n");
  1445. /* We cannot support UIE mode if we do not have an IRQ line */
  1446. ds1307->rtc->uie_unsupported = 1;
  1447. }
  1448. if (want_irq) {
  1449. err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
  1450. chip->irq_handler ?: ds1307_irq,
  1451. IRQF_SHARED | IRQF_ONESHOT,
  1452. ds1307->name, ds1307);
  1453. if (err) {
  1454. client->irq = 0;
  1455. device_set_wakeup_capable(ds1307->dev, false);
  1456. clear_bit(HAS_ALARM, &ds1307->flags);
  1457. dev_err(ds1307->dev, "unable to request IRQ!\n");
  1458. } else {
  1459. dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
  1460. }
  1461. }
  1462. ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
  1463. err = rtc_register_device(ds1307->rtc);
  1464. if (err)
  1465. return err;
  1466. if (chip->nvram_size) {
  1467. struct nvmem_config nvmem_cfg = {
  1468. .name = "ds1307_nvram",
  1469. .word_size = 1,
  1470. .stride = 1,
  1471. .size = chip->nvram_size,
  1472. .reg_read = ds1307_nvram_read,
  1473. .reg_write = ds1307_nvram_write,
  1474. .priv = ds1307,
  1475. };
  1476. ds1307->rtc->nvram_old_abi = true;
  1477. rtc_nvmem_register(ds1307->rtc, &nvmem_cfg);
  1478. }
  1479. ds1307_hwmon_register(ds1307);
  1480. ds1307_clks_register(ds1307);
  1481. return 0;
  1482. exit:
  1483. return err;
  1484. }
  1485. static struct i2c_driver ds1307_driver = {
  1486. .driver = {
  1487. .name = "rtc-ds1307",
  1488. .of_match_table = of_match_ptr(ds1307_of_match),
  1489. .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
  1490. },
  1491. .probe = ds1307_probe,
  1492. .id_table = ds1307_id,
  1493. };
  1494. module_i2c_driver(ds1307_driver);
  1495. MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
  1496. MODULE_LICENSE("GPL");