vmx.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * tools/testing/selftests/kvm/include/vmx.h
  3. *
  4. * Copyright (C) 2018, Google LLC.
  5. *
  6. * This work is licensed under the terms of the GNU GPL, version 2.
  7. *
  8. */
  9. #ifndef SELFTEST_KVM_VMX_H
  10. #define SELFTEST_KVM_VMX_H
  11. #include <stdint.h>
  12. #include "x86.h"
  13. #define CPUID_VMX_BIT 5
  14. #define CPUID_VMX (1 << 5)
  15. /*
  16. * Definitions of Primary Processor-Based VM-Execution Controls.
  17. */
  18. #define CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
  19. #define CPU_BASED_USE_TSC_OFFSETING 0x00000008
  20. #define CPU_BASED_HLT_EXITING 0x00000080
  21. #define CPU_BASED_INVLPG_EXITING 0x00000200
  22. #define CPU_BASED_MWAIT_EXITING 0x00000400
  23. #define CPU_BASED_RDPMC_EXITING 0x00000800
  24. #define CPU_BASED_RDTSC_EXITING 0x00001000
  25. #define CPU_BASED_CR3_LOAD_EXITING 0x00008000
  26. #define CPU_BASED_CR3_STORE_EXITING 0x00010000
  27. #define CPU_BASED_CR8_LOAD_EXITING 0x00080000
  28. #define CPU_BASED_CR8_STORE_EXITING 0x00100000
  29. #define CPU_BASED_TPR_SHADOW 0x00200000
  30. #define CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
  31. #define CPU_BASED_MOV_DR_EXITING 0x00800000
  32. #define CPU_BASED_UNCOND_IO_EXITING 0x01000000
  33. #define CPU_BASED_USE_IO_BITMAPS 0x02000000
  34. #define CPU_BASED_MONITOR_TRAP 0x08000000
  35. #define CPU_BASED_USE_MSR_BITMAPS 0x10000000
  36. #define CPU_BASED_MONITOR_EXITING 0x20000000
  37. #define CPU_BASED_PAUSE_EXITING 0x40000000
  38. #define CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
  39. #define CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x0401e172
  40. /*
  41. * Definitions of Secondary Processor-Based VM-Execution Controls.
  42. */
  43. #define SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
  44. #define SECONDARY_EXEC_ENABLE_EPT 0x00000002
  45. #define SECONDARY_EXEC_DESC 0x00000004
  46. #define SECONDARY_EXEC_RDTSCP 0x00000008
  47. #define SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
  48. #define SECONDARY_EXEC_ENABLE_VPID 0x00000020
  49. #define SECONDARY_EXEC_WBINVD_EXITING 0x00000040
  50. #define SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
  51. #define SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
  52. #define SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
  53. #define SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
  54. #define SECONDARY_EXEC_RDRAND_EXITING 0x00000800
  55. #define SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
  56. #define SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000
  57. #define SECONDARY_EXEC_SHADOW_VMCS 0x00004000
  58. #define SECONDARY_EXEC_RDSEED_EXITING 0x00010000
  59. #define SECONDARY_EXEC_ENABLE_PML 0x00020000
  60. #define SECONDARY_EPT_VE 0x00040000
  61. #define SECONDARY_ENABLE_XSAV_RESTORE 0x00100000
  62. #define SECONDARY_EXEC_TSC_SCALING 0x02000000
  63. #define PIN_BASED_EXT_INTR_MASK 0x00000001
  64. #define PIN_BASED_NMI_EXITING 0x00000008
  65. #define PIN_BASED_VIRTUAL_NMIS 0x00000020
  66. #define PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040
  67. #define PIN_BASED_POSTED_INTR 0x00000080
  68. #define PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x00000016
  69. #define VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
  70. #define VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
  71. #define VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
  72. #define VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
  73. #define VM_EXIT_SAVE_IA32_PAT 0x00040000
  74. #define VM_EXIT_LOAD_IA32_PAT 0x00080000
  75. #define VM_EXIT_SAVE_IA32_EFER 0x00100000
  76. #define VM_EXIT_LOAD_IA32_EFER 0x00200000
  77. #define VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
  78. #define VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR 0x00036dff
  79. #define VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
  80. #define VM_ENTRY_IA32E_MODE 0x00000200
  81. #define VM_ENTRY_SMM 0x00000400
  82. #define VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
  83. #define VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
  84. #define VM_ENTRY_LOAD_IA32_PAT 0x00004000
  85. #define VM_ENTRY_LOAD_IA32_EFER 0x00008000
  86. #define VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR 0x000011ff
  87. #define VMX_MISC_PREEMPTION_TIMER_RATE_MASK 0x0000001f
  88. #define VMX_MISC_SAVE_EFER_LMA 0x00000020
  89. #define EXIT_REASON_FAILED_VMENTRY 0x80000000
  90. #define EXIT_REASON_EXCEPTION_NMI 0
  91. #define EXIT_REASON_EXTERNAL_INTERRUPT 1
  92. #define EXIT_REASON_TRIPLE_FAULT 2
  93. #define EXIT_REASON_PENDING_INTERRUPT 7
  94. #define EXIT_REASON_NMI_WINDOW 8
  95. #define EXIT_REASON_TASK_SWITCH 9
  96. #define EXIT_REASON_CPUID 10
  97. #define EXIT_REASON_HLT 12
  98. #define EXIT_REASON_INVD 13
  99. #define EXIT_REASON_INVLPG 14
  100. #define EXIT_REASON_RDPMC 15
  101. #define EXIT_REASON_RDTSC 16
  102. #define EXIT_REASON_VMCALL 18
  103. #define EXIT_REASON_VMCLEAR 19
  104. #define EXIT_REASON_VMLAUNCH 20
  105. #define EXIT_REASON_VMPTRLD 21
  106. #define EXIT_REASON_VMPTRST 22
  107. #define EXIT_REASON_VMREAD 23
  108. #define EXIT_REASON_VMRESUME 24
  109. #define EXIT_REASON_VMWRITE 25
  110. #define EXIT_REASON_VMOFF 26
  111. #define EXIT_REASON_VMON 27
  112. #define EXIT_REASON_CR_ACCESS 28
  113. #define EXIT_REASON_DR_ACCESS 29
  114. #define EXIT_REASON_IO_INSTRUCTION 30
  115. #define EXIT_REASON_MSR_READ 31
  116. #define EXIT_REASON_MSR_WRITE 32
  117. #define EXIT_REASON_INVALID_STATE 33
  118. #define EXIT_REASON_MWAIT_INSTRUCTION 36
  119. #define EXIT_REASON_MONITOR_INSTRUCTION 39
  120. #define EXIT_REASON_PAUSE_INSTRUCTION 40
  121. #define EXIT_REASON_MCE_DURING_VMENTRY 41
  122. #define EXIT_REASON_TPR_BELOW_THRESHOLD 43
  123. #define EXIT_REASON_APIC_ACCESS 44
  124. #define EXIT_REASON_EOI_INDUCED 45
  125. #define EXIT_REASON_EPT_VIOLATION 48
  126. #define EXIT_REASON_EPT_MISCONFIG 49
  127. #define EXIT_REASON_INVEPT 50
  128. #define EXIT_REASON_RDTSCP 51
  129. #define EXIT_REASON_PREEMPTION_TIMER 52
  130. #define EXIT_REASON_INVVPID 53
  131. #define EXIT_REASON_WBINVD 54
  132. #define EXIT_REASON_XSETBV 55
  133. #define EXIT_REASON_APIC_WRITE 56
  134. #define EXIT_REASON_INVPCID 58
  135. #define EXIT_REASON_PML_FULL 62
  136. #define EXIT_REASON_XSAVES 63
  137. #define EXIT_REASON_XRSTORS 64
  138. #define LAST_EXIT_REASON 64
  139. enum vmcs_field {
  140. VIRTUAL_PROCESSOR_ID = 0x00000000,
  141. POSTED_INTR_NV = 0x00000002,
  142. GUEST_ES_SELECTOR = 0x00000800,
  143. GUEST_CS_SELECTOR = 0x00000802,
  144. GUEST_SS_SELECTOR = 0x00000804,
  145. GUEST_DS_SELECTOR = 0x00000806,
  146. GUEST_FS_SELECTOR = 0x00000808,
  147. GUEST_GS_SELECTOR = 0x0000080a,
  148. GUEST_LDTR_SELECTOR = 0x0000080c,
  149. GUEST_TR_SELECTOR = 0x0000080e,
  150. GUEST_INTR_STATUS = 0x00000810,
  151. GUEST_PML_INDEX = 0x00000812,
  152. HOST_ES_SELECTOR = 0x00000c00,
  153. HOST_CS_SELECTOR = 0x00000c02,
  154. HOST_SS_SELECTOR = 0x00000c04,
  155. HOST_DS_SELECTOR = 0x00000c06,
  156. HOST_FS_SELECTOR = 0x00000c08,
  157. HOST_GS_SELECTOR = 0x00000c0a,
  158. HOST_TR_SELECTOR = 0x00000c0c,
  159. IO_BITMAP_A = 0x00002000,
  160. IO_BITMAP_A_HIGH = 0x00002001,
  161. IO_BITMAP_B = 0x00002002,
  162. IO_BITMAP_B_HIGH = 0x00002003,
  163. MSR_BITMAP = 0x00002004,
  164. MSR_BITMAP_HIGH = 0x00002005,
  165. VM_EXIT_MSR_STORE_ADDR = 0x00002006,
  166. VM_EXIT_MSR_STORE_ADDR_HIGH = 0x00002007,
  167. VM_EXIT_MSR_LOAD_ADDR = 0x00002008,
  168. VM_EXIT_MSR_LOAD_ADDR_HIGH = 0x00002009,
  169. VM_ENTRY_MSR_LOAD_ADDR = 0x0000200a,
  170. VM_ENTRY_MSR_LOAD_ADDR_HIGH = 0x0000200b,
  171. PML_ADDRESS = 0x0000200e,
  172. PML_ADDRESS_HIGH = 0x0000200f,
  173. TSC_OFFSET = 0x00002010,
  174. TSC_OFFSET_HIGH = 0x00002011,
  175. VIRTUAL_APIC_PAGE_ADDR = 0x00002012,
  176. VIRTUAL_APIC_PAGE_ADDR_HIGH = 0x00002013,
  177. APIC_ACCESS_ADDR = 0x00002014,
  178. APIC_ACCESS_ADDR_HIGH = 0x00002015,
  179. POSTED_INTR_DESC_ADDR = 0x00002016,
  180. POSTED_INTR_DESC_ADDR_HIGH = 0x00002017,
  181. EPT_POINTER = 0x0000201a,
  182. EPT_POINTER_HIGH = 0x0000201b,
  183. EOI_EXIT_BITMAP0 = 0x0000201c,
  184. EOI_EXIT_BITMAP0_HIGH = 0x0000201d,
  185. EOI_EXIT_BITMAP1 = 0x0000201e,
  186. EOI_EXIT_BITMAP1_HIGH = 0x0000201f,
  187. EOI_EXIT_BITMAP2 = 0x00002020,
  188. EOI_EXIT_BITMAP2_HIGH = 0x00002021,
  189. EOI_EXIT_BITMAP3 = 0x00002022,
  190. EOI_EXIT_BITMAP3_HIGH = 0x00002023,
  191. VMREAD_BITMAP = 0x00002026,
  192. VMREAD_BITMAP_HIGH = 0x00002027,
  193. VMWRITE_BITMAP = 0x00002028,
  194. VMWRITE_BITMAP_HIGH = 0x00002029,
  195. XSS_EXIT_BITMAP = 0x0000202C,
  196. XSS_EXIT_BITMAP_HIGH = 0x0000202D,
  197. TSC_MULTIPLIER = 0x00002032,
  198. TSC_MULTIPLIER_HIGH = 0x00002033,
  199. GUEST_PHYSICAL_ADDRESS = 0x00002400,
  200. GUEST_PHYSICAL_ADDRESS_HIGH = 0x00002401,
  201. VMCS_LINK_POINTER = 0x00002800,
  202. VMCS_LINK_POINTER_HIGH = 0x00002801,
  203. GUEST_IA32_DEBUGCTL = 0x00002802,
  204. GUEST_IA32_DEBUGCTL_HIGH = 0x00002803,
  205. GUEST_IA32_PAT = 0x00002804,
  206. GUEST_IA32_PAT_HIGH = 0x00002805,
  207. GUEST_IA32_EFER = 0x00002806,
  208. GUEST_IA32_EFER_HIGH = 0x00002807,
  209. GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
  210. GUEST_IA32_PERF_GLOBAL_CTRL_HIGH= 0x00002809,
  211. GUEST_PDPTR0 = 0x0000280a,
  212. GUEST_PDPTR0_HIGH = 0x0000280b,
  213. GUEST_PDPTR1 = 0x0000280c,
  214. GUEST_PDPTR1_HIGH = 0x0000280d,
  215. GUEST_PDPTR2 = 0x0000280e,
  216. GUEST_PDPTR2_HIGH = 0x0000280f,
  217. GUEST_PDPTR3 = 0x00002810,
  218. GUEST_PDPTR3_HIGH = 0x00002811,
  219. GUEST_BNDCFGS = 0x00002812,
  220. GUEST_BNDCFGS_HIGH = 0x00002813,
  221. HOST_IA32_PAT = 0x00002c00,
  222. HOST_IA32_PAT_HIGH = 0x00002c01,
  223. HOST_IA32_EFER = 0x00002c02,
  224. HOST_IA32_EFER_HIGH = 0x00002c03,
  225. HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
  226. HOST_IA32_PERF_GLOBAL_CTRL_HIGH = 0x00002c05,
  227. PIN_BASED_VM_EXEC_CONTROL = 0x00004000,
  228. CPU_BASED_VM_EXEC_CONTROL = 0x00004002,
  229. EXCEPTION_BITMAP = 0x00004004,
  230. PAGE_FAULT_ERROR_CODE_MASK = 0x00004006,
  231. PAGE_FAULT_ERROR_CODE_MATCH = 0x00004008,
  232. CR3_TARGET_COUNT = 0x0000400a,
  233. VM_EXIT_CONTROLS = 0x0000400c,
  234. VM_EXIT_MSR_STORE_COUNT = 0x0000400e,
  235. VM_EXIT_MSR_LOAD_COUNT = 0x00004010,
  236. VM_ENTRY_CONTROLS = 0x00004012,
  237. VM_ENTRY_MSR_LOAD_COUNT = 0x00004014,
  238. VM_ENTRY_INTR_INFO_FIELD = 0x00004016,
  239. VM_ENTRY_EXCEPTION_ERROR_CODE = 0x00004018,
  240. VM_ENTRY_INSTRUCTION_LEN = 0x0000401a,
  241. TPR_THRESHOLD = 0x0000401c,
  242. SECONDARY_VM_EXEC_CONTROL = 0x0000401e,
  243. PLE_GAP = 0x00004020,
  244. PLE_WINDOW = 0x00004022,
  245. VM_INSTRUCTION_ERROR = 0x00004400,
  246. VM_EXIT_REASON = 0x00004402,
  247. VM_EXIT_INTR_INFO = 0x00004404,
  248. VM_EXIT_INTR_ERROR_CODE = 0x00004406,
  249. IDT_VECTORING_INFO_FIELD = 0x00004408,
  250. IDT_VECTORING_ERROR_CODE = 0x0000440a,
  251. VM_EXIT_INSTRUCTION_LEN = 0x0000440c,
  252. VMX_INSTRUCTION_INFO = 0x0000440e,
  253. GUEST_ES_LIMIT = 0x00004800,
  254. GUEST_CS_LIMIT = 0x00004802,
  255. GUEST_SS_LIMIT = 0x00004804,
  256. GUEST_DS_LIMIT = 0x00004806,
  257. GUEST_FS_LIMIT = 0x00004808,
  258. GUEST_GS_LIMIT = 0x0000480a,
  259. GUEST_LDTR_LIMIT = 0x0000480c,
  260. GUEST_TR_LIMIT = 0x0000480e,
  261. GUEST_GDTR_LIMIT = 0x00004810,
  262. GUEST_IDTR_LIMIT = 0x00004812,
  263. GUEST_ES_AR_BYTES = 0x00004814,
  264. GUEST_CS_AR_BYTES = 0x00004816,
  265. GUEST_SS_AR_BYTES = 0x00004818,
  266. GUEST_DS_AR_BYTES = 0x0000481a,
  267. GUEST_FS_AR_BYTES = 0x0000481c,
  268. GUEST_GS_AR_BYTES = 0x0000481e,
  269. GUEST_LDTR_AR_BYTES = 0x00004820,
  270. GUEST_TR_AR_BYTES = 0x00004822,
  271. GUEST_INTERRUPTIBILITY_INFO = 0x00004824,
  272. GUEST_ACTIVITY_STATE = 0X00004826,
  273. GUEST_SYSENTER_CS = 0x0000482A,
  274. VMX_PREEMPTION_TIMER_VALUE = 0x0000482E,
  275. HOST_IA32_SYSENTER_CS = 0x00004c00,
  276. CR0_GUEST_HOST_MASK = 0x00006000,
  277. CR4_GUEST_HOST_MASK = 0x00006002,
  278. CR0_READ_SHADOW = 0x00006004,
  279. CR4_READ_SHADOW = 0x00006006,
  280. CR3_TARGET_VALUE0 = 0x00006008,
  281. CR3_TARGET_VALUE1 = 0x0000600a,
  282. CR3_TARGET_VALUE2 = 0x0000600c,
  283. CR3_TARGET_VALUE3 = 0x0000600e,
  284. EXIT_QUALIFICATION = 0x00006400,
  285. GUEST_LINEAR_ADDRESS = 0x0000640a,
  286. GUEST_CR0 = 0x00006800,
  287. GUEST_CR3 = 0x00006802,
  288. GUEST_CR4 = 0x00006804,
  289. GUEST_ES_BASE = 0x00006806,
  290. GUEST_CS_BASE = 0x00006808,
  291. GUEST_SS_BASE = 0x0000680a,
  292. GUEST_DS_BASE = 0x0000680c,
  293. GUEST_FS_BASE = 0x0000680e,
  294. GUEST_GS_BASE = 0x00006810,
  295. GUEST_LDTR_BASE = 0x00006812,
  296. GUEST_TR_BASE = 0x00006814,
  297. GUEST_GDTR_BASE = 0x00006816,
  298. GUEST_IDTR_BASE = 0x00006818,
  299. GUEST_DR7 = 0x0000681a,
  300. GUEST_RSP = 0x0000681c,
  301. GUEST_RIP = 0x0000681e,
  302. GUEST_RFLAGS = 0x00006820,
  303. GUEST_PENDING_DBG_EXCEPTIONS = 0x00006822,
  304. GUEST_SYSENTER_ESP = 0x00006824,
  305. GUEST_SYSENTER_EIP = 0x00006826,
  306. HOST_CR0 = 0x00006c00,
  307. HOST_CR3 = 0x00006c02,
  308. HOST_CR4 = 0x00006c04,
  309. HOST_FS_BASE = 0x00006c06,
  310. HOST_GS_BASE = 0x00006c08,
  311. HOST_TR_BASE = 0x00006c0a,
  312. HOST_GDTR_BASE = 0x00006c0c,
  313. HOST_IDTR_BASE = 0x00006c0e,
  314. HOST_IA32_SYSENTER_ESP = 0x00006c10,
  315. HOST_IA32_SYSENTER_EIP = 0x00006c12,
  316. HOST_RSP = 0x00006c14,
  317. HOST_RIP = 0x00006c16,
  318. };
  319. struct vmx_msr_entry {
  320. uint32_t index;
  321. uint32_t reserved;
  322. uint64_t value;
  323. } __attribute__ ((aligned(16)));
  324. static inline int vmxon(uint64_t phys)
  325. {
  326. uint8_t ret;
  327. __asm__ __volatile__ ("vmxon %[pa]; setna %[ret]"
  328. : [ret]"=rm"(ret)
  329. : [pa]"m"(phys)
  330. : "cc", "memory");
  331. return ret;
  332. }
  333. static inline void vmxoff(void)
  334. {
  335. __asm__ __volatile__("vmxoff");
  336. }
  337. static inline int vmclear(uint64_t vmcs_pa)
  338. {
  339. uint8_t ret;
  340. __asm__ __volatile__ ("vmclear %[pa]; setna %[ret]"
  341. : [ret]"=rm"(ret)
  342. : [pa]"m"(vmcs_pa)
  343. : "cc", "memory");
  344. return ret;
  345. }
  346. static inline int vmptrld(uint64_t vmcs_pa)
  347. {
  348. uint8_t ret;
  349. __asm__ __volatile__ ("vmptrld %[pa]; setna %[ret]"
  350. : [ret]"=rm"(ret)
  351. : [pa]"m"(vmcs_pa)
  352. : "cc", "memory");
  353. return ret;
  354. }
  355. static inline int vmptrst(uint64_t *value)
  356. {
  357. uint64_t tmp;
  358. uint8_t ret;
  359. __asm__ __volatile__("vmptrst %[value]; setna %[ret]"
  360. : [value]"=m"(tmp), [ret]"=rm"(ret)
  361. : : "cc", "memory");
  362. *value = tmp;
  363. return ret;
  364. }
  365. /*
  366. * A wrapper around vmptrst that ignores errors and returns zero if the
  367. * vmptrst instruction fails.
  368. */
  369. static inline uint64_t vmptrstz(void)
  370. {
  371. uint64_t value = 0;
  372. vmptrst(&value);
  373. return value;
  374. }
  375. /*
  376. * No guest state (e.g. GPRs) is established by this vmlaunch.
  377. */
  378. static inline int vmlaunch(void)
  379. {
  380. int ret;
  381. __asm__ __volatile__("push %%rbp;"
  382. "push %%rcx;"
  383. "push %%rdx;"
  384. "push %%rsi;"
  385. "push %%rdi;"
  386. "push $0;"
  387. "vmwrite %%rsp, %[host_rsp];"
  388. "lea 1f(%%rip), %%rax;"
  389. "vmwrite %%rax, %[host_rip];"
  390. "vmlaunch;"
  391. "incq (%%rsp);"
  392. "1: pop %%rax;"
  393. "pop %%rdi;"
  394. "pop %%rsi;"
  395. "pop %%rdx;"
  396. "pop %%rcx;"
  397. "pop %%rbp;"
  398. : [ret]"=&a"(ret)
  399. : [host_rsp]"r"((uint64_t)HOST_RSP),
  400. [host_rip]"r"((uint64_t)HOST_RIP)
  401. : "memory", "cc", "rbx", "r8", "r9", "r10",
  402. "r11", "r12", "r13", "r14", "r15");
  403. return ret;
  404. }
  405. /*
  406. * No guest state (e.g. GPRs) is established by this vmresume.
  407. */
  408. static inline int vmresume(void)
  409. {
  410. int ret;
  411. __asm__ __volatile__("push %%rbp;"
  412. "push %%rcx;"
  413. "push %%rdx;"
  414. "push %%rsi;"
  415. "push %%rdi;"
  416. "push $0;"
  417. "vmwrite %%rsp, %[host_rsp];"
  418. "lea 1f(%%rip), %%rax;"
  419. "vmwrite %%rax, %[host_rip];"
  420. "vmresume;"
  421. "incq (%%rsp);"
  422. "1: pop %%rax;"
  423. "pop %%rdi;"
  424. "pop %%rsi;"
  425. "pop %%rdx;"
  426. "pop %%rcx;"
  427. "pop %%rbp;"
  428. : [ret]"=&a"(ret)
  429. : [host_rsp]"r"((uint64_t)HOST_RSP),
  430. [host_rip]"r"((uint64_t)HOST_RIP)
  431. : "memory", "cc", "rbx", "r8", "r9", "r10",
  432. "r11", "r12", "r13", "r14", "r15");
  433. return ret;
  434. }
  435. static inline void vmcall(void)
  436. {
  437. /* Currently, L1 destroys our GPRs during vmexits. */
  438. __asm__ __volatile__("push %%rbp; vmcall; pop %%rbp" : : :
  439. "rax", "rbx", "rcx", "rdx",
  440. "rsi", "rdi", "r8", "r9", "r10", "r11", "r12",
  441. "r13", "r14", "r15");
  442. }
  443. static inline int vmread(uint64_t encoding, uint64_t *value)
  444. {
  445. uint64_t tmp;
  446. uint8_t ret;
  447. __asm__ __volatile__("vmread %[encoding], %[value]; setna %[ret]"
  448. : [value]"=rm"(tmp), [ret]"=rm"(ret)
  449. : [encoding]"r"(encoding)
  450. : "cc", "memory");
  451. *value = tmp;
  452. return ret;
  453. }
  454. /*
  455. * A wrapper around vmread that ignores errors and returns zero if the
  456. * vmread instruction fails.
  457. */
  458. static inline uint64_t vmreadz(uint64_t encoding)
  459. {
  460. uint64_t value = 0;
  461. vmread(encoding, &value);
  462. return value;
  463. }
  464. static inline int vmwrite(uint64_t encoding, uint64_t value)
  465. {
  466. uint8_t ret;
  467. __asm__ __volatile__ ("vmwrite %[value], %[encoding]; setna %[ret]"
  468. : [ret]"=rm"(ret)
  469. : [value]"rm"(value), [encoding]"r"(encoding)
  470. : "cc", "memory");
  471. return ret;
  472. }
  473. static inline uint32_t vmcs_revision(void)
  474. {
  475. return rdmsr(MSR_IA32_VMX_BASIC);
  476. }
  477. struct vmx_pages {
  478. void *vmxon_hva;
  479. uint64_t vmxon_gpa;
  480. void *vmxon;
  481. void *vmcs_hva;
  482. uint64_t vmcs_gpa;
  483. void *vmcs;
  484. void *msr_hva;
  485. uint64_t msr_gpa;
  486. void *msr;
  487. void *shadow_vmcs_hva;
  488. uint64_t shadow_vmcs_gpa;
  489. void *shadow_vmcs;
  490. void *vmread_hva;
  491. uint64_t vmread_gpa;
  492. void *vmread;
  493. void *vmwrite_hva;
  494. uint64_t vmwrite_gpa;
  495. void *vmwrite;
  496. };
  497. struct vmx_pages *vcpu_alloc_vmx(struct kvm_vm *vm, vm_vaddr_t *p_vmx_gva);
  498. bool prepare_for_vmx_operation(struct vmx_pages *vmx);
  499. void prepare_vmcs(struct vmx_pages *vmx, void *guest_rip, void *guest_rsp);
  500. #endif /* !SELFTEST_KVM_VMX_H */