pch_phub.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915
  1. /*
  2. * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; version 2 of the License.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/types.h>
  20. #include <linux/fs.h>
  21. #include <linux/uaccess.h>
  22. #include <linux/string.h>
  23. #include <linux/pci.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <linux/mutex.h>
  27. #include <linux/if_ether.h>
  28. #include <linux/ctype.h>
  29. #include <linux/dmi.h>
  30. #include <linux/of.h>
  31. #define PHUB_STATUS 0x00 /* Status Register offset */
  32. #define PHUB_CONTROL 0x04 /* Control Register offset */
  33. #define PHUB_TIMEOUT 0x05 /* Time out value for Status Register */
  34. #define PCH_PHUB_ROM_WRITE_ENABLE 0x01 /* Enabling for writing ROM */
  35. #define PCH_PHUB_ROM_WRITE_DISABLE 0x00 /* Disabling for writing ROM */
  36. #define PCH_PHUB_MAC_START_ADDR_EG20T 0x14 /* MAC data area start address
  37. offset */
  38. #define PCH_PHUB_MAC_START_ADDR_ML7223 0x20C /* MAC data area start address
  39. offset */
  40. #define PCH_PHUB_ROM_START_ADDR_EG20T 0x80 /* ROM data area start address offset
  41. (Intel EG20T PCH)*/
  42. #define PCH_PHUB_ROM_START_ADDR_ML7213 0x400 /* ROM data area start address
  43. offset(LAPIS Semicon ML7213)
  44. */
  45. #define PCH_PHUB_ROM_START_ADDR_ML7223 0x400 /* ROM data area start address
  46. offset(LAPIS Semicon ML7223)
  47. */
  48. /* MAX number of INT_REDUCE_CONTROL registers */
  49. #define MAX_NUM_INT_REDUCE_CONTROL_REG 128
  50. #define PCI_DEVICE_ID_PCH1_PHUB 0x8801
  51. #define PCH_MINOR_NOS 1
  52. #define CLKCFG_CAN_50MHZ 0x12000000
  53. #define CLKCFG_CANCLK_MASK 0xFF000000
  54. #define CLKCFG_UART_MASK 0xFFFFFF
  55. /* CM-iTC */
  56. #define CLKCFG_UART_48MHZ (1 << 16)
  57. #define CLKCFG_UART_25MHZ (2 << 16)
  58. #define CLKCFG_BAUDDIV (2 << 20)
  59. #define CLKCFG_PLL2VCO (8 << 9)
  60. #define CLKCFG_UARTCLKSEL (1 << 18)
  61. /* Macros for ML7213 */
  62. #define PCI_DEVICE_ID_ROHM_ML7213_PHUB 0x801A
  63. /* Macros for ML7223 */
  64. #define PCI_DEVICE_ID_ROHM_ML7223_mPHUB 0x8012 /* for Bus-m */
  65. #define PCI_DEVICE_ID_ROHM_ML7223_nPHUB 0x8002 /* for Bus-n */
  66. /* Macros for ML7831 */
  67. #define PCI_DEVICE_ID_ROHM_ML7831_PHUB 0x8801
  68. /* SROM ACCESS Macro */
  69. #define PCH_WORD_ADDR_MASK (~((1 << 2) - 1))
  70. /* Registers address offset */
  71. #define PCH_PHUB_ID_REG 0x0000
  72. #define PCH_PHUB_QUEUE_PRI_VAL_REG 0x0004
  73. #define PCH_PHUB_RC_QUEUE_MAXSIZE_REG 0x0008
  74. #define PCH_PHUB_BRI_QUEUE_MAXSIZE_REG 0x000C
  75. #define PCH_PHUB_COMP_RESP_TIMEOUT_REG 0x0010
  76. #define PCH_PHUB_BUS_SLAVE_CONTROL_REG 0x0014
  77. #define PCH_PHUB_DEADLOCK_AVOID_TYPE_REG 0x0018
  78. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG0 0x0020
  79. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG1 0x0024
  80. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG2 0x0028
  81. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG3 0x002C
  82. #define PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE 0x0040
  83. #define CLKCFG_REG_OFFSET 0x500
  84. #define FUNCSEL_REG_OFFSET 0x508
  85. #define PCH_PHUB_OROM_SIZE 15360
  86. /**
  87. * struct pch_phub_reg - PHUB register structure
  88. * @phub_id_reg: PHUB_ID register val
  89. * @q_pri_val_reg: QUEUE_PRI_VAL register val
  90. * @rc_q_maxsize_reg: RC_QUEUE_MAXSIZE register val
  91. * @bri_q_maxsize_reg: BRI_QUEUE_MAXSIZE register val
  92. * @comp_resp_timeout_reg: COMP_RESP_TIMEOUT register val
  93. * @bus_slave_control_reg: BUS_SLAVE_CONTROL_REG register val
  94. * @deadlock_avoid_type_reg: DEADLOCK_AVOID_TYPE register val
  95. * @intpin_reg_wpermit_reg0: INTPIN_REG_WPERMIT register 0 val
  96. * @intpin_reg_wpermit_reg1: INTPIN_REG_WPERMIT register 1 val
  97. * @intpin_reg_wpermit_reg2: INTPIN_REG_WPERMIT register 2 val
  98. * @intpin_reg_wpermit_reg3: INTPIN_REG_WPERMIT register 3 val
  99. * @int_reduce_control_reg: INT_REDUCE_CONTROL registers val
  100. * @clkcfg_reg: CLK CFG register val
  101. * @funcsel_reg: Function select register value
  102. * @pch_phub_base_address: Register base address
  103. * @pch_phub_extrom_base_address: external rom base address
  104. * @pch_mac_start_address: MAC address area start address
  105. * @pch_opt_rom_start_address: Option ROM start address
  106. * @ioh_type: Save IOH type
  107. * @pdev: pointer to pci device struct
  108. */
  109. struct pch_phub_reg {
  110. u32 phub_id_reg;
  111. u32 q_pri_val_reg;
  112. u32 rc_q_maxsize_reg;
  113. u32 bri_q_maxsize_reg;
  114. u32 comp_resp_timeout_reg;
  115. u32 bus_slave_control_reg;
  116. u32 deadlock_avoid_type_reg;
  117. u32 intpin_reg_wpermit_reg0;
  118. u32 intpin_reg_wpermit_reg1;
  119. u32 intpin_reg_wpermit_reg2;
  120. u32 intpin_reg_wpermit_reg3;
  121. u32 int_reduce_control_reg[MAX_NUM_INT_REDUCE_CONTROL_REG];
  122. u32 clkcfg_reg;
  123. u32 funcsel_reg;
  124. void __iomem *pch_phub_base_address;
  125. void __iomem *pch_phub_extrom_base_address;
  126. u32 pch_mac_start_address;
  127. u32 pch_opt_rom_start_address;
  128. int ioh_type;
  129. struct pci_dev *pdev;
  130. };
  131. /* SROM SPEC for MAC address assignment offset */
  132. static const int pch_phub_mac_offset[ETH_ALEN] = {0x3, 0x2, 0x1, 0x0, 0xb, 0xa};
  133. static DEFINE_MUTEX(pch_phub_mutex);
  134. /**
  135. * pch_phub_read_modify_write_reg() - Reading modifying and writing register
  136. * @reg_addr_offset: Register offset address value.
  137. * @data: Writing value.
  138. * @mask: Mask value.
  139. */
  140. static void pch_phub_read_modify_write_reg(struct pch_phub_reg *chip,
  141. unsigned int reg_addr_offset,
  142. unsigned int data, unsigned int mask)
  143. {
  144. void __iomem *reg_addr = chip->pch_phub_base_address + reg_addr_offset;
  145. iowrite32(((ioread32(reg_addr) & ~mask)) | data, reg_addr);
  146. }
  147. #ifdef CONFIG_PM
  148. /* pch_phub_save_reg_conf - saves register configuration */
  149. static void pch_phub_save_reg_conf(struct pci_dev *pdev)
  150. {
  151. unsigned int i;
  152. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  153. void __iomem *p = chip->pch_phub_base_address;
  154. chip->phub_id_reg = ioread32(p + PCH_PHUB_ID_REG);
  155. chip->q_pri_val_reg = ioread32(p + PCH_PHUB_QUEUE_PRI_VAL_REG);
  156. chip->rc_q_maxsize_reg = ioread32(p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG);
  157. chip->bri_q_maxsize_reg = ioread32(p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG);
  158. chip->comp_resp_timeout_reg =
  159. ioread32(p + PCH_PHUB_COMP_RESP_TIMEOUT_REG);
  160. chip->bus_slave_control_reg =
  161. ioread32(p + PCH_PHUB_BUS_SLAVE_CONTROL_REG);
  162. chip->deadlock_avoid_type_reg =
  163. ioread32(p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG);
  164. chip->intpin_reg_wpermit_reg0 =
  165. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0);
  166. chip->intpin_reg_wpermit_reg1 =
  167. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1);
  168. chip->intpin_reg_wpermit_reg2 =
  169. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2);
  170. chip->intpin_reg_wpermit_reg3 =
  171. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3);
  172. dev_dbg(&pdev->dev, "%s : "
  173. "chip->phub_id_reg=%x, "
  174. "chip->q_pri_val_reg=%x, "
  175. "chip->rc_q_maxsize_reg=%x, "
  176. "chip->bri_q_maxsize_reg=%x, "
  177. "chip->comp_resp_timeout_reg=%x, "
  178. "chip->bus_slave_control_reg=%x, "
  179. "chip->deadlock_avoid_type_reg=%x, "
  180. "chip->intpin_reg_wpermit_reg0=%x, "
  181. "chip->intpin_reg_wpermit_reg1=%x, "
  182. "chip->intpin_reg_wpermit_reg2=%x, "
  183. "chip->intpin_reg_wpermit_reg3=%x\n", __func__,
  184. chip->phub_id_reg,
  185. chip->q_pri_val_reg,
  186. chip->rc_q_maxsize_reg,
  187. chip->bri_q_maxsize_reg,
  188. chip->comp_resp_timeout_reg,
  189. chip->bus_slave_control_reg,
  190. chip->deadlock_avoid_type_reg,
  191. chip->intpin_reg_wpermit_reg0,
  192. chip->intpin_reg_wpermit_reg1,
  193. chip->intpin_reg_wpermit_reg2,
  194. chip->intpin_reg_wpermit_reg3);
  195. for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) {
  196. chip->int_reduce_control_reg[i] =
  197. ioread32(p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i);
  198. dev_dbg(&pdev->dev, "%s : "
  199. "chip->int_reduce_control_reg[%d]=%x\n",
  200. __func__, i, chip->int_reduce_control_reg[i]);
  201. }
  202. chip->clkcfg_reg = ioread32(p + CLKCFG_REG_OFFSET);
  203. if ((chip->ioh_type == 2) || (chip->ioh_type == 4))
  204. chip->funcsel_reg = ioread32(p + FUNCSEL_REG_OFFSET);
  205. }
  206. /* pch_phub_restore_reg_conf - restore register configuration */
  207. static void pch_phub_restore_reg_conf(struct pci_dev *pdev)
  208. {
  209. unsigned int i;
  210. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  211. void __iomem *p;
  212. p = chip->pch_phub_base_address;
  213. iowrite32(chip->phub_id_reg, p + PCH_PHUB_ID_REG);
  214. iowrite32(chip->q_pri_val_reg, p + PCH_PHUB_QUEUE_PRI_VAL_REG);
  215. iowrite32(chip->rc_q_maxsize_reg, p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG);
  216. iowrite32(chip->bri_q_maxsize_reg, p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG);
  217. iowrite32(chip->comp_resp_timeout_reg,
  218. p + PCH_PHUB_COMP_RESP_TIMEOUT_REG);
  219. iowrite32(chip->bus_slave_control_reg,
  220. p + PCH_PHUB_BUS_SLAVE_CONTROL_REG);
  221. iowrite32(chip->deadlock_avoid_type_reg,
  222. p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG);
  223. iowrite32(chip->intpin_reg_wpermit_reg0,
  224. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0);
  225. iowrite32(chip->intpin_reg_wpermit_reg1,
  226. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1);
  227. iowrite32(chip->intpin_reg_wpermit_reg2,
  228. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2);
  229. iowrite32(chip->intpin_reg_wpermit_reg3,
  230. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3);
  231. dev_dbg(&pdev->dev, "%s : "
  232. "chip->phub_id_reg=%x, "
  233. "chip->q_pri_val_reg=%x, "
  234. "chip->rc_q_maxsize_reg=%x, "
  235. "chip->bri_q_maxsize_reg=%x, "
  236. "chip->comp_resp_timeout_reg=%x, "
  237. "chip->bus_slave_control_reg=%x, "
  238. "chip->deadlock_avoid_type_reg=%x, "
  239. "chip->intpin_reg_wpermit_reg0=%x, "
  240. "chip->intpin_reg_wpermit_reg1=%x, "
  241. "chip->intpin_reg_wpermit_reg2=%x, "
  242. "chip->intpin_reg_wpermit_reg3=%x\n", __func__,
  243. chip->phub_id_reg,
  244. chip->q_pri_val_reg,
  245. chip->rc_q_maxsize_reg,
  246. chip->bri_q_maxsize_reg,
  247. chip->comp_resp_timeout_reg,
  248. chip->bus_slave_control_reg,
  249. chip->deadlock_avoid_type_reg,
  250. chip->intpin_reg_wpermit_reg0,
  251. chip->intpin_reg_wpermit_reg1,
  252. chip->intpin_reg_wpermit_reg2,
  253. chip->intpin_reg_wpermit_reg3);
  254. for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) {
  255. iowrite32(chip->int_reduce_control_reg[i],
  256. p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i);
  257. dev_dbg(&pdev->dev, "%s : "
  258. "chip->int_reduce_control_reg[%d]=%x\n",
  259. __func__, i, chip->int_reduce_control_reg[i]);
  260. }
  261. iowrite32(chip->clkcfg_reg, p + CLKCFG_REG_OFFSET);
  262. if ((chip->ioh_type == 2) || (chip->ioh_type == 4))
  263. iowrite32(chip->funcsel_reg, p + FUNCSEL_REG_OFFSET);
  264. }
  265. #endif
  266. /**
  267. * pch_phub_read_serial_rom() - Reading Serial ROM
  268. * @offset_address: Serial ROM offset address to read.
  269. * @data: Read buffer for specified Serial ROM value.
  270. */
  271. static void pch_phub_read_serial_rom(struct pch_phub_reg *chip,
  272. unsigned int offset_address, u8 *data)
  273. {
  274. void __iomem *mem_addr = chip->pch_phub_extrom_base_address +
  275. offset_address;
  276. *data = ioread8(mem_addr);
  277. }
  278. /**
  279. * pch_phub_write_serial_rom() - Writing Serial ROM
  280. * @offset_address: Serial ROM offset address.
  281. * @data: Serial ROM value to write.
  282. */
  283. static int pch_phub_write_serial_rom(struct pch_phub_reg *chip,
  284. unsigned int offset_address, u8 data)
  285. {
  286. void __iomem *mem_addr = chip->pch_phub_extrom_base_address +
  287. (offset_address & PCH_WORD_ADDR_MASK);
  288. int i;
  289. unsigned int word_data;
  290. unsigned int pos;
  291. unsigned int mask;
  292. pos = (offset_address % 4) * 8;
  293. mask = ~(0xFF << pos);
  294. iowrite32(PCH_PHUB_ROM_WRITE_ENABLE,
  295. chip->pch_phub_extrom_base_address + PHUB_CONTROL);
  296. word_data = ioread32(mem_addr);
  297. iowrite32((word_data & mask) | (u32)data << pos, mem_addr);
  298. i = 0;
  299. while (ioread8(chip->pch_phub_extrom_base_address +
  300. PHUB_STATUS) != 0x00) {
  301. msleep(1);
  302. if (i == PHUB_TIMEOUT)
  303. return -ETIMEDOUT;
  304. i++;
  305. }
  306. iowrite32(PCH_PHUB_ROM_WRITE_DISABLE,
  307. chip->pch_phub_extrom_base_address + PHUB_CONTROL);
  308. return 0;
  309. }
  310. /**
  311. * pch_phub_read_serial_rom_val() - Read Serial ROM value
  312. * @offset_address: Serial ROM address offset value.
  313. * @data: Serial ROM value to read.
  314. */
  315. static void pch_phub_read_serial_rom_val(struct pch_phub_reg *chip,
  316. unsigned int offset_address, u8 *data)
  317. {
  318. unsigned int mem_addr;
  319. mem_addr = chip->pch_mac_start_address +
  320. pch_phub_mac_offset[offset_address];
  321. pch_phub_read_serial_rom(chip, mem_addr, data);
  322. }
  323. /**
  324. * pch_phub_write_serial_rom_val() - writing Serial ROM value
  325. * @offset_address: Serial ROM address offset value.
  326. * @data: Serial ROM value.
  327. */
  328. static int pch_phub_write_serial_rom_val(struct pch_phub_reg *chip,
  329. unsigned int offset_address, u8 data)
  330. {
  331. int retval;
  332. unsigned int mem_addr;
  333. mem_addr = chip->pch_mac_start_address +
  334. pch_phub_mac_offset[offset_address];
  335. retval = pch_phub_write_serial_rom(chip, mem_addr, data);
  336. return retval;
  337. }
  338. /* pch_phub_gbe_serial_rom_conf - makes Serial ROM header format configuration
  339. * for Gigabit Ethernet MAC address
  340. */
  341. static int pch_phub_gbe_serial_rom_conf(struct pch_phub_reg *chip)
  342. {
  343. int retval;
  344. retval = pch_phub_write_serial_rom(chip, 0x0b, 0xbc);
  345. retval |= pch_phub_write_serial_rom(chip, 0x0a, 0x10);
  346. retval |= pch_phub_write_serial_rom(chip, 0x09, 0x01);
  347. retval |= pch_phub_write_serial_rom(chip, 0x08, 0x02);
  348. retval |= pch_phub_write_serial_rom(chip, 0x0f, 0x00);
  349. retval |= pch_phub_write_serial_rom(chip, 0x0e, 0x00);
  350. retval |= pch_phub_write_serial_rom(chip, 0x0d, 0x00);
  351. retval |= pch_phub_write_serial_rom(chip, 0x0c, 0x80);
  352. retval |= pch_phub_write_serial_rom(chip, 0x13, 0xbc);
  353. retval |= pch_phub_write_serial_rom(chip, 0x12, 0x10);
  354. retval |= pch_phub_write_serial_rom(chip, 0x11, 0x01);
  355. retval |= pch_phub_write_serial_rom(chip, 0x10, 0x18);
  356. retval |= pch_phub_write_serial_rom(chip, 0x1b, 0xbc);
  357. retval |= pch_phub_write_serial_rom(chip, 0x1a, 0x10);
  358. retval |= pch_phub_write_serial_rom(chip, 0x19, 0x01);
  359. retval |= pch_phub_write_serial_rom(chip, 0x18, 0x19);
  360. retval |= pch_phub_write_serial_rom(chip, 0x23, 0xbc);
  361. retval |= pch_phub_write_serial_rom(chip, 0x22, 0x10);
  362. retval |= pch_phub_write_serial_rom(chip, 0x21, 0x01);
  363. retval |= pch_phub_write_serial_rom(chip, 0x20, 0x3a);
  364. retval |= pch_phub_write_serial_rom(chip, 0x27, 0x01);
  365. retval |= pch_phub_write_serial_rom(chip, 0x26, 0x00);
  366. retval |= pch_phub_write_serial_rom(chip, 0x25, 0x00);
  367. retval |= pch_phub_write_serial_rom(chip, 0x24, 0x00);
  368. return retval;
  369. }
  370. /* pch_phub_gbe_serial_rom_conf_mp - makes SerialROM header format configuration
  371. * for Gigabit Ethernet MAC address
  372. */
  373. static int pch_phub_gbe_serial_rom_conf_mp(struct pch_phub_reg *chip)
  374. {
  375. int retval;
  376. u32 offset_addr;
  377. offset_addr = 0x200;
  378. retval = pch_phub_write_serial_rom(chip, 0x03 + offset_addr, 0xbc);
  379. retval |= pch_phub_write_serial_rom(chip, 0x02 + offset_addr, 0x00);
  380. retval |= pch_phub_write_serial_rom(chip, 0x01 + offset_addr, 0x40);
  381. retval |= pch_phub_write_serial_rom(chip, 0x00 + offset_addr, 0x02);
  382. retval |= pch_phub_write_serial_rom(chip, 0x07 + offset_addr, 0x00);
  383. retval |= pch_phub_write_serial_rom(chip, 0x06 + offset_addr, 0x00);
  384. retval |= pch_phub_write_serial_rom(chip, 0x05 + offset_addr, 0x00);
  385. retval |= pch_phub_write_serial_rom(chip, 0x04 + offset_addr, 0x80);
  386. retval |= pch_phub_write_serial_rom(chip, 0x0b + offset_addr, 0xbc);
  387. retval |= pch_phub_write_serial_rom(chip, 0x0a + offset_addr, 0x00);
  388. retval |= pch_phub_write_serial_rom(chip, 0x09 + offset_addr, 0x40);
  389. retval |= pch_phub_write_serial_rom(chip, 0x08 + offset_addr, 0x18);
  390. retval |= pch_phub_write_serial_rom(chip, 0x13 + offset_addr, 0xbc);
  391. retval |= pch_phub_write_serial_rom(chip, 0x12 + offset_addr, 0x00);
  392. retval |= pch_phub_write_serial_rom(chip, 0x11 + offset_addr, 0x40);
  393. retval |= pch_phub_write_serial_rom(chip, 0x10 + offset_addr, 0x19);
  394. retval |= pch_phub_write_serial_rom(chip, 0x1b + offset_addr, 0xbc);
  395. retval |= pch_phub_write_serial_rom(chip, 0x1a + offset_addr, 0x00);
  396. retval |= pch_phub_write_serial_rom(chip, 0x19 + offset_addr, 0x40);
  397. retval |= pch_phub_write_serial_rom(chip, 0x18 + offset_addr, 0x3a);
  398. retval |= pch_phub_write_serial_rom(chip, 0x1f + offset_addr, 0x01);
  399. retval |= pch_phub_write_serial_rom(chip, 0x1e + offset_addr, 0x00);
  400. retval |= pch_phub_write_serial_rom(chip, 0x1d + offset_addr, 0x00);
  401. retval |= pch_phub_write_serial_rom(chip, 0x1c + offset_addr, 0x00);
  402. return retval;
  403. }
  404. /**
  405. * pch_phub_read_gbe_mac_addr() - Read Gigabit Ethernet MAC address
  406. * @offset_address: Gigabit Ethernet MAC address offset value.
  407. * @data: Buffer of the Gigabit Ethernet MAC address value.
  408. */
  409. static void pch_phub_read_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data)
  410. {
  411. int i;
  412. for (i = 0; i < ETH_ALEN; i++)
  413. pch_phub_read_serial_rom_val(chip, i, &data[i]);
  414. }
  415. /**
  416. * pch_phub_write_gbe_mac_addr() - Write MAC address
  417. * @offset_address: Gigabit Ethernet MAC address offset value.
  418. * @data: Gigabit Ethernet MAC address value.
  419. */
  420. static int pch_phub_write_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data)
  421. {
  422. int retval;
  423. int i;
  424. if ((chip->ioh_type == 1) || (chip->ioh_type == 5)) /* EG20T or ML7831*/
  425. retval = pch_phub_gbe_serial_rom_conf(chip);
  426. else /* ML7223 */
  427. retval = pch_phub_gbe_serial_rom_conf_mp(chip);
  428. if (retval)
  429. return retval;
  430. for (i = 0; i < ETH_ALEN; i++) {
  431. retval = pch_phub_write_serial_rom_val(chip, i, data[i]);
  432. if (retval)
  433. return retval;
  434. }
  435. return retval;
  436. }
  437. static ssize_t pch_phub_bin_read(struct file *filp, struct kobject *kobj,
  438. struct bin_attribute *attr, char *buf,
  439. loff_t off, size_t count)
  440. {
  441. unsigned int rom_signature;
  442. unsigned char rom_length;
  443. unsigned int tmp;
  444. unsigned int addr_offset;
  445. unsigned int orom_size;
  446. int ret;
  447. int err;
  448. ssize_t rom_size;
  449. struct pch_phub_reg *chip = dev_get_drvdata(kobj_to_dev(kobj));
  450. ret = mutex_lock_interruptible(&pch_phub_mutex);
  451. if (ret) {
  452. err = -ERESTARTSYS;
  453. goto return_err_nomutex;
  454. }
  455. /* Get Rom signature */
  456. chip->pch_phub_extrom_base_address = pci_map_rom(chip->pdev, &rom_size);
  457. if (!chip->pch_phub_extrom_base_address) {
  458. err = -ENODATA;
  459. goto exrom_map_err;
  460. }
  461. pch_phub_read_serial_rom(chip, chip->pch_opt_rom_start_address,
  462. (unsigned char *)&rom_signature);
  463. rom_signature &= 0xff;
  464. pch_phub_read_serial_rom(chip, chip->pch_opt_rom_start_address + 1,
  465. (unsigned char *)&tmp);
  466. rom_signature |= (tmp & 0xff) << 8;
  467. if (rom_signature == 0xAA55) {
  468. pch_phub_read_serial_rom(chip,
  469. chip->pch_opt_rom_start_address + 2,
  470. &rom_length);
  471. orom_size = rom_length * 512;
  472. if (orom_size < off) {
  473. addr_offset = 0;
  474. goto return_ok;
  475. }
  476. if (orom_size < count) {
  477. addr_offset = 0;
  478. goto return_ok;
  479. }
  480. for (addr_offset = 0; addr_offset < count; addr_offset++) {
  481. pch_phub_read_serial_rom(chip,
  482. chip->pch_opt_rom_start_address + addr_offset + off,
  483. &buf[addr_offset]);
  484. }
  485. } else {
  486. err = -ENODATA;
  487. goto return_err;
  488. }
  489. return_ok:
  490. pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address);
  491. mutex_unlock(&pch_phub_mutex);
  492. return addr_offset;
  493. return_err:
  494. pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address);
  495. exrom_map_err:
  496. mutex_unlock(&pch_phub_mutex);
  497. return_err_nomutex:
  498. return err;
  499. }
  500. static ssize_t pch_phub_bin_write(struct file *filp, struct kobject *kobj,
  501. struct bin_attribute *attr,
  502. char *buf, loff_t off, size_t count)
  503. {
  504. int err;
  505. unsigned int addr_offset;
  506. int ret;
  507. ssize_t rom_size;
  508. struct pch_phub_reg *chip = dev_get_drvdata(kobj_to_dev(kobj));
  509. ret = mutex_lock_interruptible(&pch_phub_mutex);
  510. if (ret)
  511. return -ERESTARTSYS;
  512. if (off > PCH_PHUB_OROM_SIZE) {
  513. addr_offset = 0;
  514. goto return_ok;
  515. }
  516. if (count > PCH_PHUB_OROM_SIZE) {
  517. addr_offset = 0;
  518. goto return_ok;
  519. }
  520. chip->pch_phub_extrom_base_address = pci_map_rom(chip->pdev, &rom_size);
  521. if (!chip->pch_phub_extrom_base_address) {
  522. err = -ENOMEM;
  523. goto exrom_map_err;
  524. }
  525. for (addr_offset = 0; addr_offset < count; addr_offset++) {
  526. if (PCH_PHUB_OROM_SIZE < off + addr_offset)
  527. goto return_ok;
  528. ret = pch_phub_write_serial_rom(chip,
  529. chip->pch_opt_rom_start_address + addr_offset + off,
  530. buf[addr_offset]);
  531. if (ret) {
  532. err = ret;
  533. goto return_err;
  534. }
  535. }
  536. return_ok:
  537. pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address);
  538. mutex_unlock(&pch_phub_mutex);
  539. return addr_offset;
  540. return_err:
  541. pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address);
  542. exrom_map_err:
  543. mutex_unlock(&pch_phub_mutex);
  544. return err;
  545. }
  546. static ssize_t show_pch_mac(struct device *dev, struct device_attribute *attr,
  547. char *buf)
  548. {
  549. u8 mac[8];
  550. struct pch_phub_reg *chip = dev_get_drvdata(dev);
  551. ssize_t rom_size;
  552. chip->pch_phub_extrom_base_address = pci_map_rom(chip->pdev, &rom_size);
  553. if (!chip->pch_phub_extrom_base_address)
  554. return -ENOMEM;
  555. pch_phub_read_gbe_mac_addr(chip, mac);
  556. pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address);
  557. return sprintf(buf, "%pM\n", mac);
  558. }
  559. static ssize_t store_pch_mac(struct device *dev, struct device_attribute *attr,
  560. const char *buf, size_t count)
  561. {
  562. u8 mac[ETH_ALEN];
  563. ssize_t rom_size;
  564. struct pch_phub_reg *chip = dev_get_drvdata(dev);
  565. int ret;
  566. if (!mac_pton(buf, mac))
  567. return -EINVAL;
  568. chip->pch_phub_extrom_base_address = pci_map_rom(chip->pdev, &rom_size);
  569. if (!chip->pch_phub_extrom_base_address)
  570. return -ENOMEM;
  571. ret = pch_phub_write_gbe_mac_addr(chip, mac);
  572. pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address);
  573. if (ret)
  574. return ret;
  575. return count;
  576. }
  577. static DEVICE_ATTR(pch_mac, S_IRUGO | S_IWUSR, show_pch_mac, store_pch_mac);
  578. static const struct bin_attribute pch_bin_attr = {
  579. .attr = {
  580. .name = "pch_firmware",
  581. .mode = S_IRUGO | S_IWUSR,
  582. },
  583. .size = PCH_PHUB_OROM_SIZE + 1,
  584. .read = pch_phub_bin_read,
  585. .write = pch_phub_bin_write,
  586. };
  587. static int pch_phub_probe(struct pci_dev *pdev,
  588. const struct pci_device_id *id)
  589. {
  590. int ret;
  591. struct pch_phub_reg *chip;
  592. chip = kzalloc(sizeof(struct pch_phub_reg), GFP_KERNEL);
  593. if (chip == NULL)
  594. return -ENOMEM;
  595. ret = pci_enable_device(pdev);
  596. if (ret) {
  597. dev_err(&pdev->dev,
  598. "%s : pci_enable_device FAILED(ret=%d)", __func__, ret);
  599. goto err_pci_enable_dev;
  600. }
  601. dev_dbg(&pdev->dev, "%s : pci_enable_device returns %d\n", __func__,
  602. ret);
  603. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  604. if (ret) {
  605. dev_err(&pdev->dev,
  606. "%s : pci_request_regions FAILED(ret=%d)", __func__, ret);
  607. goto err_req_regions;
  608. }
  609. dev_dbg(&pdev->dev, "%s : "
  610. "pci_request_regions returns %d\n", __func__, ret);
  611. chip->pch_phub_base_address = pci_iomap(pdev, 1, 0);
  612. if (chip->pch_phub_base_address == NULL) {
  613. dev_err(&pdev->dev, "%s : pci_iomap FAILED", __func__);
  614. ret = -ENOMEM;
  615. goto err_pci_iomap;
  616. }
  617. dev_dbg(&pdev->dev, "%s : pci_iomap SUCCESS and value "
  618. "in pch_phub_base_address variable is %p\n", __func__,
  619. chip->pch_phub_base_address);
  620. chip->pdev = pdev; /* Save pci device struct */
  621. if (id->driver_data == 1) { /* EG20T PCH */
  622. const char *board_name;
  623. unsigned int prefetch = 0x000affaa;
  624. if (pdev->dev.of_node)
  625. of_property_read_u32(pdev->dev.of_node,
  626. "intel,eg20t-prefetch",
  627. &prefetch);
  628. ret = sysfs_create_file(&pdev->dev.kobj,
  629. &dev_attr_pch_mac.attr);
  630. if (ret)
  631. goto err_sysfs_create;
  632. ret = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  633. if (ret)
  634. goto exit_bin_attr;
  635. pch_phub_read_modify_write_reg(chip,
  636. (unsigned int)CLKCFG_REG_OFFSET,
  637. CLKCFG_CAN_50MHZ,
  638. CLKCFG_CANCLK_MASK);
  639. /* quirk for CM-iTC board */
  640. board_name = dmi_get_system_info(DMI_BOARD_NAME);
  641. if (board_name && strstr(board_name, "CM-iTC"))
  642. pch_phub_read_modify_write_reg(chip,
  643. (unsigned int)CLKCFG_REG_OFFSET,
  644. CLKCFG_UART_48MHZ | CLKCFG_BAUDDIV |
  645. CLKCFG_PLL2VCO | CLKCFG_UARTCLKSEL,
  646. CLKCFG_UART_MASK);
  647. /* set the prefech value */
  648. iowrite32(prefetch, chip->pch_phub_base_address + 0x14);
  649. /* set the interrupt delay value */
  650. iowrite32(0x25, chip->pch_phub_base_address + 0x44);
  651. chip->pch_opt_rom_start_address = PCH_PHUB_ROM_START_ADDR_EG20T;
  652. chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_EG20T;
  653. /* quirk for MIPS Boston platform */
  654. if (pdev->dev.of_node) {
  655. if (of_machine_is_compatible("img,boston")) {
  656. pch_phub_read_modify_write_reg(chip,
  657. (unsigned int)CLKCFG_REG_OFFSET,
  658. CLKCFG_UART_25MHZ,
  659. CLKCFG_UART_MASK);
  660. }
  661. }
  662. } else if (id->driver_data == 2) { /* ML7213 IOH */
  663. ret = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  664. if (ret)
  665. goto err_sysfs_create;
  666. /* set the prefech value
  667. * Device2(USB OHCI #1/ USB EHCI #1/ USB Device):a
  668. * Device4(SDIO #0,1,2):f
  669. * Device6(SATA 2):f
  670. * Device8(USB OHCI #0/ USB EHCI #0):a
  671. */
  672. iowrite32(0x000affa0, chip->pch_phub_base_address + 0x14);
  673. chip->pch_opt_rom_start_address =\
  674. PCH_PHUB_ROM_START_ADDR_ML7213;
  675. } else if (id->driver_data == 3) { /* ML7223 IOH Bus-m*/
  676. /* set the prefech value
  677. * Device8(GbE)
  678. */
  679. iowrite32(0x000a0000, chip->pch_phub_base_address + 0x14);
  680. /* set the interrupt delay value */
  681. iowrite32(0x25, chip->pch_phub_base_address + 0x140);
  682. chip->pch_opt_rom_start_address =\
  683. PCH_PHUB_ROM_START_ADDR_ML7223;
  684. chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_ML7223;
  685. } else if (id->driver_data == 4) { /* ML7223 IOH Bus-n*/
  686. ret = sysfs_create_file(&pdev->dev.kobj,
  687. &dev_attr_pch_mac.attr);
  688. if (ret)
  689. goto err_sysfs_create;
  690. ret = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  691. if (ret)
  692. goto exit_bin_attr;
  693. /* set the prefech value
  694. * Device2(USB OHCI #0,1,2,3/ USB EHCI #0):a
  695. * Device4(SDIO #0,1):f
  696. * Device6(SATA 2):f
  697. */
  698. iowrite32(0x0000ffa0, chip->pch_phub_base_address + 0x14);
  699. chip->pch_opt_rom_start_address =\
  700. PCH_PHUB_ROM_START_ADDR_ML7223;
  701. chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_ML7223;
  702. } else if (id->driver_data == 5) { /* ML7831 */
  703. ret = sysfs_create_file(&pdev->dev.kobj,
  704. &dev_attr_pch_mac.attr);
  705. if (ret)
  706. goto err_sysfs_create;
  707. ret = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  708. if (ret)
  709. goto exit_bin_attr;
  710. /* set the prefech value */
  711. iowrite32(0x000affaa, chip->pch_phub_base_address + 0x14);
  712. /* set the interrupt delay value */
  713. iowrite32(0x25, chip->pch_phub_base_address + 0x44);
  714. chip->pch_opt_rom_start_address = PCH_PHUB_ROM_START_ADDR_EG20T;
  715. chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_EG20T;
  716. }
  717. chip->ioh_type = id->driver_data;
  718. pci_set_drvdata(pdev, chip);
  719. return 0;
  720. exit_bin_attr:
  721. sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  722. err_sysfs_create:
  723. pci_iounmap(pdev, chip->pch_phub_base_address);
  724. err_pci_iomap:
  725. pci_release_regions(pdev);
  726. err_req_regions:
  727. pci_disable_device(pdev);
  728. err_pci_enable_dev:
  729. kfree(chip);
  730. dev_err(&pdev->dev, "%s returns %d\n", __func__, ret);
  731. return ret;
  732. }
  733. static void pch_phub_remove(struct pci_dev *pdev)
  734. {
  735. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  736. sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  737. sysfs_remove_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  738. pci_iounmap(pdev, chip->pch_phub_base_address);
  739. pci_release_regions(pdev);
  740. pci_disable_device(pdev);
  741. kfree(chip);
  742. }
  743. #ifdef CONFIG_PM
  744. static int pch_phub_suspend(struct pci_dev *pdev, pm_message_t state)
  745. {
  746. int ret;
  747. pch_phub_save_reg_conf(pdev);
  748. ret = pci_save_state(pdev);
  749. if (ret) {
  750. dev_err(&pdev->dev,
  751. " %s -pci_save_state returns %d\n", __func__, ret);
  752. return ret;
  753. }
  754. pci_enable_wake(pdev, PCI_D3hot, 0);
  755. pci_disable_device(pdev);
  756. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  757. return 0;
  758. }
  759. static int pch_phub_resume(struct pci_dev *pdev)
  760. {
  761. int ret;
  762. pci_set_power_state(pdev, PCI_D0);
  763. pci_restore_state(pdev);
  764. ret = pci_enable_device(pdev);
  765. if (ret) {
  766. dev_err(&pdev->dev,
  767. "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
  768. return ret;
  769. }
  770. pci_enable_wake(pdev, PCI_D3hot, 0);
  771. pch_phub_restore_reg_conf(pdev);
  772. return 0;
  773. }
  774. #else
  775. #define pch_phub_suspend NULL
  776. #define pch_phub_resume NULL
  777. #endif /* CONFIG_PM */
  778. static const struct pci_device_id pch_phub_pcidev_id[] = {
  779. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PCH1_PHUB), 1, },
  780. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7213_PHUB), 2, },
  781. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7223_mPHUB), 3, },
  782. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7223_nPHUB), 4, },
  783. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7831_PHUB), 5, },
  784. { }
  785. };
  786. MODULE_DEVICE_TABLE(pci, pch_phub_pcidev_id);
  787. static struct pci_driver pch_phub_driver = {
  788. .name = "pch_phub",
  789. .id_table = pch_phub_pcidev_id,
  790. .probe = pch_phub_probe,
  791. .remove = pch_phub_remove,
  792. .suspend = pch_phub_suspend,
  793. .resume = pch_phub_resume
  794. };
  795. module_pci_driver(pch_phub_driver);
  796. MODULE_DESCRIPTION("Intel EG20T PCH/LAPIS Semiconductor IOH(ML7213/ML7223) PHUB");
  797. MODULE_LICENSE("GPL");