mvpp2.h 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Definitions for Marvell PPv2 network controller for Armada 375 SoC.
  4. *
  5. * Copyright (C) 2014 Marvell
  6. *
  7. * Marcin Wojtas <mw@semihalf.com>
  8. */
  9. #ifndef _MVPP2_H_
  10. #define _MVPP2_H_
  11. #include <linux/interrupt.h>
  12. #include <linux/kernel.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/phy.h>
  15. #include <linux/phylink.h>
  16. /* Fifo Registers */
  17. #define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
  18. #define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
  19. #define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
  20. #define MVPP2_RX_FIFO_INIT_REG 0x64
  21. #define MVPP22_TX_FIFO_THRESH_REG(port) (0x8840 + 4 * (port))
  22. #define MVPP22_TX_FIFO_SIZE_REG(port) (0x8860 + 4 * (port))
  23. /* RX DMA Top Registers */
  24. #define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
  25. #define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
  26. #define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
  27. #define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
  28. #define MVPP2_POOL_BUF_SIZE_OFFSET 5
  29. #define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
  30. #define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
  31. #define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
  32. #define MVPP2_RXQ_POOL_SHORT_OFFS 20
  33. #define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
  34. #define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
  35. #define MVPP2_RXQ_POOL_LONG_OFFS 24
  36. #define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
  37. #define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
  38. #define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
  39. #define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
  40. #define MVPP2_RXQ_DISABLE_MASK BIT(31)
  41. /* Top Registers */
  42. #define MVPP2_MH_REG(port) (0x5040 + 4 * (port))
  43. #define MVPP2_DSA_EXTENDED BIT(5)
  44. /* Parser Registers */
  45. #define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
  46. #define MVPP2_PRS_PORT_LU_MAX 0xf
  47. #define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
  48. #define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
  49. #define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
  50. #define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
  51. #define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
  52. #define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
  53. #define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
  54. #define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
  55. #define MVPP2_PRS_TCAM_IDX_REG 0x1100
  56. #define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
  57. #define MVPP2_PRS_TCAM_INV_MASK BIT(31)
  58. #define MVPP2_PRS_SRAM_IDX_REG 0x1200
  59. #define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
  60. #define MVPP2_PRS_TCAM_CTRL_REG 0x1230
  61. #define MVPP2_PRS_TCAM_EN_MASK BIT(0)
  62. #define MVPP2_PRS_TCAM_HIT_IDX_REG 0x1240
  63. #define MVPP2_PRS_TCAM_HIT_CNT_REG 0x1244
  64. #define MVPP2_PRS_TCAM_HIT_CNT_MASK GENMASK(15, 0)
  65. /* RSS Registers */
  66. #define MVPP22_RSS_INDEX 0x1500
  67. #define MVPP22_RSS_INDEX_TABLE_ENTRY(idx) (idx)
  68. #define MVPP22_RSS_INDEX_TABLE(idx) ((idx) << 8)
  69. #define MVPP22_RSS_INDEX_QUEUE(idx) ((idx) << 16)
  70. #define MVPP22_RXQ2RSS_TABLE 0x1504
  71. #define MVPP22_RSS_TABLE_POINTER(p) (p)
  72. #define MVPP22_RSS_TABLE_ENTRY 0x1508
  73. #define MVPP22_RSS_WIDTH 0x150c
  74. /* Classifier Registers */
  75. #define MVPP2_CLS_MODE_REG 0x1800
  76. #define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
  77. #define MVPP2_CLS_PORT_WAY_REG 0x1810
  78. #define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
  79. #define MVPP2_CLS_LKP_INDEX_REG 0x1814
  80. #define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
  81. #define MVPP2_CLS_LKP_TBL_REG 0x1818
  82. #define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
  83. #define MVPP2_CLS_LKP_FLOW_PTR(flow) ((flow) << 16)
  84. #define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
  85. #define MVPP2_CLS_FLOW_INDEX_REG 0x1820
  86. #define MVPP2_CLS_FLOW_TBL0_REG 0x1824
  87. #define MVPP2_CLS_FLOW_TBL0_LAST BIT(0)
  88. #define MVPP2_CLS_FLOW_TBL0_ENG_MASK 0x7
  89. #define MVPP2_CLS_FLOW_TBL0_OFFS 1
  90. #define MVPP2_CLS_FLOW_TBL0_ENG(x) ((x) << 1)
  91. #define MVPP2_CLS_FLOW_TBL0_PORT_ID_MASK 0xff
  92. #define MVPP2_CLS_FLOW_TBL0_PORT_ID(port) ((port) << 4)
  93. #define MVPP2_CLS_FLOW_TBL0_PORT_ID_SEL BIT(23)
  94. #define MVPP2_CLS_FLOW_TBL1_REG 0x1828
  95. #define MVPP2_CLS_FLOW_TBL1_N_FIELDS_MASK 0x7
  96. #define MVPP2_CLS_FLOW_TBL1_N_FIELDS(x) (x)
  97. #define MVPP2_CLS_FLOW_TBL1_PRIO_MASK 0x3f
  98. #define MVPP2_CLS_FLOW_TBL1_PRIO(x) ((x) << 9)
  99. #define MVPP2_CLS_FLOW_TBL1_SEQ_MASK 0x7
  100. #define MVPP2_CLS_FLOW_TBL1_SEQ(x) ((x) << 15)
  101. #define MVPP2_CLS_FLOW_TBL2_REG 0x182c
  102. #define MVPP2_CLS_FLOW_TBL2_FLD_MASK 0x3f
  103. #define MVPP2_CLS_FLOW_TBL2_FLD_OFFS(n) ((n) * 6)
  104. #define MVPP2_CLS_FLOW_TBL2_FLD(n, x) ((x) << ((n) * 6))
  105. #define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
  106. #define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
  107. #define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
  108. #define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
  109. #define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
  110. #define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
  111. /* Classifier C2 engine Registers */
  112. #define MVPP22_CLS_C2_TCAM_IDX 0x1b00
  113. #define MVPP22_CLS_C2_TCAM_DATA0 0x1b10
  114. #define MVPP22_CLS_C2_TCAM_DATA1 0x1b14
  115. #define MVPP22_CLS_C2_TCAM_DATA2 0x1b18
  116. #define MVPP22_CLS_C2_TCAM_DATA3 0x1b1c
  117. #define MVPP22_CLS_C2_TCAM_DATA4 0x1b20
  118. #define MVPP22_CLS_C2_PORT_ID(port) ((port) << 8)
  119. #define MVPP22_CLS_C2_HIT_CTR 0x1b50
  120. #define MVPP22_CLS_C2_ACT 0x1b60
  121. #define MVPP22_CLS_C2_ACT_RSS_EN(act) (((act) & 0x3) << 19)
  122. #define MVPP22_CLS_C2_ACT_FWD(act) (((act) & 0x7) << 13)
  123. #define MVPP22_CLS_C2_ACT_QHIGH(act) (((act) & 0x3) << 11)
  124. #define MVPP22_CLS_C2_ACT_QLOW(act) (((act) & 0x3) << 9)
  125. #define MVPP22_CLS_C2_ATTR0 0x1b64
  126. #define MVPP22_CLS_C2_ATTR0_QHIGH(qh) (((qh) & 0x1f) << 24)
  127. #define MVPP22_CLS_C2_ATTR0_QHIGH_MASK 0x1f
  128. #define MVPP22_CLS_C2_ATTR0_QHIGH_OFFS 24
  129. #define MVPP22_CLS_C2_ATTR0_QLOW(ql) (((ql) & 0x7) << 21)
  130. #define MVPP22_CLS_C2_ATTR0_QLOW_MASK 0x7
  131. #define MVPP22_CLS_C2_ATTR0_QLOW_OFFS 21
  132. #define MVPP22_CLS_C2_ATTR1 0x1b68
  133. #define MVPP22_CLS_C2_ATTR2 0x1b6c
  134. #define MVPP22_CLS_C2_ATTR2_RSS_EN BIT(30)
  135. #define MVPP22_CLS_C2_ATTR3 0x1b70
  136. /* Descriptor Manager Top Registers */
  137. #define MVPP2_RXQ_NUM_REG 0x2040
  138. #define MVPP2_RXQ_DESC_ADDR_REG 0x2044
  139. #define MVPP22_DESC_ADDR_OFFS 8
  140. #define MVPP2_RXQ_DESC_SIZE_REG 0x2048
  141. #define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
  142. #define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
  143. #define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
  144. #define MVPP2_RXQ_NUM_NEW_OFFSET 16
  145. #define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
  146. #define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
  147. #define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
  148. #define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
  149. #define MVPP2_RXQ_THRESH_REG 0x204c
  150. #define MVPP2_OCCUPIED_THRESH_OFFSET 0
  151. #define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
  152. #define MVPP2_RXQ_INDEX_REG 0x2050
  153. #define MVPP2_TXQ_NUM_REG 0x2080
  154. #define MVPP2_TXQ_DESC_ADDR_REG 0x2084
  155. #define MVPP2_TXQ_DESC_SIZE_REG 0x2088
  156. #define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
  157. #define MVPP2_TXQ_THRESH_REG 0x2094
  158. #define MVPP2_TXQ_THRESH_OFFSET 16
  159. #define MVPP2_TXQ_THRESH_MASK 0x3fff
  160. #define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
  161. #define MVPP2_TXQ_INDEX_REG 0x2098
  162. #define MVPP2_TXQ_PREF_BUF_REG 0x209c
  163. #define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
  164. #define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
  165. #define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
  166. #define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
  167. #define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
  168. #define MVPP2_TXQ_PENDING_REG 0x20a0
  169. #define MVPP2_TXQ_PENDING_MASK 0x3fff
  170. #define MVPP2_TXQ_INT_STATUS_REG 0x20a4
  171. #define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
  172. #define MVPP2_TRANSMITTED_COUNT_OFFSET 16
  173. #define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
  174. #define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
  175. #define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
  176. #define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
  177. #define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
  178. #define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
  179. #define MVPP2_TXQ_RSVD_CLR_OFFSET 16
  180. #define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
  181. #define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
  182. #define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
  183. #define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
  184. #define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
  185. #define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
  186. #define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
  187. /* MBUS bridge registers */
  188. #define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
  189. #define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
  190. #define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
  191. #define MVPP2_BASE_ADDR_ENABLE 0x4060
  192. /* AXI Bridge Registers */
  193. #define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
  194. #define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
  195. #define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
  196. #define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
  197. #define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
  198. #define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
  199. #define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
  200. #define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
  201. #define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
  202. #define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
  203. #define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
  204. #define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
  205. /* Values for AXI Bridge registers */
  206. #define MVPP22_AXI_ATTR_CACHE_OFFS 0
  207. #define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
  208. #define MVPP22_AXI_CODE_CACHE_OFFS 0
  209. #define MVPP22_AXI_CODE_DOMAIN_OFFS 4
  210. #define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
  211. #define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
  212. #define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
  213. #define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
  214. #define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
  215. /* Interrupt Cause and Mask registers */
  216. #define MVPP2_ISR_TX_THRESHOLD_REG(port) (0x5140 + 4 * (port))
  217. #define MVPP2_MAX_ISR_TX_THRESHOLD 0xfffff0
  218. #define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
  219. #define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0
  220. #define MVPP21_ISR_RXQ_GROUP_REG(port) (0x5400 + 4 * (port))
  221. #define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
  222. #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
  223. #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
  224. #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
  225. #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
  226. #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
  227. #define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
  228. #define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
  229. #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
  230. #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
  231. #define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
  232. #define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
  233. #define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
  234. #define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
  235. #define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK(version) \
  236. ((version) == MVPP21 ? 0xffff : 0xff)
  237. #define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
  238. #define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET 16
  239. #define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
  240. #define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
  241. #define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
  242. #define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
  243. #define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
  244. #define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
  245. #define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
  246. #define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
  247. #define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
  248. #define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
  249. #define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
  250. #define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
  251. /* Buffer Manager registers */
  252. #define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
  253. #define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
  254. #define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
  255. #define MVPP2_BM_POOL_SIZE_MASK 0xfff0
  256. #define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
  257. #define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
  258. #define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
  259. #define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
  260. #define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
  261. #define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
  262. #define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
  263. #define MVPP22_BM_POOL_PTRS_NUM_MASK 0xfff8
  264. #define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
  265. #define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
  266. #define MVPP2_BM_START_MASK BIT(0)
  267. #define MVPP2_BM_STOP_MASK BIT(1)
  268. #define MVPP2_BM_STATE_MASK BIT(4)
  269. #define MVPP2_BM_LOW_THRESH_OFFS 8
  270. #define MVPP2_BM_LOW_THRESH_MASK 0x7f00
  271. #define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
  272. MVPP2_BM_LOW_THRESH_OFFS)
  273. #define MVPP2_BM_HIGH_THRESH_OFFS 16
  274. #define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
  275. #define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
  276. MVPP2_BM_HIGH_THRESH_OFFS)
  277. #define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
  278. #define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
  279. #define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
  280. #define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
  281. #define MVPP2_BM_BPPE_FULL_MASK BIT(3)
  282. #define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
  283. #define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
  284. #define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
  285. #define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
  286. #define MVPP2_BM_VIRT_ALLOC_REG 0x6440
  287. #define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444
  288. #define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff
  289. #define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00
  290. #define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8
  291. #define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
  292. #define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
  293. #define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
  294. #define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
  295. #define MVPP2_BM_VIRT_RLS_REG 0x64c0
  296. #define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
  297. #define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
  298. #define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
  299. #define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
  300. /* Hit counters registers */
  301. #define MVPP2_CTRS_IDX 0x7040
  302. #define MVPP2_CLS_DEC_TBL_HIT_CTR 0x7700
  303. #define MVPP2_CLS_FLOW_TBL_HIT_CTR 0x7704
  304. /* TX Scheduler registers */
  305. #define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
  306. #define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
  307. #define MVPP2_TXP_SCHED_ENQ_MASK 0xff
  308. #define MVPP2_TXP_SCHED_DISQ_OFFSET 8
  309. #define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
  310. #define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
  311. #define MVPP2_TXP_SCHED_MTU_REG 0x801c
  312. #define MVPP2_TXP_MTU_MAX 0x7FFFF
  313. #define MVPP2_TXP_SCHED_REFILL_REG 0x8020
  314. #define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
  315. #define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
  316. #define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
  317. #define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
  318. #define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
  319. #define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
  320. #define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
  321. #define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
  322. #define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
  323. #define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
  324. #define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
  325. #define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
  326. #define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
  327. /* TX general registers */
  328. #define MVPP2_TX_SNOOP_REG 0x8800
  329. #define MVPP2_TX_PORT_FLUSH_REG 0x8810
  330. #define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
  331. /* LMS registers */
  332. #define MVPP2_SRC_ADDR_MIDDLE 0x24
  333. #define MVPP2_SRC_ADDR_HIGH 0x28
  334. #define MVPP2_PHY_AN_CFG0_REG 0x34
  335. #define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
  336. #define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
  337. #define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
  338. /* Per-port registers */
  339. #define MVPP2_GMAC_CTRL_0_REG 0x0
  340. #define MVPP2_GMAC_PORT_EN_MASK BIT(0)
  341. #define MVPP2_GMAC_PORT_TYPE_MASK BIT(1)
  342. #define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
  343. #define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
  344. #define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
  345. #define MVPP2_GMAC_CTRL_1_REG 0x4
  346. #define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
  347. #define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
  348. #define MVPP2_GMAC_PCS_LB_EN_BIT 6
  349. #define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
  350. #define MVPP2_GMAC_SA_LOW_OFFS 7
  351. #define MVPP2_GMAC_CTRL_2_REG 0x8
  352. #define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
  353. #define MVPP2_GMAC_FLOW_CTRL_MASK GENMASK(2, 1)
  354. #define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
  355. #define MVPP2_GMAC_INTERNAL_CLK_MASK BIT(4)
  356. #define MVPP2_GMAC_DISABLE_PADDING BIT(5)
  357. #define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
  358. #define MVPP2_GMAC_AUTONEG_CONFIG 0xc
  359. #define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
  360. #define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
  361. #define MVPP2_GMAC_IN_BAND_AUTONEG BIT(2)
  362. #define MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS BIT(3)
  363. #define MVPP2_GMAC_IN_BAND_RESTART_AN BIT(4)
  364. #define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
  365. #define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
  366. #define MVPP2_GMAC_AN_SPEED_EN BIT(7)
  367. #define MVPP2_GMAC_FC_ADV_EN BIT(9)
  368. #define MVPP2_GMAC_FC_ADV_ASM_EN BIT(10)
  369. #define MVPP2_GMAC_FLOW_CTRL_AUTONEG BIT(11)
  370. #define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
  371. #define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
  372. #define MVPP2_GMAC_STATUS0 0x10
  373. #define MVPP2_GMAC_STATUS0_LINK_UP BIT(0)
  374. #define MVPP2_GMAC_STATUS0_GMII_SPEED BIT(1)
  375. #define MVPP2_GMAC_STATUS0_MII_SPEED BIT(2)
  376. #define MVPP2_GMAC_STATUS0_FULL_DUPLEX BIT(3)
  377. #define MVPP2_GMAC_STATUS0_RX_PAUSE BIT(6)
  378. #define MVPP2_GMAC_STATUS0_TX_PAUSE BIT(7)
  379. #define MVPP2_GMAC_STATUS0_AN_COMPLETE BIT(11)
  380. #define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
  381. #define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
  382. #define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
  383. #define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
  384. MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
  385. #define MVPP22_GMAC_INT_STAT 0x20
  386. #define MVPP22_GMAC_INT_STAT_LINK BIT(1)
  387. #define MVPP22_GMAC_INT_MASK 0x24
  388. #define MVPP22_GMAC_INT_MASK_LINK_STAT BIT(1)
  389. #define MVPP22_GMAC_CTRL_4_REG 0x90
  390. #define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0)
  391. #define MVPP22_CTRL4_RX_FC_EN BIT(3)
  392. #define MVPP22_CTRL4_TX_FC_EN BIT(4)
  393. #define MVPP22_CTRL4_DP_CLK_SEL BIT(5)
  394. #define MVPP22_CTRL4_SYNC_BYPASS_DIS BIT(6)
  395. #define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
  396. #define MVPP22_GMAC_INT_SUM_MASK 0xa4
  397. #define MVPP22_GMAC_INT_SUM_MASK_LINK_STAT BIT(1)
  398. /* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
  399. * relative to port->base.
  400. */
  401. #define MVPP22_XLG_CTRL0_REG 0x100
  402. #define MVPP22_XLG_CTRL0_PORT_EN BIT(0)
  403. #define MVPP22_XLG_CTRL0_MAC_RESET_DIS BIT(1)
  404. #define MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN BIT(7)
  405. #define MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN BIT(8)
  406. #define MVPP22_XLG_CTRL0_MIB_CNT_DIS BIT(14)
  407. #define MVPP22_XLG_CTRL1_REG 0x104
  408. #define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS 0
  409. #define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK 0x1fff
  410. #define MVPP22_XLG_STATUS 0x10c
  411. #define MVPP22_XLG_STATUS_LINK_UP BIT(0)
  412. #define MVPP22_XLG_INT_STAT 0x114
  413. #define MVPP22_XLG_INT_STAT_LINK BIT(1)
  414. #define MVPP22_XLG_INT_MASK 0x118
  415. #define MVPP22_XLG_INT_MASK_LINK BIT(1)
  416. #define MVPP22_XLG_CTRL3_REG 0x11c
  417. #define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
  418. #define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
  419. #define MVPP22_XLG_CTRL3_MACMODESELECT_10G (1 << 13)
  420. #define MVPP22_XLG_EXT_INT_MASK 0x15c
  421. #define MVPP22_XLG_EXT_INT_MASK_XLG BIT(1)
  422. #define MVPP22_XLG_EXT_INT_MASK_GIG BIT(2)
  423. #define MVPP22_XLG_CTRL4_REG 0x184
  424. #define MVPP22_XLG_CTRL4_FWD_FC BIT(5)
  425. #define MVPP22_XLG_CTRL4_FWD_PFC BIT(6)
  426. #define MVPP22_XLG_CTRL4_MACMODSELECT_GMAC BIT(12)
  427. #define MVPP22_XLG_CTRL4_EN_IDLE_CHECK BIT(14)
  428. /* SMI registers. PPv2.2 only, relative to priv->iface_base. */
  429. #define MVPP22_SMI_MISC_CFG_REG 0x1204
  430. #define MVPP22_SMI_POLLING_EN BIT(10)
  431. #define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00)
  432. #define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
  433. /* Descriptor ring Macros */
  434. #define MVPP2_QUEUE_NEXT_DESC(q, index) \
  435. (((index) < (q)->last_desc) ? ((index) + 1) : 0)
  436. /* XPCS registers. PPv2.2 only */
  437. #define MVPP22_MPCS_BASE(port) (0x7000 + (port) * 0x1000)
  438. #define MVPP22_MPCS_CTRL 0x14
  439. #define MVPP22_MPCS_CTRL_FWD_ERR_CONN BIT(10)
  440. #define MVPP22_MPCS_CLK_RESET 0x14c
  441. #define MAC_CLK_RESET_SD_TX BIT(0)
  442. #define MAC_CLK_RESET_SD_RX BIT(1)
  443. #define MAC_CLK_RESET_MAC BIT(2)
  444. #define MVPP22_MPCS_CLK_RESET_DIV_RATIO(n) ((n) << 4)
  445. #define MVPP22_MPCS_CLK_RESET_DIV_SET BIT(11)
  446. /* XPCS registers. PPv2.2 only */
  447. #define MVPP22_XPCS_BASE(port) (0x7400 + (port) * 0x1000)
  448. #define MVPP22_XPCS_CFG0 0x0
  449. #define MVPP22_XPCS_CFG0_PCS_MODE(n) ((n) << 3)
  450. #define MVPP22_XPCS_CFG0_ACTIVE_LANE(n) ((n) << 5)
  451. /* System controller registers. Accessed through a regmap. */
  452. #define GENCONF_SOFT_RESET1 0x1108
  453. #define GENCONF_SOFT_RESET1_GOP BIT(6)
  454. #define GENCONF_PORT_CTRL0 0x1110
  455. #define GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT BIT(1)
  456. #define GENCONF_PORT_CTRL0_RX_DATA_SAMPLE BIT(29)
  457. #define GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR BIT(31)
  458. #define GENCONF_PORT_CTRL1 0x1114
  459. #define GENCONF_PORT_CTRL1_EN(p) BIT(p)
  460. #define GENCONF_PORT_CTRL1_RESET(p) (BIT(p) << 28)
  461. #define GENCONF_CTRL0 0x1120
  462. #define GENCONF_CTRL0_PORT0_RGMII BIT(0)
  463. #define GENCONF_CTRL0_PORT1_RGMII_MII BIT(1)
  464. #define GENCONF_CTRL0_PORT1_RGMII BIT(2)
  465. /* Various constants */
  466. /* Coalescing */
  467. #define MVPP2_TXDONE_COAL_PKTS_THRESH 64
  468. #define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
  469. #define MVPP2_TXDONE_COAL_USEC 1000
  470. #define MVPP2_RX_COAL_PKTS 32
  471. #define MVPP2_RX_COAL_USEC 64
  472. /* The two bytes Marvell header. Either contains a special value used
  473. * by Marvell switches when a specific hardware mode is enabled (not
  474. * supported by this driver) or is filled automatically by zeroes on
  475. * the RX side. Those two bytes being at the front of the Ethernet
  476. * header, they allow to have the IP header aligned on a 4 bytes
  477. * boundary automatically: the hardware skips those two bytes on its
  478. * own.
  479. */
  480. #define MVPP2_MH_SIZE 2
  481. #define MVPP2_ETH_TYPE_LEN 2
  482. #define MVPP2_PPPOE_HDR_SIZE 8
  483. #define MVPP2_VLAN_TAG_LEN 4
  484. #define MVPP2_VLAN_TAG_EDSA_LEN 8
  485. /* Lbtd 802.3 type */
  486. #define MVPP2_IP_LBDT_TYPE 0xfffa
  487. #define MVPP2_TX_CSUM_MAX_SIZE 9800
  488. /* Timeout constants */
  489. #define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
  490. #define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
  491. #define MVPP2_TX_MTU_MAX 0x7ffff
  492. /* Maximum number of T-CONTs of PON port */
  493. #define MVPP2_MAX_TCONT 16
  494. /* Maximum number of supported ports */
  495. #define MVPP2_MAX_PORTS 4
  496. /* Maximum number of TXQs used by single port */
  497. #define MVPP2_MAX_TXQ 8
  498. /* MVPP2_MAX_TSO_SEGS is the maximum number of fragments to allow in the GSO
  499. * skb. As we need a maxium of two descriptors per fragments (1 header, 1 data),
  500. * multiply this value by two to count the maximum number of skb descs needed.
  501. */
  502. #define MVPP2_MAX_TSO_SEGS 300
  503. #define MVPP2_MAX_SKB_DESCS (MVPP2_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
  504. /* Dfault number of RXQs in use */
  505. #define MVPP2_DEFAULT_RXQ 1
  506. /* Max number of Rx descriptors */
  507. #define MVPP2_MAX_RXD_MAX 1024
  508. #define MVPP2_MAX_RXD_DFLT 128
  509. /* Max number of Tx descriptors */
  510. #define MVPP2_MAX_TXD_MAX 2048
  511. #define MVPP2_MAX_TXD_DFLT 1024
  512. /* Amount of Tx descriptors that can be reserved at once by CPU */
  513. #define MVPP2_CPU_DESC_CHUNK 64
  514. /* Max number of Tx descriptors in each aggregated queue */
  515. #define MVPP2_AGGR_TXQ_SIZE 256
  516. /* Descriptor aligned size */
  517. #define MVPP2_DESC_ALIGNED_SIZE 32
  518. /* Descriptor alignment mask */
  519. #define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
  520. /* RX FIFO constants */
  521. #define MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB 0x8000
  522. #define MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB 0x2000
  523. #define MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB 0x1000
  524. #define MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB 0x200
  525. #define MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB 0x80
  526. #define MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB 0x40
  527. #define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
  528. /* TX FIFO constants */
  529. #define MVPP22_TX_FIFO_DATA_SIZE_10KB 0xa
  530. #define MVPP22_TX_FIFO_DATA_SIZE_3KB 0x3
  531. #define MVPP2_TX_FIFO_THRESHOLD_MIN 256
  532. #define MVPP2_TX_FIFO_THRESHOLD_10KB \
  533. (MVPP22_TX_FIFO_DATA_SIZE_10KB * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN)
  534. #define MVPP2_TX_FIFO_THRESHOLD_3KB \
  535. (MVPP22_TX_FIFO_DATA_SIZE_3KB * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN)
  536. /* RX buffer constants */
  537. #define MVPP2_SKB_SHINFO_SIZE \
  538. SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
  539. #define MVPP2_RX_PKT_SIZE(mtu) \
  540. ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
  541. ETH_HLEN + ETH_FCS_LEN, cache_line_size())
  542. #define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
  543. #define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
  544. #define MVPP2_RX_MAX_PKT_SIZE(total_size) \
  545. ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
  546. #define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
  547. #define MVPP2_BIT_TO_WORD(bit) ((bit) / 32)
  548. #define MVPP2_BIT_IN_WORD(bit) ((bit) % 32)
  549. /* RSS constants */
  550. #define MVPP22_RSS_TABLE_ENTRIES 32
  551. /* IPv6 max L3 address size */
  552. #define MVPP2_MAX_L3_ADDR_SIZE 16
  553. /* Port flags */
  554. #define MVPP2_F_LOOPBACK BIT(0)
  555. /* Marvell tag types */
  556. enum mvpp2_tag_type {
  557. MVPP2_TAG_TYPE_NONE = 0,
  558. MVPP2_TAG_TYPE_MH = 1,
  559. MVPP2_TAG_TYPE_DSA = 2,
  560. MVPP2_TAG_TYPE_EDSA = 3,
  561. MVPP2_TAG_TYPE_VLAN = 4,
  562. MVPP2_TAG_TYPE_LAST = 5
  563. };
  564. /* L2 cast enum */
  565. enum mvpp2_prs_l2_cast {
  566. MVPP2_PRS_L2_UNI_CAST,
  567. MVPP2_PRS_L2_MULTI_CAST,
  568. };
  569. /* L3 cast enum */
  570. enum mvpp2_prs_l3_cast {
  571. MVPP2_PRS_L3_UNI_CAST,
  572. MVPP2_PRS_L3_MULTI_CAST,
  573. MVPP2_PRS_L3_BROAD_CAST
  574. };
  575. /* BM constants */
  576. #define MVPP2_BM_JUMBO_BUF_NUM 512
  577. #define MVPP2_BM_LONG_BUF_NUM 1024
  578. #define MVPP2_BM_SHORT_BUF_NUM 2048
  579. #define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
  580. #define MVPP2_BM_POOL_PTR_ALIGN 128
  581. /* BM cookie (32 bits) definition */
  582. #define MVPP2_BM_COOKIE_POOL_OFFS 8
  583. #define MVPP2_BM_COOKIE_CPU_OFFS 24
  584. #define MVPP2_BM_SHORT_FRAME_SIZE 512
  585. #define MVPP2_BM_LONG_FRAME_SIZE 2048
  586. #define MVPP2_BM_JUMBO_FRAME_SIZE 10240
  587. /* BM short pool packet size
  588. * These value assure that for SWF the total number
  589. * of bytes allocated for each buffer will be 512
  590. */
  591. #define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_SHORT_FRAME_SIZE)
  592. #define MVPP2_BM_LONG_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_LONG_FRAME_SIZE)
  593. #define MVPP2_BM_JUMBO_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_JUMBO_FRAME_SIZE)
  594. #define MVPP21_ADDR_SPACE_SZ 0
  595. #define MVPP22_ADDR_SPACE_SZ SZ_64K
  596. #define MVPP2_MAX_THREADS 8
  597. #define MVPP2_MAX_QVECS MVPP2_MAX_THREADS
  598. /* GMAC MIB Counters register definitions */
  599. #define MVPP21_MIB_COUNTERS_OFFSET 0x1000
  600. #define MVPP21_MIB_COUNTERS_PORT_SZ 0x400
  601. #define MVPP22_MIB_COUNTERS_OFFSET 0x0
  602. #define MVPP22_MIB_COUNTERS_PORT_SZ 0x100
  603. #define MVPP2_MIB_GOOD_OCTETS_RCVD 0x0
  604. #define MVPP2_MIB_BAD_OCTETS_RCVD 0x8
  605. #define MVPP2_MIB_CRC_ERRORS_SENT 0xc
  606. #define MVPP2_MIB_UNICAST_FRAMES_RCVD 0x10
  607. #define MVPP2_MIB_BROADCAST_FRAMES_RCVD 0x18
  608. #define MVPP2_MIB_MULTICAST_FRAMES_RCVD 0x1c
  609. #define MVPP2_MIB_FRAMES_64_OCTETS 0x20
  610. #define MVPP2_MIB_FRAMES_65_TO_127_OCTETS 0x24
  611. #define MVPP2_MIB_FRAMES_128_TO_255_OCTETS 0x28
  612. #define MVPP2_MIB_FRAMES_256_TO_511_OCTETS 0x2c
  613. #define MVPP2_MIB_FRAMES_512_TO_1023_OCTETS 0x30
  614. #define MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
  615. #define MVPP2_MIB_GOOD_OCTETS_SENT 0x38
  616. #define MVPP2_MIB_UNICAST_FRAMES_SENT 0x40
  617. #define MVPP2_MIB_MULTICAST_FRAMES_SENT 0x48
  618. #define MVPP2_MIB_BROADCAST_FRAMES_SENT 0x4c
  619. #define MVPP2_MIB_FC_SENT 0x54
  620. #define MVPP2_MIB_FC_RCVD 0x58
  621. #define MVPP2_MIB_RX_FIFO_OVERRUN 0x5c
  622. #define MVPP2_MIB_UNDERSIZE_RCVD 0x60
  623. #define MVPP2_MIB_FRAGMENTS_RCVD 0x64
  624. #define MVPP2_MIB_OVERSIZE_RCVD 0x68
  625. #define MVPP2_MIB_JABBER_RCVD 0x6c
  626. #define MVPP2_MIB_MAC_RCV_ERROR 0x70
  627. #define MVPP2_MIB_BAD_CRC_EVENT 0x74
  628. #define MVPP2_MIB_COLLISION 0x78
  629. #define MVPP2_MIB_LATE_COLLISION 0x7c
  630. #define MVPP2_MIB_COUNTERS_STATS_DELAY (1 * HZ)
  631. #define MVPP2_DESC_DMA_MASK DMA_BIT_MASK(40)
  632. /* Definitions */
  633. /* Shared Packet Processor resources */
  634. struct mvpp2 {
  635. /* Shared registers' base addresses */
  636. void __iomem *lms_base;
  637. void __iomem *iface_base;
  638. /* On PPv2.2, each "software thread" can access the base
  639. * register through a separate address space, each 64 KB apart
  640. * from each other. Typically, such address spaces will be
  641. * used per CPU.
  642. */
  643. void __iomem *swth_base[MVPP2_MAX_THREADS];
  644. /* On PPv2.2, some port control registers are located into the system
  645. * controller space. These registers are accessible through a regmap.
  646. */
  647. struct regmap *sysctrl_base;
  648. /* Common clocks */
  649. struct clk *pp_clk;
  650. struct clk *gop_clk;
  651. struct clk *mg_clk;
  652. struct clk *mg_core_clk;
  653. struct clk *axi_clk;
  654. /* List of pointers to port structures */
  655. int port_count;
  656. struct mvpp2_port *port_list[MVPP2_MAX_PORTS];
  657. /* Aggregated TXQs */
  658. struct mvpp2_tx_queue *aggr_txqs;
  659. /* BM pools */
  660. struct mvpp2_bm_pool *bm_pools;
  661. /* PRS shadow table */
  662. struct mvpp2_prs_shadow *prs_shadow;
  663. /* PRS auxiliary table for double vlan entries control */
  664. bool *prs_double_vlans;
  665. /* Tclk value */
  666. u32 tclk;
  667. /* HW version */
  668. enum { MVPP21, MVPP22 } hw_version;
  669. /* Maximum number of RXQs per port */
  670. unsigned int max_port_rxqs;
  671. /* Workqueue to gather hardware statistics */
  672. char queue_name[30];
  673. struct workqueue_struct *stats_queue;
  674. /* Debugfs root entry */
  675. struct dentry *dbgfs_dir;
  676. };
  677. struct mvpp2_pcpu_stats {
  678. struct u64_stats_sync syncp;
  679. u64 rx_packets;
  680. u64 rx_bytes;
  681. u64 tx_packets;
  682. u64 tx_bytes;
  683. };
  684. /* Per-CPU port control */
  685. struct mvpp2_port_pcpu {
  686. struct hrtimer tx_done_timer;
  687. bool timer_scheduled;
  688. /* Tasklet for egress finalization */
  689. struct tasklet_struct tx_done_tasklet;
  690. };
  691. struct mvpp2_queue_vector {
  692. int irq;
  693. struct napi_struct napi;
  694. enum { MVPP2_QUEUE_VECTOR_SHARED, MVPP2_QUEUE_VECTOR_PRIVATE } type;
  695. int sw_thread_id;
  696. u16 sw_thread_mask;
  697. int first_rxq;
  698. int nrxqs;
  699. u32 pending_cause_rx;
  700. struct mvpp2_port *port;
  701. };
  702. struct mvpp2_port {
  703. u8 id;
  704. /* Index of the port from the "group of ports" complex point
  705. * of view
  706. */
  707. int gop_id;
  708. int link_irq;
  709. struct mvpp2 *priv;
  710. /* Firmware node associated to the port */
  711. struct fwnode_handle *fwnode;
  712. /* Is a PHY always connected to the port */
  713. bool has_phy;
  714. /* Per-port registers' base address */
  715. void __iomem *base;
  716. void __iomem *stats_base;
  717. struct mvpp2_rx_queue **rxqs;
  718. unsigned int nrxqs;
  719. struct mvpp2_tx_queue **txqs;
  720. unsigned int ntxqs;
  721. struct net_device *dev;
  722. int pkt_size;
  723. /* Per-CPU port control */
  724. struct mvpp2_port_pcpu __percpu *pcpu;
  725. /* Flags */
  726. unsigned long flags;
  727. u16 tx_ring_size;
  728. u16 rx_ring_size;
  729. struct mvpp2_pcpu_stats __percpu *stats;
  730. u64 *ethtool_stats;
  731. /* Per-port work and its lock to gather hardware statistics */
  732. struct mutex gather_stats_lock;
  733. struct delayed_work stats_work;
  734. struct device_node *of_node;
  735. phy_interface_t phy_interface;
  736. struct phylink *phylink;
  737. struct phy *comphy;
  738. struct mvpp2_bm_pool *pool_long;
  739. struct mvpp2_bm_pool *pool_short;
  740. /* Index of first port's physical RXQ */
  741. u8 first_rxq;
  742. struct mvpp2_queue_vector qvecs[MVPP2_MAX_QVECS];
  743. unsigned int nqvecs;
  744. bool has_tx_irqs;
  745. u32 tx_time_coal;
  746. /* RSS indirection table */
  747. u32 indir[MVPP22_RSS_TABLE_ENTRIES];
  748. };
  749. /* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
  750. * layout of the transmit and reception DMA descriptors, and their
  751. * layout is therefore defined by the hardware design
  752. */
  753. #define MVPP2_TXD_L3_OFF_SHIFT 0
  754. #define MVPP2_TXD_IP_HLEN_SHIFT 8
  755. #define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
  756. #define MVPP2_TXD_L4_CSUM_NOT BIT(14)
  757. #define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
  758. #define MVPP2_TXD_PADDING_DISABLE BIT(23)
  759. #define MVPP2_TXD_L4_UDP BIT(24)
  760. #define MVPP2_TXD_L3_IP6 BIT(26)
  761. #define MVPP2_TXD_L_DESC BIT(28)
  762. #define MVPP2_TXD_F_DESC BIT(29)
  763. #define MVPP2_RXD_ERR_SUMMARY BIT(15)
  764. #define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
  765. #define MVPP2_RXD_ERR_CRC 0x0
  766. #define MVPP2_RXD_ERR_OVERRUN BIT(13)
  767. #define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
  768. #define MVPP2_RXD_BM_POOL_ID_OFFS 16
  769. #define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
  770. #define MVPP2_RXD_HWF_SYNC BIT(21)
  771. #define MVPP2_RXD_L4_CSUM_OK BIT(22)
  772. #define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
  773. #define MVPP2_RXD_L4_TCP BIT(25)
  774. #define MVPP2_RXD_L4_UDP BIT(26)
  775. #define MVPP2_RXD_L3_IP4 BIT(28)
  776. #define MVPP2_RXD_L3_IP6 BIT(30)
  777. #define MVPP2_RXD_BUF_HDR BIT(31)
  778. /* HW TX descriptor for PPv2.1 */
  779. struct mvpp21_tx_desc {
  780. __le32 command; /* Options used by HW for packet transmitting.*/
  781. u8 packet_offset; /* the offset from the buffer beginning */
  782. u8 phys_txq; /* destination queue ID */
  783. __le16 data_size; /* data size of transmitted packet in bytes */
  784. __le32 buf_dma_addr; /* physical addr of transmitted buffer */
  785. __le32 buf_cookie; /* cookie for access to TX buffer in tx path */
  786. __le32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
  787. __le32 reserved2; /* reserved (for future use) */
  788. };
  789. /* HW RX descriptor for PPv2.1 */
  790. struct mvpp21_rx_desc {
  791. __le32 status; /* info about received packet */
  792. __le16 reserved1; /* parser_info (for future use, PnC) */
  793. __le16 data_size; /* size of received packet in bytes */
  794. __le32 buf_dma_addr; /* physical address of the buffer */
  795. __le32 buf_cookie; /* cookie for access to RX buffer in rx path */
  796. __le16 reserved2; /* gem_port_id (for future use, PON) */
  797. __le16 reserved3; /* csum_l4 (for future use, PnC) */
  798. u8 reserved4; /* bm_qset (for future use, BM) */
  799. u8 reserved5;
  800. __le16 reserved6; /* classify_info (for future use, PnC) */
  801. __le32 reserved7; /* flow_id (for future use, PnC) */
  802. __le32 reserved8;
  803. };
  804. /* HW TX descriptor for PPv2.2 */
  805. struct mvpp22_tx_desc {
  806. __le32 command;
  807. u8 packet_offset;
  808. u8 phys_txq;
  809. __le16 data_size;
  810. __le64 reserved1;
  811. __le64 buf_dma_addr_ptp;
  812. __le64 buf_cookie_misc;
  813. };
  814. /* HW RX descriptor for PPv2.2 */
  815. struct mvpp22_rx_desc {
  816. __le32 status;
  817. __le16 reserved1;
  818. __le16 data_size;
  819. __le32 reserved2;
  820. __le32 reserved3;
  821. __le64 buf_dma_addr_key_hash;
  822. __le64 buf_cookie_misc;
  823. };
  824. /* Opaque type used by the driver to manipulate the HW TX and RX
  825. * descriptors
  826. */
  827. struct mvpp2_tx_desc {
  828. union {
  829. struct mvpp21_tx_desc pp21;
  830. struct mvpp22_tx_desc pp22;
  831. };
  832. };
  833. struct mvpp2_rx_desc {
  834. union {
  835. struct mvpp21_rx_desc pp21;
  836. struct mvpp22_rx_desc pp22;
  837. };
  838. };
  839. struct mvpp2_txq_pcpu_buf {
  840. /* Transmitted SKB */
  841. struct sk_buff *skb;
  842. /* Physical address of transmitted buffer */
  843. dma_addr_t dma;
  844. /* Size transmitted */
  845. size_t size;
  846. };
  847. /* Per-CPU Tx queue control */
  848. struct mvpp2_txq_pcpu {
  849. int cpu;
  850. /* Number of Tx DMA descriptors in the descriptor ring */
  851. int size;
  852. /* Number of currently used Tx DMA descriptor in the
  853. * descriptor ring
  854. */
  855. int count;
  856. int wake_threshold;
  857. int stop_threshold;
  858. /* Number of Tx DMA descriptors reserved for each CPU */
  859. int reserved_num;
  860. /* Infos about transmitted buffers */
  861. struct mvpp2_txq_pcpu_buf *buffs;
  862. /* Index of last TX DMA descriptor that was inserted */
  863. int txq_put_index;
  864. /* Index of the TX DMA descriptor to be cleaned up */
  865. int txq_get_index;
  866. /* DMA buffer for TSO headers */
  867. char *tso_headers;
  868. dma_addr_t tso_headers_dma;
  869. };
  870. struct mvpp2_tx_queue {
  871. /* Physical number of this Tx queue */
  872. u8 id;
  873. /* Logical number of this Tx queue */
  874. u8 log_id;
  875. /* Number of Tx DMA descriptors in the descriptor ring */
  876. int size;
  877. /* Number of currently used Tx DMA descriptor in the descriptor ring */
  878. int count;
  879. /* Per-CPU control of physical Tx queues */
  880. struct mvpp2_txq_pcpu __percpu *pcpu;
  881. u32 done_pkts_coal;
  882. /* Virtual address of thex Tx DMA descriptors array */
  883. struct mvpp2_tx_desc *descs;
  884. /* DMA address of the Tx DMA descriptors array */
  885. dma_addr_t descs_dma;
  886. /* Index of the last Tx DMA descriptor */
  887. int last_desc;
  888. /* Index of the next Tx DMA descriptor to process */
  889. int next_desc_to_proc;
  890. };
  891. struct mvpp2_rx_queue {
  892. /* RX queue number, in the range 0-31 for physical RXQs */
  893. u8 id;
  894. /* Num of rx descriptors in the rx descriptor ring */
  895. int size;
  896. u32 pkts_coal;
  897. u32 time_coal;
  898. /* Virtual address of the RX DMA descriptors array */
  899. struct mvpp2_rx_desc *descs;
  900. /* DMA address of the RX DMA descriptors array */
  901. dma_addr_t descs_dma;
  902. /* Index of the last RX DMA descriptor */
  903. int last_desc;
  904. /* Index of the next RX DMA descriptor to process */
  905. int next_desc_to_proc;
  906. /* ID of port to which physical RXQ is mapped */
  907. int port;
  908. /* Port's logic RXQ number to which physical RXQ is mapped */
  909. int logic_rxq;
  910. };
  911. struct mvpp2_bm_pool {
  912. /* Pool number in the range 0-7 */
  913. int id;
  914. /* Buffer Pointers Pool External (BPPE) size */
  915. int size;
  916. /* BPPE size in bytes */
  917. int size_bytes;
  918. /* Number of buffers for this pool */
  919. int buf_num;
  920. /* Pool buffer size */
  921. int buf_size;
  922. /* Packet size */
  923. int pkt_size;
  924. int frag_size;
  925. /* BPPE virtual base address */
  926. u32 *virt_addr;
  927. /* BPPE DMA base address */
  928. dma_addr_t dma_addr;
  929. /* Ports using BM pool */
  930. u32 port_map;
  931. };
  932. #define IS_TSO_HEADER(txq_pcpu, addr) \
  933. ((addr) >= (txq_pcpu)->tso_headers_dma && \
  934. (addr) < (txq_pcpu)->tso_headers_dma + \
  935. (txq_pcpu)->size * TSO_HEADER_SIZE)
  936. #define MVPP2_DRIVER_NAME "mvpp2"
  937. #define MVPP2_DRIVER_VERSION "1.0"
  938. void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data);
  939. u32 mvpp2_read(struct mvpp2 *priv, u32 offset);
  940. u32 mvpp2_read_relaxed(struct mvpp2 *priv, u32 offset);
  941. void mvpp2_percpu_write(struct mvpp2 *priv, int cpu, u32 offset, u32 data);
  942. u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu, u32 offset);
  943. void mvpp2_percpu_write_relaxed(struct mvpp2 *priv, int cpu, u32 offset,
  944. u32 data);
  945. void mvpp2_dbgfs_init(struct mvpp2 *priv, const char *name);
  946. void mvpp2_dbgfs_cleanup(struct mvpp2 *priv);
  947. #endif