dwmac4_lib.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. /*
  2. * Copyright (C) 2007-2015 STMicroelectronics Ltd
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * Author: Alexandre Torgue <alexandre.torgue@st.com>
  9. */
  10. #include <linux/io.h>
  11. #include <linux/delay.h>
  12. #include "common.h"
  13. #include "dwmac4_dma.h"
  14. #include "dwmac4.h"
  15. int dwmac4_dma_reset(void __iomem *ioaddr)
  16. {
  17. u32 value = readl(ioaddr + DMA_BUS_MODE);
  18. int limit;
  19. /* DMA SW reset */
  20. value |= DMA_BUS_MODE_SFT_RESET;
  21. writel(value, ioaddr + DMA_BUS_MODE);
  22. limit = 10;
  23. while (limit--) {
  24. if (!(readl(ioaddr + DMA_BUS_MODE) & DMA_BUS_MODE_SFT_RESET))
  25. break;
  26. mdelay(10);
  27. }
  28. if (limit < 0)
  29. return -EBUSY;
  30. return 0;
  31. }
  32. void dwmac4_set_rx_tail_ptr(void __iomem *ioaddr, u32 tail_ptr, u32 chan)
  33. {
  34. writel(tail_ptr, ioaddr + DMA_CHAN_RX_END_ADDR(chan));
  35. }
  36. void dwmac4_set_tx_tail_ptr(void __iomem *ioaddr, u32 tail_ptr, u32 chan)
  37. {
  38. writel(tail_ptr, ioaddr + DMA_CHAN_TX_END_ADDR(chan));
  39. }
  40. void dwmac4_dma_start_tx(void __iomem *ioaddr, u32 chan)
  41. {
  42. u32 value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
  43. value |= DMA_CONTROL_ST;
  44. writel(value, ioaddr + DMA_CHAN_TX_CONTROL(chan));
  45. value = readl(ioaddr + GMAC_CONFIG);
  46. value |= GMAC_CONFIG_TE;
  47. writel(value, ioaddr + GMAC_CONFIG);
  48. }
  49. void dwmac4_dma_stop_tx(void __iomem *ioaddr, u32 chan)
  50. {
  51. u32 value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
  52. value &= ~DMA_CONTROL_ST;
  53. writel(value, ioaddr + DMA_CHAN_TX_CONTROL(chan));
  54. }
  55. void dwmac4_dma_start_rx(void __iomem *ioaddr, u32 chan)
  56. {
  57. u32 value = readl(ioaddr + DMA_CHAN_RX_CONTROL(chan));
  58. value |= DMA_CONTROL_SR;
  59. writel(value, ioaddr + DMA_CHAN_RX_CONTROL(chan));
  60. value = readl(ioaddr + GMAC_CONFIG);
  61. value |= GMAC_CONFIG_RE;
  62. writel(value, ioaddr + GMAC_CONFIG);
  63. }
  64. void dwmac4_dma_stop_rx(void __iomem *ioaddr, u32 chan)
  65. {
  66. u32 value = readl(ioaddr + DMA_CHAN_RX_CONTROL(chan));
  67. value &= ~DMA_CONTROL_SR;
  68. writel(value, ioaddr + DMA_CHAN_RX_CONTROL(chan));
  69. value = readl(ioaddr + GMAC_CONFIG);
  70. value &= ~GMAC_CONFIG_RE;
  71. writel(value, ioaddr + GMAC_CONFIG);
  72. }
  73. void dwmac4_set_tx_ring_len(void __iomem *ioaddr, u32 len, u32 chan)
  74. {
  75. writel(len, ioaddr + DMA_CHAN_TX_RING_LEN(chan));
  76. }
  77. void dwmac4_set_rx_ring_len(void __iomem *ioaddr, u32 len, u32 chan)
  78. {
  79. writel(len, ioaddr + DMA_CHAN_RX_RING_LEN(chan));
  80. }
  81. void dwmac4_enable_dma_irq(void __iomem *ioaddr, u32 chan)
  82. {
  83. writel(DMA_CHAN_INTR_DEFAULT_MASK, ioaddr +
  84. DMA_CHAN_INTR_ENA(chan));
  85. }
  86. void dwmac410_enable_dma_irq(void __iomem *ioaddr, u32 chan)
  87. {
  88. writel(DMA_CHAN_INTR_DEFAULT_MASK_4_10,
  89. ioaddr + DMA_CHAN_INTR_ENA(chan));
  90. }
  91. void dwmac4_disable_dma_irq(void __iomem *ioaddr, u32 chan)
  92. {
  93. writel(0, ioaddr + DMA_CHAN_INTR_ENA(chan));
  94. }
  95. int dwmac4_dma_interrupt(void __iomem *ioaddr,
  96. struct stmmac_extra_stats *x, u32 chan)
  97. {
  98. int ret = 0;
  99. u32 intr_status = readl(ioaddr + DMA_CHAN_STATUS(chan));
  100. /* ABNORMAL interrupts */
  101. if (unlikely(intr_status & DMA_CHAN_STATUS_AIS)) {
  102. if (unlikely(intr_status & DMA_CHAN_STATUS_RBU))
  103. x->rx_buf_unav_irq++;
  104. if (unlikely(intr_status & DMA_CHAN_STATUS_RPS))
  105. x->rx_process_stopped_irq++;
  106. if (unlikely(intr_status & DMA_CHAN_STATUS_RWT))
  107. x->rx_watchdog_irq++;
  108. if (unlikely(intr_status & DMA_CHAN_STATUS_ETI))
  109. x->tx_early_irq++;
  110. if (unlikely(intr_status & DMA_CHAN_STATUS_TPS)) {
  111. x->tx_process_stopped_irq++;
  112. ret = tx_hard_error;
  113. }
  114. if (unlikely(intr_status & DMA_CHAN_STATUS_FBE)) {
  115. x->fatal_bus_error_irq++;
  116. ret = tx_hard_error;
  117. }
  118. }
  119. /* TX/RX NORMAL interrupts */
  120. if (likely(intr_status & DMA_CHAN_STATUS_NIS)) {
  121. x->normal_irq_n++;
  122. if (likely(intr_status & DMA_CHAN_STATUS_RI)) {
  123. u32 value;
  124. value = readl(ioaddr + DMA_CHAN_INTR_ENA(chan));
  125. /* to schedule NAPI on real RIE event. */
  126. if (likely(value & DMA_CHAN_INTR_ENA_RIE)) {
  127. x->rx_normal_irq_n++;
  128. ret |= handle_rx;
  129. }
  130. }
  131. if (likely(intr_status & DMA_CHAN_STATUS_TI)) {
  132. x->tx_normal_irq_n++;
  133. ret |= handle_tx;
  134. }
  135. if (unlikely(intr_status & DMA_CHAN_STATUS_ERI))
  136. x->rx_early_irq++;
  137. }
  138. /* Clear the interrupt by writing a logic 1 to the chanX interrupt
  139. * status [21-0] expect reserved bits [5-3]
  140. */
  141. writel((intr_status & 0x3fffc7),
  142. ioaddr + DMA_CHAN_STATUS(chan));
  143. return ret;
  144. }
  145. void stmmac_dwmac4_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
  146. unsigned int high, unsigned int low)
  147. {
  148. unsigned long data;
  149. data = (addr[5] << 8) | addr[4];
  150. /* For MAC Addr registers se have to set the Address Enable (AE)
  151. * bit that has no effect on the High Reg 0 where the bit 31 (MO)
  152. * is RO.
  153. */
  154. data |= (STMMAC_CHAN0 << GMAC_HI_DCS_SHIFT);
  155. writel(data | GMAC_HI_REG_AE, ioaddr + high);
  156. data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
  157. writel(data, ioaddr + low);
  158. }
  159. /* Enable disable MAC RX/TX */
  160. void stmmac_dwmac4_set_mac(void __iomem *ioaddr, bool enable)
  161. {
  162. u32 value = readl(ioaddr + GMAC_CONFIG);
  163. if (enable)
  164. value |= GMAC_CONFIG_RE | GMAC_CONFIG_TE;
  165. else
  166. value &= ~(GMAC_CONFIG_TE | GMAC_CONFIG_RE);
  167. writel(value, ioaddr + GMAC_CONFIG);
  168. }
  169. void stmmac_dwmac4_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
  170. unsigned int high, unsigned int low)
  171. {
  172. unsigned int hi_addr, lo_addr;
  173. /* Read the MAC address from the hardware */
  174. hi_addr = readl(ioaddr + high);
  175. lo_addr = readl(ioaddr + low);
  176. /* Extract the MAC address from the high and low words */
  177. addr[0] = lo_addr & 0xff;
  178. addr[1] = (lo_addr >> 8) & 0xff;
  179. addr[2] = (lo_addr >> 16) & 0xff;
  180. addr[3] = (lo_addr >> 24) & 0xff;
  181. addr[4] = hi_addr & 0xff;
  182. addr[5] = (hi_addr >> 8) & 0xff;
  183. }