mt76x2_mac_common.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. /*
  2. * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
  3. * Copyright (C) 2018 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include "mt76x2.h"
  18. void mt76x2_mac_stop(struct mt76x2_dev *dev, bool force)
  19. {
  20. bool stopped = false;
  21. u32 rts_cfg;
  22. int i;
  23. mt76_wr(dev, MT_MAC_SYS_CTRL, 0);
  24. rts_cfg = mt76_rr(dev, MT_TX_RTS_CFG);
  25. mt76_wr(dev, MT_TX_RTS_CFG, rts_cfg & ~MT_TX_RTS_CFG_RETRY_LIMIT);
  26. /* Wait for MAC to become idle */
  27. for (i = 0; i < 300; i++) {
  28. if ((mt76_rr(dev, MT_MAC_STATUS) &
  29. (MT_MAC_STATUS_RX | MT_MAC_STATUS_TX)) ||
  30. mt76_rr(dev, MT_BBP(IBI, 12))) {
  31. udelay(1);
  32. continue;
  33. }
  34. stopped = true;
  35. break;
  36. }
  37. if (force && !stopped) {
  38. mt76_set(dev, MT_BBP(CORE, 4), BIT(1));
  39. mt76_clear(dev, MT_BBP(CORE, 4), BIT(1));
  40. mt76_set(dev, MT_BBP(CORE, 4), BIT(0));
  41. mt76_clear(dev, MT_BBP(CORE, 4), BIT(0));
  42. }
  43. mt76_wr(dev, MT_TX_RTS_CFG, rts_cfg);
  44. }
  45. EXPORT_SYMBOL_GPL(mt76x2_mac_stop);
  46. bool mt76x2_mac_load_tx_status(struct mt76x2_dev *dev,
  47. struct mt76x2_tx_status *stat)
  48. {
  49. u32 stat1, stat2;
  50. stat2 = mt76_rr(dev, MT_TX_STAT_FIFO_EXT);
  51. stat1 = mt76_rr(dev, MT_TX_STAT_FIFO);
  52. stat->valid = !!(stat1 & MT_TX_STAT_FIFO_VALID);
  53. if (!stat->valid)
  54. return false;
  55. stat->success = !!(stat1 & MT_TX_STAT_FIFO_SUCCESS);
  56. stat->aggr = !!(stat1 & MT_TX_STAT_FIFO_AGGR);
  57. stat->ack_req = !!(stat1 & MT_TX_STAT_FIFO_ACKREQ);
  58. stat->wcid = FIELD_GET(MT_TX_STAT_FIFO_WCID, stat1);
  59. stat->rate = FIELD_GET(MT_TX_STAT_FIFO_RATE, stat1);
  60. stat->retry = FIELD_GET(MT_TX_STAT_FIFO_EXT_RETRY, stat2);
  61. stat->pktid = FIELD_GET(MT_TX_STAT_FIFO_EXT_PKTID, stat2);
  62. return true;
  63. }
  64. EXPORT_SYMBOL_GPL(mt76x2_mac_load_tx_status);
  65. static int
  66. mt76x2_mac_process_tx_rate(struct ieee80211_tx_rate *txrate, u16 rate,
  67. enum nl80211_band band)
  68. {
  69. u8 idx = FIELD_GET(MT_RXWI_RATE_INDEX, rate);
  70. txrate->idx = 0;
  71. txrate->flags = 0;
  72. txrate->count = 1;
  73. switch (FIELD_GET(MT_RXWI_RATE_PHY, rate)) {
  74. case MT_PHY_TYPE_OFDM:
  75. if (band == NL80211_BAND_2GHZ)
  76. idx += 4;
  77. txrate->idx = idx;
  78. return 0;
  79. case MT_PHY_TYPE_CCK:
  80. if (idx >= 8)
  81. idx -= 8;
  82. txrate->idx = idx;
  83. return 0;
  84. case MT_PHY_TYPE_HT_GF:
  85. txrate->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  86. /* fall through */
  87. case MT_PHY_TYPE_HT:
  88. txrate->flags |= IEEE80211_TX_RC_MCS;
  89. txrate->idx = idx;
  90. break;
  91. case MT_PHY_TYPE_VHT:
  92. txrate->flags |= IEEE80211_TX_RC_VHT_MCS;
  93. txrate->idx = idx;
  94. break;
  95. default:
  96. return -EINVAL;
  97. }
  98. switch (FIELD_GET(MT_RXWI_RATE_BW, rate)) {
  99. case MT_PHY_BW_20:
  100. break;
  101. case MT_PHY_BW_40:
  102. txrate->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  103. break;
  104. case MT_PHY_BW_80:
  105. txrate->flags |= IEEE80211_TX_RC_80_MHZ_WIDTH;
  106. break;
  107. default:
  108. return -EINVAL;
  109. }
  110. if (rate & MT_RXWI_RATE_SGI)
  111. txrate->flags |= IEEE80211_TX_RC_SHORT_GI;
  112. return 0;
  113. }
  114. static void
  115. mt76x2_mac_fill_tx_status(struct mt76x2_dev *dev,
  116. struct ieee80211_tx_info *info,
  117. struct mt76x2_tx_status *st, int n_frames)
  118. {
  119. struct ieee80211_tx_rate *rate = info->status.rates;
  120. int cur_idx, last_rate;
  121. int i;
  122. if (!n_frames)
  123. return;
  124. last_rate = min_t(int, st->retry, IEEE80211_TX_MAX_RATES - 1);
  125. mt76x2_mac_process_tx_rate(&rate[last_rate], st->rate,
  126. dev->mt76.chandef.chan->band);
  127. if (last_rate < IEEE80211_TX_MAX_RATES - 1)
  128. rate[last_rate + 1].idx = -1;
  129. cur_idx = rate[last_rate].idx + last_rate;
  130. for (i = 0; i <= last_rate; i++) {
  131. rate[i].flags = rate[last_rate].flags;
  132. rate[i].idx = max_t(int, 0, cur_idx - i);
  133. rate[i].count = 1;
  134. }
  135. rate[last_rate].count = st->retry + 1 - last_rate;
  136. info->status.ampdu_len = n_frames;
  137. info->status.ampdu_ack_len = st->success ? n_frames : 0;
  138. if (st->pktid & MT_TXWI_PKTID_PROBE)
  139. info->flags |= IEEE80211_TX_CTL_RATE_CTRL_PROBE;
  140. if (st->aggr)
  141. info->flags |= IEEE80211_TX_CTL_AMPDU |
  142. IEEE80211_TX_STAT_AMPDU;
  143. if (!st->ack_req)
  144. info->flags |= IEEE80211_TX_CTL_NO_ACK;
  145. else if (st->success)
  146. info->flags |= IEEE80211_TX_STAT_ACK;
  147. }
  148. void mt76x2_send_tx_status(struct mt76x2_dev *dev,
  149. struct mt76x2_tx_status *stat, u8 *update)
  150. {
  151. struct ieee80211_tx_info info = {};
  152. struct ieee80211_sta *sta = NULL;
  153. struct mt76_wcid *wcid = NULL;
  154. struct mt76x2_sta *msta = NULL;
  155. rcu_read_lock();
  156. if (stat->wcid < ARRAY_SIZE(dev->wcid))
  157. wcid = rcu_dereference(dev->wcid[stat->wcid]);
  158. if (wcid) {
  159. void *priv;
  160. priv = msta = container_of(wcid, struct mt76x2_sta, wcid);
  161. sta = container_of(priv, struct ieee80211_sta,
  162. drv_priv);
  163. }
  164. if (msta && stat->aggr) {
  165. u32 stat_val, stat_cache;
  166. stat_val = stat->rate;
  167. stat_val |= ((u32) stat->retry) << 16;
  168. stat_cache = msta->status.rate;
  169. stat_cache |= ((u32) msta->status.retry) << 16;
  170. if (*update == 0 && stat_val == stat_cache &&
  171. stat->wcid == msta->status.wcid && msta->n_frames < 32) {
  172. msta->n_frames++;
  173. goto out;
  174. }
  175. mt76x2_mac_fill_tx_status(dev, &info, &msta->status,
  176. msta->n_frames);
  177. msta->status = *stat;
  178. msta->n_frames = 1;
  179. *update = 0;
  180. } else {
  181. mt76x2_mac_fill_tx_status(dev, &info, stat, 1);
  182. *update = 1;
  183. }
  184. ieee80211_tx_status_noskb(mt76_hw(dev), sta, &info);
  185. out:
  186. rcu_read_unlock();
  187. }
  188. EXPORT_SYMBOL_GPL(mt76x2_send_tx_status);
  189. static enum mt76x2_cipher_type
  190. mt76x2_mac_get_key_info(struct ieee80211_key_conf *key, u8 *key_data)
  191. {
  192. memset(key_data, 0, 32);
  193. if (!key)
  194. return MT_CIPHER_NONE;
  195. if (key->keylen > 32)
  196. return MT_CIPHER_NONE;
  197. memcpy(key_data, key->key, key->keylen);
  198. switch (key->cipher) {
  199. case WLAN_CIPHER_SUITE_WEP40:
  200. return MT_CIPHER_WEP40;
  201. case WLAN_CIPHER_SUITE_WEP104:
  202. return MT_CIPHER_WEP104;
  203. case WLAN_CIPHER_SUITE_TKIP:
  204. return MT_CIPHER_TKIP;
  205. case WLAN_CIPHER_SUITE_CCMP:
  206. return MT_CIPHER_AES_CCMP;
  207. default:
  208. return MT_CIPHER_NONE;
  209. }
  210. }
  211. int mt76x2_mac_shared_key_setup(struct mt76x2_dev *dev, u8 vif_idx, u8 key_idx,
  212. struct ieee80211_key_conf *key)
  213. {
  214. enum mt76x2_cipher_type cipher;
  215. u8 key_data[32];
  216. u32 val;
  217. cipher = mt76x2_mac_get_key_info(key, key_data);
  218. if (cipher == MT_CIPHER_NONE && key)
  219. return -EOPNOTSUPP;
  220. val = mt76_rr(dev, MT_SKEY_MODE(vif_idx));
  221. val &= ~(MT_SKEY_MODE_MASK << MT_SKEY_MODE_SHIFT(vif_idx, key_idx));
  222. val |= cipher << MT_SKEY_MODE_SHIFT(vif_idx, key_idx);
  223. mt76_wr(dev, MT_SKEY_MODE(vif_idx), val);
  224. mt76_wr_copy(dev, MT_SKEY(vif_idx, key_idx), key_data,
  225. sizeof(key_data));
  226. return 0;
  227. }
  228. EXPORT_SYMBOL_GPL(mt76x2_mac_shared_key_setup);
  229. int mt76x2_mac_wcid_set_key(struct mt76x2_dev *dev, u8 idx,
  230. struct ieee80211_key_conf *key)
  231. {
  232. enum mt76x2_cipher_type cipher;
  233. u8 key_data[32];
  234. u8 iv_data[8];
  235. cipher = mt76x2_mac_get_key_info(key, key_data);
  236. if (cipher == MT_CIPHER_NONE && key)
  237. return -EOPNOTSUPP;
  238. mt76_rmw_field(dev, MT_WCID_ATTR(idx), MT_WCID_ATTR_PKEY_MODE, cipher);
  239. mt76_wr_copy(dev, MT_WCID_KEY(idx), key_data, sizeof(key_data));
  240. memset(iv_data, 0, sizeof(iv_data));
  241. if (key) {
  242. mt76_rmw_field(dev, MT_WCID_ATTR(idx), MT_WCID_ATTR_PAIRWISE,
  243. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  244. iv_data[3] = key->keyidx << 6;
  245. if (cipher >= MT_CIPHER_TKIP)
  246. iv_data[3] |= 0x20;
  247. }
  248. mt76_wr_copy(dev, MT_WCID_IV(idx), iv_data, sizeof(iv_data));
  249. return 0;
  250. }
  251. EXPORT_SYMBOL_GPL(mt76x2_mac_wcid_set_key);
  252. static __le16
  253. mt76x2_mac_tx_rate_val(struct mt76x2_dev *dev,
  254. const struct ieee80211_tx_rate *rate, u8 *nss_val)
  255. {
  256. u16 rateval;
  257. u8 phy, rate_idx;
  258. u8 nss = 1;
  259. u8 bw = 0;
  260. if (rate->flags & IEEE80211_TX_RC_VHT_MCS) {
  261. rate_idx = rate->idx;
  262. nss = 1 + (rate->idx >> 4);
  263. phy = MT_PHY_TYPE_VHT;
  264. if (rate->flags & IEEE80211_TX_RC_80_MHZ_WIDTH)
  265. bw = 2;
  266. else if (rate->flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  267. bw = 1;
  268. } else if (rate->flags & IEEE80211_TX_RC_MCS) {
  269. rate_idx = rate->idx;
  270. nss = 1 + (rate->idx >> 3);
  271. phy = MT_PHY_TYPE_HT;
  272. if (rate->flags & IEEE80211_TX_RC_GREEN_FIELD)
  273. phy = MT_PHY_TYPE_HT_GF;
  274. if (rate->flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  275. bw = 1;
  276. } else {
  277. const struct ieee80211_rate *r;
  278. int band = dev->mt76.chandef.chan->band;
  279. u16 val;
  280. r = &mt76_hw(dev)->wiphy->bands[band]->bitrates[rate->idx];
  281. if (rate->flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
  282. val = r->hw_value_short;
  283. else
  284. val = r->hw_value;
  285. phy = val >> 8;
  286. rate_idx = val & 0xff;
  287. bw = 0;
  288. }
  289. rateval = FIELD_PREP(MT_RXWI_RATE_INDEX, rate_idx);
  290. rateval |= FIELD_PREP(MT_RXWI_RATE_PHY, phy);
  291. rateval |= FIELD_PREP(MT_RXWI_RATE_BW, bw);
  292. if (rate->flags & IEEE80211_TX_RC_SHORT_GI)
  293. rateval |= MT_RXWI_RATE_SGI;
  294. *nss_val = nss;
  295. return cpu_to_le16(rateval);
  296. }
  297. void mt76x2_mac_wcid_set_rate(struct mt76x2_dev *dev, struct mt76_wcid *wcid,
  298. const struct ieee80211_tx_rate *rate)
  299. {
  300. spin_lock_bh(&dev->mt76.lock);
  301. wcid->tx_rate = mt76x2_mac_tx_rate_val(dev, rate, &wcid->tx_rate_nss);
  302. wcid->tx_rate_set = true;
  303. spin_unlock_bh(&dev->mt76.lock);
  304. }
  305. EXPORT_SYMBOL_GPL(mt76x2_mac_wcid_set_rate);
  306. void mt76x2_mac_write_txwi(struct mt76x2_dev *dev, struct mt76x2_txwi *txwi,
  307. struct sk_buff *skb, struct mt76_wcid *wcid,
  308. struct ieee80211_sta *sta, int len)
  309. {
  310. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  311. struct ieee80211_tx_rate *rate = &info->control.rates[0];
  312. struct ieee80211_key_conf *key = info->control.hw_key;
  313. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  314. u16 rate_ht_mask = FIELD_PREP(MT_RXWI_RATE_PHY, BIT(1) | BIT(2));
  315. u16 txwi_flags = 0;
  316. u8 nss;
  317. s8 txpwr_adj, max_txpwr_adj;
  318. u8 ccmp_pn[8];
  319. memset(txwi, 0, sizeof(*txwi));
  320. if (wcid)
  321. txwi->wcid = wcid->idx;
  322. else
  323. txwi->wcid = 0xff;
  324. txwi->pktid = 1;
  325. if (wcid && wcid->sw_iv && key) {
  326. u64 pn = atomic64_inc_return(&key->tx_pn);
  327. ccmp_pn[0] = pn;
  328. ccmp_pn[1] = pn >> 8;
  329. ccmp_pn[2] = 0;
  330. ccmp_pn[3] = 0x20 | (key->keyidx << 6);
  331. ccmp_pn[4] = pn >> 16;
  332. ccmp_pn[5] = pn >> 24;
  333. ccmp_pn[6] = pn >> 32;
  334. ccmp_pn[7] = pn >> 40;
  335. txwi->iv = *((__le32 *)&ccmp_pn[0]);
  336. txwi->eiv = *((__le32 *)&ccmp_pn[4]);
  337. }
  338. spin_lock_bh(&dev->mt76.lock);
  339. if (wcid && (rate->idx < 0 || !rate->count)) {
  340. txwi->rate = wcid->tx_rate;
  341. max_txpwr_adj = wcid->max_txpwr_adj;
  342. nss = wcid->tx_rate_nss;
  343. } else {
  344. txwi->rate = mt76x2_mac_tx_rate_val(dev, rate, &nss);
  345. max_txpwr_adj = mt76x2_tx_get_max_txpwr_adj(dev, rate);
  346. }
  347. spin_unlock_bh(&dev->mt76.lock);
  348. txpwr_adj = mt76x2_tx_get_txpwr_adj(dev, dev->txpower_conf,
  349. max_txpwr_adj);
  350. txwi->ctl2 = FIELD_PREP(MT_TX_PWR_ADJ, txpwr_adj);
  351. if (mt76xx_rev(dev) >= MT76XX_REV_E4)
  352. txwi->txstream = 0x13;
  353. else if (mt76xx_rev(dev) >= MT76XX_REV_E3 &&
  354. !(txwi->rate & cpu_to_le16(rate_ht_mask)))
  355. txwi->txstream = 0x93;
  356. if (info->flags & IEEE80211_TX_CTL_LDPC)
  357. txwi->rate |= cpu_to_le16(MT_RXWI_RATE_LDPC);
  358. if ((info->flags & IEEE80211_TX_CTL_STBC) && nss == 1)
  359. txwi->rate |= cpu_to_le16(MT_RXWI_RATE_STBC);
  360. if (nss > 1 && sta && sta->smps_mode == IEEE80211_SMPS_DYNAMIC)
  361. txwi_flags |= MT_TXWI_FLAGS_MMPS;
  362. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK))
  363. txwi->ack_ctl |= MT_TXWI_ACK_CTL_REQ;
  364. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ)
  365. txwi->ack_ctl |= MT_TXWI_ACK_CTL_NSEQ;
  366. if (info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE)
  367. txwi->pktid |= MT_TXWI_PKTID_PROBE;
  368. if ((info->flags & IEEE80211_TX_CTL_AMPDU) && sta) {
  369. u8 ba_size = IEEE80211_MIN_AMPDU_BUF;
  370. ba_size <<= sta->ht_cap.ampdu_factor;
  371. ba_size = min_t(int, 63, ba_size - 1);
  372. if (info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE)
  373. ba_size = 0;
  374. txwi->ack_ctl |= FIELD_PREP(MT_TXWI_ACK_CTL_BA_WINDOW, ba_size);
  375. txwi_flags |= MT_TXWI_FLAGS_AMPDU |
  376. FIELD_PREP(MT_TXWI_FLAGS_MPDU_DENSITY,
  377. sta->ht_cap.ampdu_density);
  378. }
  379. if (ieee80211_is_probe_resp(hdr->frame_control) ||
  380. ieee80211_is_beacon(hdr->frame_control))
  381. txwi_flags |= MT_TXWI_FLAGS_TS;
  382. txwi->flags |= cpu_to_le16(txwi_flags);
  383. txwi->len_ctl = cpu_to_le16(len);
  384. }
  385. EXPORT_SYMBOL_GPL(mt76x2_mac_write_txwi);
  386. void mt76x2_mac_wcid_set_drop(struct mt76x2_dev *dev, u8 idx, bool drop)
  387. {
  388. u32 val = mt76_rr(dev, MT_WCID_DROP(idx));
  389. u32 bit = MT_WCID_DROP_MASK(idx);
  390. /* prevent unnecessary writes */
  391. if ((val & bit) != (bit * drop))
  392. mt76_wr(dev, MT_WCID_DROP(idx), (val & ~bit) | (bit * drop));
  393. }
  394. EXPORT_SYMBOL_GPL(mt76x2_mac_wcid_set_drop);
  395. void mt76x2_mac_wcid_setup(struct mt76x2_dev *dev, u8 idx, u8 vif_idx, u8 *mac)
  396. {
  397. struct mt76_wcid_addr addr = {};
  398. u32 attr;
  399. attr = FIELD_PREP(MT_WCID_ATTR_BSS_IDX, vif_idx & 7) |
  400. FIELD_PREP(MT_WCID_ATTR_BSS_IDX_EXT, !!(vif_idx & 8));
  401. mt76_wr(dev, MT_WCID_ATTR(idx), attr);
  402. mt76_wr(dev, MT_WCID_TX_RATE(idx), 0);
  403. mt76_wr(dev, MT_WCID_TX_RATE(idx) + 4, 0);
  404. if (idx >= 128)
  405. return;
  406. if (mac)
  407. memcpy(addr.macaddr, mac, ETH_ALEN);
  408. mt76_wr_copy(dev, MT_WCID_ADDR(idx), &addr, sizeof(addr));
  409. }
  410. EXPORT_SYMBOL_GPL(mt76x2_mac_wcid_setup);
  411. static int
  412. mt76x2_mac_process_rate(struct mt76_rx_status *status, u16 rate)
  413. {
  414. u8 idx = FIELD_GET(MT_RXWI_RATE_INDEX, rate);
  415. switch (FIELD_GET(MT_RXWI_RATE_PHY, rate)) {
  416. case MT_PHY_TYPE_OFDM:
  417. if (idx >= 8)
  418. idx = 0;
  419. if (status->band == NL80211_BAND_2GHZ)
  420. idx += 4;
  421. status->rate_idx = idx;
  422. return 0;
  423. case MT_PHY_TYPE_CCK:
  424. if (idx >= 8) {
  425. idx -= 8;
  426. status->enc_flags |= RX_ENC_FLAG_SHORTPRE;
  427. }
  428. if (idx >= 4)
  429. idx = 0;
  430. status->rate_idx = idx;
  431. return 0;
  432. case MT_PHY_TYPE_HT_GF:
  433. status->enc_flags |= RX_ENC_FLAG_HT_GF;
  434. /* fall through */
  435. case MT_PHY_TYPE_HT:
  436. status->encoding = RX_ENC_HT;
  437. status->rate_idx = idx;
  438. break;
  439. case MT_PHY_TYPE_VHT:
  440. status->encoding = RX_ENC_VHT;
  441. status->rate_idx = FIELD_GET(MT_RATE_INDEX_VHT_IDX, idx);
  442. status->nss = FIELD_GET(MT_RATE_INDEX_VHT_NSS, idx) + 1;
  443. break;
  444. default:
  445. return -EINVAL;
  446. }
  447. if (rate & MT_RXWI_RATE_LDPC)
  448. status->enc_flags |= RX_ENC_FLAG_LDPC;
  449. if (rate & MT_RXWI_RATE_SGI)
  450. status->enc_flags |= RX_ENC_FLAG_SHORT_GI;
  451. if (rate & MT_RXWI_RATE_STBC)
  452. status->enc_flags |= 1 << RX_ENC_FLAG_STBC_SHIFT;
  453. switch (FIELD_GET(MT_RXWI_RATE_BW, rate)) {
  454. case MT_PHY_BW_20:
  455. break;
  456. case MT_PHY_BW_40:
  457. status->bw = RATE_INFO_BW_40;
  458. break;
  459. case MT_PHY_BW_80:
  460. status->bw = RATE_INFO_BW_80;
  461. break;
  462. default:
  463. break;
  464. }
  465. return 0;
  466. }
  467. static void mt76x2_remove_hdr_pad(struct sk_buff *skb, int len)
  468. {
  469. int hdrlen;
  470. if (!len)
  471. return;
  472. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  473. memmove(skb->data + len, skb->data, hdrlen);
  474. skb_pull(skb, len);
  475. }
  476. int mt76x2_mac_get_rssi(struct mt76x2_dev *dev, s8 rssi, int chain)
  477. {
  478. struct mt76x2_rx_freq_cal *cal = &dev->cal.rx;
  479. rssi += cal->rssi_offset[chain];
  480. rssi -= cal->lna_gain;
  481. return rssi;
  482. }
  483. static struct mt76x2_sta *
  484. mt76x2_rx_get_sta(struct mt76x2_dev *dev, u8 idx)
  485. {
  486. struct mt76_wcid *wcid;
  487. if (idx >= ARRAY_SIZE(dev->wcid))
  488. return NULL;
  489. wcid = rcu_dereference(dev->wcid[idx]);
  490. if (!wcid)
  491. return NULL;
  492. return container_of(wcid, struct mt76x2_sta, wcid);
  493. }
  494. static struct mt76_wcid *
  495. mt76x2_rx_get_sta_wcid(struct mt76x2_dev *dev, struct mt76x2_sta *sta,
  496. bool unicast)
  497. {
  498. if (!sta)
  499. return NULL;
  500. if (unicast)
  501. return &sta->wcid;
  502. else
  503. return &sta->vif->group_wcid;
  504. }
  505. int mt76x2_mac_process_rx(struct mt76x2_dev *dev, struct sk_buff *skb,
  506. void *rxi)
  507. {
  508. struct mt76_rx_status *status = (struct mt76_rx_status *) skb->cb;
  509. struct mt76x2_rxwi *rxwi = rxi;
  510. struct mt76x2_sta *sta;
  511. u32 rxinfo = le32_to_cpu(rxwi->rxinfo);
  512. u32 ctl = le32_to_cpu(rxwi->ctl);
  513. u16 rate = le16_to_cpu(rxwi->rate);
  514. u16 tid_sn = le16_to_cpu(rxwi->tid_sn);
  515. bool unicast = rxwi->rxinfo & cpu_to_le32(MT_RXINFO_UNICAST);
  516. int pad_len = 0;
  517. u8 pn_len;
  518. u8 wcid;
  519. int len;
  520. if (!test_bit(MT76_STATE_RUNNING, &dev->mt76.state))
  521. return -EINVAL;
  522. if (rxinfo & MT_RXINFO_L2PAD)
  523. pad_len += 2;
  524. if (rxinfo & MT_RXINFO_DECRYPT) {
  525. status->flag |= RX_FLAG_DECRYPTED;
  526. status->flag |= RX_FLAG_MMIC_STRIPPED;
  527. status->flag |= RX_FLAG_MIC_STRIPPED;
  528. status->flag |= RX_FLAG_IV_STRIPPED;
  529. }
  530. wcid = FIELD_GET(MT_RXWI_CTL_WCID, ctl);
  531. sta = mt76x2_rx_get_sta(dev, wcid);
  532. status->wcid = mt76x2_rx_get_sta_wcid(dev, sta, unicast);
  533. len = FIELD_GET(MT_RXWI_CTL_MPDU_LEN, ctl);
  534. pn_len = FIELD_GET(MT_RXINFO_PN_LEN, rxinfo);
  535. if (pn_len) {
  536. int offset = ieee80211_get_hdrlen_from_skb(skb) + pad_len;
  537. u8 *data = skb->data + offset;
  538. status->iv[0] = data[7];
  539. status->iv[1] = data[6];
  540. status->iv[2] = data[5];
  541. status->iv[3] = data[4];
  542. status->iv[4] = data[1];
  543. status->iv[5] = data[0];
  544. /*
  545. * Driver CCMP validation can't deal with fragments.
  546. * Let mac80211 take care of it.
  547. */
  548. if (rxinfo & MT_RXINFO_FRAG) {
  549. status->flag &= ~RX_FLAG_IV_STRIPPED;
  550. } else {
  551. pad_len += pn_len << 2;
  552. len -= pn_len << 2;
  553. }
  554. }
  555. mt76x2_remove_hdr_pad(skb, pad_len);
  556. if ((rxinfo & MT_RXINFO_BA) && !(rxinfo & MT_RXINFO_NULL))
  557. status->aggr = true;
  558. if (WARN_ON_ONCE(len > skb->len))
  559. return -EINVAL;
  560. pskb_trim(skb, len);
  561. status->chains = BIT(0) | BIT(1);
  562. status->chain_signal[0] = mt76x2_mac_get_rssi(dev, rxwi->rssi[0], 0);
  563. status->chain_signal[1] = mt76x2_mac_get_rssi(dev, rxwi->rssi[1], 1);
  564. status->signal = max(status->chain_signal[0], status->chain_signal[1]);
  565. status->freq = dev->mt76.chandef.chan->center_freq;
  566. status->band = dev->mt76.chandef.chan->band;
  567. status->tid = FIELD_GET(MT_RXWI_TID, tid_sn);
  568. status->seqno = FIELD_GET(MT_RXWI_SN, tid_sn);
  569. if (sta) {
  570. ewma_signal_add(&sta->rssi, status->signal);
  571. sta->inactive_count = 0;
  572. }
  573. return mt76x2_mac_process_rate(status, rate);
  574. }
  575. EXPORT_SYMBOL_GPL(mt76x2_mac_process_rx);