perf-list.txt 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. perf-list(1)
  2. ============
  3. NAME
  4. ----
  5. perf-list - List all symbolic event types
  6. SYNOPSIS
  7. --------
  8. [verse]
  9. 'perf list' [--no-desc] [--long-desc]
  10. [hw|sw|cache|tracepoint|pmu|sdt|metric|metricgroup|event_glob]
  11. DESCRIPTION
  12. -----------
  13. This command displays the symbolic event types which can be selected in the
  14. various perf commands with the -e option.
  15. OPTIONS
  16. -------
  17. -d::
  18. --desc::
  19. Print extra event descriptions. (default)
  20. --no-desc::
  21. Don't print descriptions.
  22. -v::
  23. --long-desc::
  24. Print longer event descriptions.
  25. --debug::
  26. Enable debugging output.
  27. --details::
  28. Print how named events are resolved internally into perf events, and also
  29. any extra expressions computed by perf stat.
  30. [[EVENT_MODIFIERS]]
  31. EVENT MODIFIERS
  32. ---------------
  33. Events can optionally have a modifier by appending a colon and one or
  34. more modifiers. Modifiers allow the user to restrict the events to be
  35. counted. The following modifiers exist:
  36. u - user-space counting
  37. k - kernel counting
  38. h - hypervisor counting
  39. I - non idle counting
  40. G - guest counting (in KVM guests)
  41. H - host counting (not in KVM guests)
  42. p - precise level
  43. P - use maximum detected precise level
  44. S - read sample value (PERF_SAMPLE_READ)
  45. D - pin the event to the PMU
  46. W - group is weak and will fallback to non-group if not schedulable,
  47. only supported in 'perf stat' for now.
  48. The 'p' modifier can be used for specifying how precise the instruction
  49. address should be. The 'p' modifier can be specified multiple times:
  50. 0 - SAMPLE_IP can have arbitrary skid
  51. 1 - SAMPLE_IP must have constant skid
  52. 2 - SAMPLE_IP requested to have 0 skid
  53. 3 - SAMPLE_IP must have 0 skid, or uses randomization to avoid
  54. sample shadowing effects.
  55. For Intel systems precise event sampling is implemented with PEBS
  56. which supports up to precise-level 2, and precise level 3 for
  57. some special cases
  58. On AMD systems it is implemented using IBS (up to precise-level 2).
  59. The precise modifier works with event types 0x76 (cpu-cycles, CPU
  60. clocks not halted) and 0xC1 (micro-ops retired). Both events map to
  61. IBS execution sampling (IBS op) with the IBS Op Counter Control bit
  62. (IbsOpCntCtl) set respectively (see AMD64 Architecture Programmer’s
  63. Manual Volume 2: System Programming, 13.3 Instruction-Based
  64. Sampling). Examples to use IBS:
  65. perf record -a -e cpu-cycles:p ... # use ibs op counting cycles
  66. perf record -a -e r076:p ... # same as -e cpu-cycles:p
  67. perf record -a -e r0C1:p ... # use ibs op counting micro-ops
  68. RAW HARDWARE EVENT DESCRIPTOR
  69. -----------------------------
  70. Even when an event is not available in a symbolic form within perf right now,
  71. it can be encoded in a per processor specific way.
  72. For instance For x86 CPUs NNN represents the raw register encoding with the
  73. layout of IA32_PERFEVTSELx MSRs (see [Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 3B: System Programming Guide] Figure 30-1 Layout
  74. of IA32_PERFEVTSELx MSRs) or AMD's PerfEvtSeln (see [AMD64 Architecture Programmer’s Manual Volume 2: System Programming], Page 344,
  75. Figure 13-7 Performance Event-Select Register (PerfEvtSeln)).
  76. Note: Only the following bit fields can be set in x86 counter
  77. registers: event, umask, edge, inv, cmask. Esp. guest/host only and
  78. OS/user mode flags must be setup using <<EVENT_MODIFIERS, EVENT
  79. MODIFIERS>>.
  80. Example:
  81. If the Intel docs for a QM720 Core i7 describe an event as:
  82. Event Umask Event Mask
  83. Num. Value Mnemonic Description Comment
  84. A8H 01H LSD.UOPS Counts the number of micro-ops Use cmask=1 and
  85. delivered by loop stream detector invert to count
  86. cycles
  87. raw encoding of 0x1A8 can be used:
  88. perf stat -e r1a8 -a sleep 1
  89. perf record -e r1a8 ...
  90. You should refer to the processor specific documentation for getting these
  91. details. Some of them are referenced in the SEE ALSO section below.
  92. ARBITRARY PMUS
  93. --------------
  94. perf also supports an extended syntax for specifying raw parameters
  95. to PMUs. Using this typically requires looking up the specific event
  96. in the CPU vendor specific documentation.
  97. The available PMUs and their raw parameters can be listed with
  98. ls /sys/devices/*/format
  99. For example the raw event "LSD.UOPS" core pmu event above could
  100. be specified as
  101. perf stat -e cpu/event=0xa8,umask=0x1,name=LSD.UOPS_CYCLES,cmask=0x1/ ...
  102. or using extended name syntax
  103. perf stat -e cpu/event=0xa8,umask=0x1,cmask=0x1,name=\'LSD.UOPS_CYCLES:cmask=0x1\'/ ...
  104. PER SOCKET PMUS
  105. ---------------
  106. Some PMUs are not associated with a core, but with a whole CPU socket.
  107. Events on these PMUs generally cannot be sampled, but only counted globally
  108. with perf stat -a. They can be bound to one logical CPU, but will measure
  109. all the CPUs in the same socket.
  110. This example measures memory bandwidth every second
  111. on the first memory controller on socket 0 of a Intel Xeon system
  112. perf stat -C 0 -a uncore_imc_0/cas_count_read/,uncore_imc_0/cas_count_write/ -I 1000 ...
  113. Each memory controller has its own PMU. Measuring the complete system
  114. bandwidth would require specifying all imc PMUs (see perf list output),
  115. and adding the values together. To simplify creation of multiple events,
  116. prefix and glob matching is supported in the PMU name, and the prefix
  117. 'uncore_' is also ignored when performing the match. So the command above
  118. can be expanded to all memory controllers by using the syntaxes:
  119. perf stat -C 0 -a imc/cas_count_read/,imc/cas_count_write/ -I 1000 ...
  120. perf stat -C 0 -a *imc*/cas_count_read/,*imc*/cas_count_write/ -I 1000 ...
  121. This example measures the combined core power every second
  122. perf stat -I 1000 -e power/energy-cores/ -a
  123. ACCESS RESTRICTIONS
  124. -------------------
  125. For non root users generally only context switched PMU events are available.
  126. This is normally only the events in the cpu PMU, the predefined events
  127. like cycles and instructions and some software events.
  128. Other PMUs and global measurements are normally root only.
  129. Some event qualifiers, such as "any", are also root only.
  130. This can be overriden by setting the kernel.perf_event_paranoid
  131. sysctl to -1, which allows non root to use these events.
  132. For accessing trace point events perf needs to have read access to
  133. /sys/kernel/debug/tracing, even when perf_event_paranoid is in a relaxed
  134. setting.
  135. TRACING
  136. -------
  137. Some PMUs control advanced hardware tracing capabilities, such as Intel PT,
  138. that allows low overhead execution tracing. These are described in a separate
  139. intel-pt.txt document.
  140. PARAMETERIZED EVENTS
  141. --------------------
  142. Some pmu events listed by 'perf-list' will be displayed with '?' in them. For
  143. example:
  144. hv_gpci/dtbp_ptitc,phys_processor_idx=?/
  145. This means that when provided as an event, a value for '?' must
  146. also be supplied. For example:
  147. perf stat -C 0 -e 'hv_gpci/dtbp_ptitc,phys_processor_idx=0x2/' ...
  148. EVENT GROUPS
  149. ------------
  150. Perf supports time based multiplexing of events, when the number of events
  151. active exceeds the number of hardware performance counters. Multiplexing
  152. can cause measurement errors when the workload changes its execution
  153. profile.
  154. When metrics are computed using formulas from event counts, it is useful to
  155. ensure some events are always measured together as a group to minimize multiplexing
  156. errors. Event groups can be specified using { }.
  157. perf stat -e '{instructions,cycles}' ...
  158. The number of available performance counters depend on the CPU. A group
  159. cannot contain more events than available counters.
  160. For example Intel Core CPUs typically have four generic performance counters
  161. for the core, plus three fixed counters for instructions, cycles and
  162. ref-cycles. Some special events have restrictions on which counter they
  163. can schedule, and may not support multiple instances in a single group.
  164. When too many events are specified in the group some of them will not
  165. be measured.
  166. Globally pinned events can limit the number of counters available for
  167. other groups. On x86 systems, the NMI watchdog pins a counter by default.
  168. The nmi watchdog can be disabled as root with
  169. echo 0 > /proc/sys/kernel/nmi_watchdog
  170. Events from multiple different PMUs cannot be mixed in a group, with
  171. some exceptions for software events.
  172. LEADER SAMPLING
  173. ---------------
  174. perf also supports group leader sampling using the :S specifier.
  175. perf record -e '{cycles,instructions}:S' ...
  176. perf report --group
  177. Normally all events in an event group sample, but with :S only
  178. the first event (the leader) samples, and it only reads the values of the
  179. other events in the group.
  180. OPTIONS
  181. -------
  182. Without options all known events will be listed.
  183. To limit the list use:
  184. . 'hw' or 'hardware' to list hardware events such as cache-misses, etc.
  185. . 'sw' or 'software' to list software events such as context switches, etc.
  186. . 'cache' or 'hwcache' to list hardware cache events such as L1-dcache-loads, etc.
  187. . 'tracepoint' to list all tracepoint events, alternatively use
  188. 'subsys_glob:event_glob' to filter by tracepoint subsystems such as sched,
  189. block, etc.
  190. . 'pmu' to print the kernel supplied PMU events.
  191. . 'sdt' to list all Statically Defined Tracepoint events.
  192. . 'metric' to list metrics
  193. . 'metricgroup' to list metricgroups with metrics.
  194. . If none of the above is matched, it will apply the supplied glob to all
  195. events, printing the ones that match.
  196. . As a last resort, it will do a substring search in all event names.
  197. One or more types can be used at the same time, listing the events for the
  198. types specified.
  199. Support raw format:
  200. . '--raw-dump', shows the raw-dump of all the events.
  201. . '--raw-dump [hw|sw|cache|tracepoint|pmu|event_glob]', shows the raw-dump of
  202. a certain kind of events.
  203. SEE ALSO
  204. --------
  205. linkperf:perf-stat[1], linkperf:perf-top[1],
  206. linkperf:perf-record[1],
  207. http://www.intel.com/sdm/[Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 3B: System Programming Guide],
  208. http://support.amd.com/us/Processor_TechDocs/24593_APM_v2.pdf[AMD64 Architecture Programmer’s Manual Volume 2: System Programming]