nfit.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957
  1. /*
  2. * Copyright(c) 2013-2015 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of version 2 of the GNU General Public License as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  11. * General Public License for more details.
  12. */
  13. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/workqueue.h>
  17. #include <linux/libnvdimm.h>
  18. #include <linux/genalloc.h>
  19. #include <linux/vmalloc.h>
  20. #include <linux/device.h>
  21. #include <linux/module.h>
  22. #include <linux/mutex.h>
  23. #include <linux/ndctl.h>
  24. #include <linux/sizes.h>
  25. #include <linux/list.h>
  26. #include <linux/slab.h>
  27. #include <nd-core.h>
  28. #include <nfit.h>
  29. #include <nd.h>
  30. #include "nfit_test.h"
  31. #include "../watermark.h"
  32. #include <asm/mcsafe_test.h>
  33. /*
  34. * Generate an NFIT table to describe the following topology:
  35. *
  36. * BUS0: Interleaved PMEM regions, and aliasing with BLK regions
  37. *
  38. * (a) (b) DIMM BLK-REGION
  39. * +----------+--------------+----------+---------+
  40. * +------+ | blk2.0 | pm0.0 | blk2.1 | pm1.0 | 0 region2
  41. * | imc0 +--+- - - - - region0 - - - -+----------+ +
  42. * +--+---+ | blk3.0 | pm0.0 | blk3.1 | pm1.0 | 1 region3
  43. * | +----------+--------------v----------v v
  44. * +--+---+ | |
  45. * | cpu0 | region1
  46. * +--+---+ | |
  47. * | +-------------------------^----------^ ^
  48. * +--+---+ | blk4.0 | pm1.0 | 2 region4
  49. * | imc1 +--+-------------------------+----------+ +
  50. * +------+ | blk5.0 | pm1.0 | 3 region5
  51. * +-------------------------+----------+-+-------+
  52. *
  53. * +--+---+
  54. * | cpu1 |
  55. * +--+---+ (Hotplug DIMM)
  56. * | +----------------------------------------------+
  57. * +--+---+ | blk6.0/pm7.0 | 4 region6/7
  58. * | imc0 +--+----------------------------------------------+
  59. * +------+
  60. *
  61. *
  62. * *) In this layout we have four dimms and two memory controllers in one
  63. * socket. Each unique interface (BLK or PMEM) to DPA space
  64. * is identified by a region device with a dynamically assigned id.
  65. *
  66. * *) The first portion of dimm0 and dimm1 are interleaved as REGION0.
  67. * A single PMEM namespace "pm0.0" is created using half of the
  68. * REGION0 SPA-range. REGION0 spans dimm0 and dimm1. PMEM namespace
  69. * allocate from from the bottom of a region. The unallocated
  70. * portion of REGION0 aliases with REGION2 and REGION3. That
  71. * unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and
  72. * "blk3.0") starting at the base of each DIMM to offset (a) in those
  73. * DIMMs. "pm0.0", "blk2.0" and "blk3.0" are free-form readable
  74. * names that can be assigned to a namespace.
  75. *
  76. * *) In the last portion of dimm0 and dimm1 we have an interleaved
  77. * SPA range, REGION1, that spans those two dimms as well as dimm2
  78. * and dimm3. Some of REGION1 allocated to a PMEM namespace named
  79. * "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each
  80. * dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and
  81. * "blk5.0".
  82. *
  83. * *) The portion of dimm2 and dimm3 that do not participate in the
  84. * REGION1 interleaved SPA range (i.e. the DPA address below offset
  85. * (b) are also included in the "blk4.0" and "blk5.0" namespaces.
  86. * Note, that BLK namespaces need not be contiguous in DPA-space, and
  87. * can consume aliased capacity from multiple interleave sets.
  88. *
  89. * BUS1: Legacy NVDIMM (single contiguous range)
  90. *
  91. * region2
  92. * +---------------------+
  93. * |---------------------|
  94. * || pm2.0 ||
  95. * |---------------------|
  96. * +---------------------+
  97. *
  98. * *) A NFIT-table may describe a simple system-physical-address range
  99. * with no BLK aliasing. This type of region may optionally
  100. * reference an NVDIMM.
  101. */
  102. enum {
  103. NUM_PM = 3,
  104. NUM_DCR = 5,
  105. NUM_HINTS = 8,
  106. NUM_BDW = NUM_DCR,
  107. NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW,
  108. NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */
  109. + 4 /* spa1 iset */ + 1 /* spa11 iset */,
  110. DIMM_SIZE = SZ_32M,
  111. LABEL_SIZE = SZ_128K,
  112. SPA_VCD_SIZE = SZ_4M,
  113. SPA0_SIZE = DIMM_SIZE,
  114. SPA1_SIZE = DIMM_SIZE*2,
  115. SPA2_SIZE = DIMM_SIZE,
  116. BDW_SIZE = 64 << 8,
  117. DCR_SIZE = 12,
  118. NUM_NFITS = 2, /* permit testing multiple NFITs per system */
  119. };
  120. struct nfit_test_dcr {
  121. __le64 bdw_addr;
  122. __le32 bdw_status;
  123. __u8 aperature[BDW_SIZE];
  124. };
  125. #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \
  126. (((node & 0xfff) << 16) | ((socket & 0xf) << 12) \
  127. | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf))
  128. static u32 handle[] = {
  129. [0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0),
  130. [1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1),
  131. [2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0),
  132. [3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1),
  133. [4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0),
  134. [5] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 0),
  135. [6] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 1),
  136. };
  137. static unsigned long dimm_fail_cmd_flags[ARRAY_SIZE(handle)];
  138. static int dimm_fail_cmd_code[ARRAY_SIZE(handle)];
  139. static const struct nd_intel_smart smart_def = {
  140. .flags = ND_INTEL_SMART_HEALTH_VALID
  141. | ND_INTEL_SMART_SPARES_VALID
  142. | ND_INTEL_SMART_ALARM_VALID
  143. | ND_INTEL_SMART_USED_VALID
  144. | ND_INTEL_SMART_SHUTDOWN_VALID
  145. | ND_INTEL_SMART_MTEMP_VALID
  146. | ND_INTEL_SMART_CTEMP_VALID,
  147. .health = ND_INTEL_SMART_NON_CRITICAL_HEALTH,
  148. .media_temperature = 23 * 16,
  149. .ctrl_temperature = 25 * 16,
  150. .pmic_temperature = 40 * 16,
  151. .spares = 75,
  152. .alarm_flags = ND_INTEL_SMART_SPARE_TRIP
  153. | ND_INTEL_SMART_TEMP_TRIP,
  154. .ait_status = 1,
  155. .life_used = 5,
  156. .shutdown_state = 0,
  157. .vendor_size = 0,
  158. .shutdown_count = 100,
  159. };
  160. struct nfit_test_fw {
  161. enum intel_fw_update_state state;
  162. u32 context;
  163. u64 version;
  164. u32 size_received;
  165. u64 end_time;
  166. };
  167. struct nfit_test {
  168. struct acpi_nfit_desc acpi_desc;
  169. struct platform_device pdev;
  170. struct list_head resources;
  171. void *nfit_buf;
  172. dma_addr_t nfit_dma;
  173. size_t nfit_size;
  174. size_t nfit_filled;
  175. int dcr_idx;
  176. int num_dcr;
  177. int num_pm;
  178. void **dimm;
  179. dma_addr_t *dimm_dma;
  180. void **flush;
  181. dma_addr_t *flush_dma;
  182. void **label;
  183. dma_addr_t *label_dma;
  184. void **spa_set;
  185. dma_addr_t *spa_set_dma;
  186. struct nfit_test_dcr **dcr;
  187. dma_addr_t *dcr_dma;
  188. int (*alloc)(struct nfit_test *t);
  189. void (*setup)(struct nfit_test *t);
  190. int setup_hotplug;
  191. union acpi_object **_fit;
  192. dma_addr_t _fit_dma;
  193. struct ars_state {
  194. struct nd_cmd_ars_status *ars_status;
  195. unsigned long deadline;
  196. spinlock_t lock;
  197. } ars_state;
  198. struct device *dimm_dev[ARRAY_SIZE(handle)];
  199. struct nd_intel_smart *smart;
  200. struct nd_intel_smart_threshold *smart_threshold;
  201. struct badrange badrange;
  202. struct work_struct work;
  203. struct nfit_test_fw *fw;
  204. };
  205. static struct workqueue_struct *nfit_wq;
  206. static struct gen_pool *nfit_pool;
  207. static struct nfit_test *to_nfit_test(struct device *dev)
  208. {
  209. struct platform_device *pdev = to_platform_device(dev);
  210. return container_of(pdev, struct nfit_test, pdev);
  211. }
  212. static int nd_intel_test_get_fw_info(struct nfit_test *t,
  213. struct nd_intel_fw_info *nd_cmd, unsigned int buf_len,
  214. int idx)
  215. {
  216. struct device *dev = &t->pdev.dev;
  217. struct nfit_test_fw *fw = &t->fw[idx];
  218. dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p, buf_len: %u, idx: %d\n",
  219. __func__, t, nd_cmd, buf_len, idx);
  220. if (buf_len < sizeof(*nd_cmd))
  221. return -EINVAL;
  222. nd_cmd->status = 0;
  223. nd_cmd->storage_size = INTEL_FW_STORAGE_SIZE;
  224. nd_cmd->max_send_len = INTEL_FW_MAX_SEND_LEN;
  225. nd_cmd->query_interval = INTEL_FW_QUERY_INTERVAL;
  226. nd_cmd->max_query_time = INTEL_FW_QUERY_MAX_TIME;
  227. nd_cmd->update_cap = 0;
  228. nd_cmd->fis_version = INTEL_FW_FIS_VERSION;
  229. nd_cmd->run_version = 0;
  230. nd_cmd->updated_version = fw->version;
  231. return 0;
  232. }
  233. static int nd_intel_test_start_update(struct nfit_test *t,
  234. struct nd_intel_fw_start *nd_cmd, unsigned int buf_len,
  235. int idx)
  236. {
  237. struct device *dev = &t->pdev.dev;
  238. struct nfit_test_fw *fw = &t->fw[idx];
  239. dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
  240. __func__, t, nd_cmd, buf_len, idx);
  241. if (buf_len < sizeof(*nd_cmd))
  242. return -EINVAL;
  243. if (fw->state != FW_STATE_NEW) {
  244. /* extended status, FW update in progress */
  245. nd_cmd->status = 0x10007;
  246. return 0;
  247. }
  248. fw->state = FW_STATE_IN_PROGRESS;
  249. fw->context++;
  250. fw->size_received = 0;
  251. nd_cmd->status = 0;
  252. nd_cmd->context = fw->context;
  253. dev_dbg(dev, "%s: context issued: %#x\n", __func__, nd_cmd->context);
  254. return 0;
  255. }
  256. static int nd_intel_test_send_data(struct nfit_test *t,
  257. struct nd_intel_fw_send_data *nd_cmd, unsigned int buf_len,
  258. int idx)
  259. {
  260. struct device *dev = &t->pdev.dev;
  261. struct nfit_test_fw *fw = &t->fw[idx];
  262. u32 *status = (u32 *)&nd_cmd->data[nd_cmd->length];
  263. dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
  264. __func__, t, nd_cmd, buf_len, idx);
  265. if (buf_len < sizeof(*nd_cmd))
  266. return -EINVAL;
  267. dev_dbg(dev, "%s: cmd->status: %#x\n", __func__, *status);
  268. dev_dbg(dev, "%s: cmd->data[0]: %#x\n", __func__, nd_cmd->data[0]);
  269. dev_dbg(dev, "%s: cmd->data[%u]: %#x\n", __func__, nd_cmd->length-1,
  270. nd_cmd->data[nd_cmd->length-1]);
  271. if (fw->state != FW_STATE_IN_PROGRESS) {
  272. dev_dbg(dev, "%s: not in IN_PROGRESS state\n", __func__);
  273. *status = 0x5;
  274. return 0;
  275. }
  276. if (nd_cmd->context != fw->context) {
  277. dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
  278. __func__, nd_cmd->context, fw->context);
  279. *status = 0x10007;
  280. return 0;
  281. }
  282. /*
  283. * check offset + len > size of fw storage
  284. * check length is > max send length
  285. */
  286. if (nd_cmd->offset + nd_cmd->length > INTEL_FW_STORAGE_SIZE ||
  287. nd_cmd->length > INTEL_FW_MAX_SEND_LEN) {
  288. *status = 0x3;
  289. dev_dbg(dev, "%s: buffer boundary violation\n", __func__);
  290. return 0;
  291. }
  292. fw->size_received += nd_cmd->length;
  293. dev_dbg(dev, "%s: copying %u bytes, %u bytes so far\n",
  294. __func__, nd_cmd->length, fw->size_received);
  295. *status = 0;
  296. return 0;
  297. }
  298. static int nd_intel_test_finish_fw(struct nfit_test *t,
  299. struct nd_intel_fw_finish_update *nd_cmd,
  300. unsigned int buf_len, int idx)
  301. {
  302. struct device *dev = &t->pdev.dev;
  303. struct nfit_test_fw *fw = &t->fw[idx];
  304. dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
  305. __func__, t, nd_cmd, buf_len, idx);
  306. if (fw->state == FW_STATE_UPDATED) {
  307. /* update already done, need cold boot */
  308. nd_cmd->status = 0x20007;
  309. return 0;
  310. }
  311. dev_dbg(dev, "%s: context: %#x ctrl_flags: %#x\n",
  312. __func__, nd_cmd->context, nd_cmd->ctrl_flags);
  313. switch (nd_cmd->ctrl_flags) {
  314. case 0: /* finish */
  315. if (nd_cmd->context != fw->context) {
  316. dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
  317. __func__, nd_cmd->context,
  318. fw->context);
  319. nd_cmd->status = 0x10007;
  320. return 0;
  321. }
  322. nd_cmd->status = 0;
  323. fw->state = FW_STATE_VERIFY;
  324. /* set 1 second of time for firmware "update" */
  325. fw->end_time = jiffies + HZ;
  326. break;
  327. case 1: /* abort */
  328. fw->size_received = 0;
  329. /* successfully aborted status */
  330. nd_cmd->status = 0x40007;
  331. fw->state = FW_STATE_NEW;
  332. dev_dbg(dev, "%s: abort successful\n", __func__);
  333. break;
  334. default: /* bad control flag */
  335. dev_warn(dev, "%s: unknown control flag: %#x\n",
  336. __func__, nd_cmd->ctrl_flags);
  337. return -EINVAL;
  338. }
  339. return 0;
  340. }
  341. static int nd_intel_test_finish_query(struct nfit_test *t,
  342. struct nd_intel_fw_finish_query *nd_cmd,
  343. unsigned int buf_len, int idx)
  344. {
  345. struct device *dev = &t->pdev.dev;
  346. struct nfit_test_fw *fw = &t->fw[idx];
  347. dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
  348. __func__, t, nd_cmd, buf_len, idx);
  349. if (buf_len < sizeof(*nd_cmd))
  350. return -EINVAL;
  351. if (nd_cmd->context != fw->context) {
  352. dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
  353. __func__, nd_cmd->context, fw->context);
  354. nd_cmd->status = 0x10007;
  355. return 0;
  356. }
  357. dev_dbg(dev, "%s context: %#x\n", __func__, nd_cmd->context);
  358. switch (fw->state) {
  359. case FW_STATE_NEW:
  360. nd_cmd->updated_fw_rev = 0;
  361. nd_cmd->status = 0;
  362. dev_dbg(dev, "%s: new state\n", __func__);
  363. break;
  364. case FW_STATE_IN_PROGRESS:
  365. /* sequencing error */
  366. nd_cmd->status = 0x40007;
  367. nd_cmd->updated_fw_rev = 0;
  368. dev_dbg(dev, "%s: sequence error\n", __func__);
  369. break;
  370. case FW_STATE_VERIFY:
  371. if (time_is_after_jiffies64(fw->end_time)) {
  372. nd_cmd->updated_fw_rev = 0;
  373. nd_cmd->status = 0x20007;
  374. dev_dbg(dev, "%s: still verifying\n", __func__);
  375. break;
  376. }
  377. dev_dbg(dev, "%s: transition out verify\n", __func__);
  378. fw->state = FW_STATE_UPDATED;
  379. /* we are going to fall through if it's "done" */
  380. case FW_STATE_UPDATED:
  381. nd_cmd->status = 0;
  382. /* bogus test version */
  383. fw->version = nd_cmd->updated_fw_rev =
  384. INTEL_FW_FAKE_VERSION;
  385. dev_dbg(dev, "%s: updated\n", __func__);
  386. break;
  387. default: /* we should never get here */
  388. return -EINVAL;
  389. }
  390. return 0;
  391. }
  392. static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd,
  393. unsigned int buf_len)
  394. {
  395. if (buf_len < sizeof(*nd_cmd))
  396. return -EINVAL;
  397. nd_cmd->status = 0;
  398. nd_cmd->config_size = LABEL_SIZE;
  399. nd_cmd->max_xfer = SZ_4K;
  400. return 0;
  401. }
  402. static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr
  403. *nd_cmd, unsigned int buf_len, void *label)
  404. {
  405. unsigned int len, offset = nd_cmd->in_offset;
  406. int rc;
  407. if (buf_len < sizeof(*nd_cmd))
  408. return -EINVAL;
  409. if (offset >= LABEL_SIZE)
  410. return -EINVAL;
  411. if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len)
  412. return -EINVAL;
  413. nd_cmd->status = 0;
  414. len = min(nd_cmd->in_length, LABEL_SIZE - offset);
  415. memcpy(nd_cmd->out_buf, label + offset, len);
  416. rc = buf_len - sizeof(*nd_cmd) - len;
  417. return rc;
  418. }
  419. static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd,
  420. unsigned int buf_len, void *label)
  421. {
  422. unsigned int len, offset = nd_cmd->in_offset;
  423. u32 *status;
  424. int rc;
  425. if (buf_len < sizeof(*nd_cmd))
  426. return -EINVAL;
  427. if (offset >= LABEL_SIZE)
  428. return -EINVAL;
  429. if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len)
  430. return -EINVAL;
  431. status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd);
  432. *status = 0;
  433. len = min(nd_cmd->in_length, LABEL_SIZE - offset);
  434. memcpy(label + offset, nd_cmd->in_buf, len);
  435. rc = buf_len - sizeof(*nd_cmd) - (len + 4);
  436. return rc;
  437. }
  438. #define NFIT_TEST_CLEAR_ERR_UNIT 256
  439. static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd,
  440. unsigned int buf_len)
  441. {
  442. int ars_recs;
  443. if (buf_len < sizeof(*nd_cmd))
  444. return -EINVAL;
  445. /* for testing, only store up to n records that fit within 4k */
  446. ars_recs = SZ_4K / sizeof(struct nd_ars_record);
  447. nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status)
  448. + ars_recs * sizeof(struct nd_ars_record);
  449. nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16;
  450. nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT;
  451. return 0;
  452. }
  453. static void post_ars_status(struct ars_state *ars_state,
  454. struct badrange *badrange, u64 addr, u64 len)
  455. {
  456. struct nd_cmd_ars_status *ars_status;
  457. struct nd_ars_record *ars_record;
  458. struct badrange_entry *be;
  459. u64 end = addr + len - 1;
  460. int i = 0;
  461. ars_state->deadline = jiffies + 1*HZ;
  462. ars_status = ars_state->ars_status;
  463. ars_status->status = 0;
  464. ars_status->address = addr;
  465. ars_status->length = len;
  466. ars_status->type = ND_ARS_PERSISTENT;
  467. spin_lock(&badrange->lock);
  468. list_for_each_entry(be, &badrange->list, list) {
  469. u64 be_end = be->start + be->length - 1;
  470. u64 rstart, rend;
  471. /* skip entries outside the range */
  472. if (be_end < addr || be->start > end)
  473. continue;
  474. rstart = (be->start < addr) ? addr : be->start;
  475. rend = (be_end < end) ? be_end : end;
  476. ars_record = &ars_status->records[i];
  477. ars_record->handle = 0;
  478. ars_record->err_address = rstart;
  479. ars_record->length = rend - rstart + 1;
  480. i++;
  481. }
  482. spin_unlock(&badrange->lock);
  483. ars_status->num_records = i;
  484. ars_status->out_length = sizeof(struct nd_cmd_ars_status)
  485. + i * sizeof(struct nd_ars_record);
  486. }
  487. static int nfit_test_cmd_ars_start(struct nfit_test *t,
  488. struct ars_state *ars_state,
  489. struct nd_cmd_ars_start *ars_start, unsigned int buf_len,
  490. int *cmd_rc)
  491. {
  492. if (buf_len < sizeof(*ars_start))
  493. return -EINVAL;
  494. spin_lock(&ars_state->lock);
  495. if (time_before(jiffies, ars_state->deadline)) {
  496. ars_start->status = NFIT_ARS_START_BUSY;
  497. *cmd_rc = -EBUSY;
  498. } else {
  499. ars_start->status = 0;
  500. ars_start->scrub_time = 1;
  501. post_ars_status(ars_state, &t->badrange, ars_start->address,
  502. ars_start->length);
  503. *cmd_rc = 0;
  504. }
  505. spin_unlock(&ars_state->lock);
  506. return 0;
  507. }
  508. static int nfit_test_cmd_ars_status(struct ars_state *ars_state,
  509. struct nd_cmd_ars_status *ars_status, unsigned int buf_len,
  510. int *cmd_rc)
  511. {
  512. if (buf_len < ars_state->ars_status->out_length)
  513. return -EINVAL;
  514. spin_lock(&ars_state->lock);
  515. if (time_before(jiffies, ars_state->deadline)) {
  516. memset(ars_status, 0, buf_len);
  517. ars_status->status = NFIT_ARS_STATUS_BUSY;
  518. ars_status->out_length = sizeof(*ars_status);
  519. *cmd_rc = -EBUSY;
  520. } else {
  521. memcpy(ars_status, ars_state->ars_status,
  522. ars_state->ars_status->out_length);
  523. *cmd_rc = 0;
  524. }
  525. spin_unlock(&ars_state->lock);
  526. return 0;
  527. }
  528. static int nfit_test_cmd_clear_error(struct nfit_test *t,
  529. struct nd_cmd_clear_error *clear_err,
  530. unsigned int buf_len, int *cmd_rc)
  531. {
  532. const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1;
  533. if (buf_len < sizeof(*clear_err))
  534. return -EINVAL;
  535. if ((clear_err->address & mask) || (clear_err->length & mask))
  536. return -EINVAL;
  537. badrange_forget(&t->badrange, clear_err->address, clear_err->length);
  538. clear_err->status = 0;
  539. clear_err->cleared = clear_err->length;
  540. *cmd_rc = 0;
  541. return 0;
  542. }
  543. struct region_search_spa {
  544. u64 addr;
  545. struct nd_region *region;
  546. };
  547. static int is_region_device(struct device *dev)
  548. {
  549. return !strncmp(dev->kobj.name, "region", 6);
  550. }
  551. static int nfit_test_search_region_spa(struct device *dev, void *data)
  552. {
  553. struct region_search_spa *ctx = data;
  554. struct nd_region *nd_region;
  555. resource_size_t ndr_end;
  556. if (!is_region_device(dev))
  557. return 0;
  558. nd_region = to_nd_region(dev);
  559. ndr_end = nd_region->ndr_start + nd_region->ndr_size;
  560. if (ctx->addr >= nd_region->ndr_start && ctx->addr < ndr_end) {
  561. ctx->region = nd_region;
  562. return 1;
  563. }
  564. return 0;
  565. }
  566. static int nfit_test_search_spa(struct nvdimm_bus *bus,
  567. struct nd_cmd_translate_spa *spa)
  568. {
  569. int ret;
  570. struct nd_region *nd_region = NULL;
  571. struct nvdimm *nvdimm = NULL;
  572. struct nd_mapping *nd_mapping = NULL;
  573. struct region_search_spa ctx = {
  574. .addr = spa->spa,
  575. .region = NULL,
  576. };
  577. u64 dpa;
  578. ret = device_for_each_child(&bus->dev, &ctx,
  579. nfit_test_search_region_spa);
  580. if (!ret)
  581. return -ENODEV;
  582. nd_region = ctx.region;
  583. dpa = ctx.addr - nd_region->ndr_start;
  584. /*
  585. * last dimm is selected for test
  586. */
  587. nd_mapping = &nd_region->mapping[nd_region->ndr_mappings - 1];
  588. nvdimm = nd_mapping->nvdimm;
  589. spa->devices[0].nfit_device_handle = handle[nvdimm->id];
  590. spa->num_nvdimms = 1;
  591. spa->devices[0].dpa = dpa;
  592. return 0;
  593. }
  594. static int nfit_test_cmd_translate_spa(struct nvdimm_bus *bus,
  595. struct nd_cmd_translate_spa *spa, unsigned int buf_len)
  596. {
  597. if (buf_len < spa->translate_length)
  598. return -EINVAL;
  599. if (nfit_test_search_spa(bus, spa) < 0 || !spa->num_nvdimms)
  600. spa->status = 2;
  601. return 0;
  602. }
  603. static int nfit_test_cmd_smart(struct nd_intel_smart *smart, unsigned int buf_len,
  604. struct nd_intel_smart *smart_data)
  605. {
  606. if (buf_len < sizeof(*smart))
  607. return -EINVAL;
  608. memcpy(smart, smart_data, sizeof(*smart));
  609. return 0;
  610. }
  611. static int nfit_test_cmd_smart_threshold(
  612. struct nd_intel_smart_threshold *out,
  613. unsigned int buf_len,
  614. struct nd_intel_smart_threshold *smart_t)
  615. {
  616. if (buf_len < sizeof(*smart_t))
  617. return -EINVAL;
  618. memcpy(out, smart_t, sizeof(*smart_t));
  619. return 0;
  620. }
  621. static void smart_notify(struct device *bus_dev,
  622. struct device *dimm_dev, struct nd_intel_smart *smart,
  623. struct nd_intel_smart_threshold *thresh)
  624. {
  625. dev_dbg(dimm_dev, "%s: alarm: %#x spares: %d (%d) mtemp: %d (%d) ctemp: %d (%d)\n",
  626. __func__, thresh->alarm_control, thresh->spares,
  627. smart->spares, thresh->media_temperature,
  628. smart->media_temperature, thresh->ctrl_temperature,
  629. smart->ctrl_temperature);
  630. if (((thresh->alarm_control & ND_INTEL_SMART_SPARE_TRIP)
  631. && smart->spares
  632. <= thresh->spares)
  633. || ((thresh->alarm_control & ND_INTEL_SMART_TEMP_TRIP)
  634. && smart->media_temperature
  635. >= thresh->media_temperature)
  636. || ((thresh->alarm_control & ND_INTEL_SMART_CTEMP_TRIP)
  637. && smart->ctrl_temperature
  638. >= thresh->ctrl_temperature)
  639. || (smart->health != ND_INTEL_SMART_NON_CRITICAL_HEALTH)
  640. || (smart->shutdown_state != 0)) {
  641. device_lock(bus_dev);
  642. __acpi_nvdimm_notify(dimm_dev, 0x81);
  643. device_unlock(bus_dev);
  644. }
  645. }
  646. static int nfit_test_cmd_smart_set_threshold(
  647. struct nd_intel_smart_set_threshold *in,
  648. unsigned int buf_len,
  649. struct nd_intel_smart_threshold *thresh,
  650. struct nd_intel_smart *smart,
  651. struct device *bus_dev, struct device *dimm_dev)
  652. {
  653. unsigned int size;
  654. size = sizeof(*in) - 4;
  655. if (buf_len < size)
  656. return -EINVAL;
  657. memcpy(thresh->data, in, size);
  658. in->status = 0;
  659. smart_notify(bus_dev, dimm_dev, smart, thresh);
  660. return 0;
  661. }
  662. static int nfit_test_cmd_smart_inject(
  663. struct nd_intel_smart_inject *inj,
  664. unsigned int buf_len,
  665. struct nd_intel_smart_threshold *thresh,
  666. struct nd_intel_smart *smart,
  667. struct device *bus_dev, struct device *dimm_dev)
  668. {
  669. if (buf_len != sizeof(*inj))
  670. return -EINVAL;
  671. if (inj->flags & ND_INTEL_SMART_INJECT_MTEMP) {
  672. if (inj->mtemp_enable)
  673. smart->media_temperature = inj->media_temperature;
  674. else
  675. smart->media_temperature = smart_def.media_temperature;
  676. }
  677. if (inj->flags & ND_INTEL_SMART_INJECT_SPARE) {
  678. if (inj->spare_enable)
  679. smart->spares = inj->spares;
  680. else
  681. smart->spares = smart_def.spares;
  682. }
  683. if (inj->flags & ND_INTEL_SMART_INJECT_FATAL) {
  684. if (inj->fatal_enable)
  685. smart->health = ND_INTEL_SMART_FATAL_HEALTH;
  686. else
  687. smart->health = ND_INTEL_SMART_NON_CRITICAL_HEALTH;
  688. }
  689. if (inj->flags & ND_INTEL_SMART_INJECT_SHUTDOWN) {
  690. if (inj->unsafe_shutdown_enable) {
  691. smart->shutdown_state = 1;
  692. smart->shutdown_count++;
  693. } else
  694. smart->shutdown_state = 0;
  695. }
  696. inj->status = 0;
  697. smart_notify(bus_dev, dimm_dev, smart, thresh);
  698. return 0;
  699. }
  700. static void uc_error_notify(struct work_struct *work)
  701. {
  702. struct nfit_test *t = container_of(work, typeof(*t), work);
  703. __acpi_nfit_notify(&t->pdev.dev, t, NFIT_NOTIFY_UC_MEMORY_ERROR);
  704. }
  705. static int nfit_test_cmd_ars_error_inject(struct nfit_test *t,
  706. struct nd_cmd_ars_err_inj *err_inj, unsigned int buf_len)
  707. {
  708. int rc;
  709. if (buf_len != sizeof(*err_inj)) {
  710. rc = -EINVAL;
  711. goto err;
  712. }
  713. if (err_inj->err_inj_spa_range_length <= 0) {
  714. rc = -EINVAL;
  715. goto err;
  716. }
  717. rc = badrange_add(&t->badrange, err_inj->err_inj_spa_range_base,
  718. err_inj->err_inj_spa_range_length);
  719. if (rc < 0)
  720. goto err;
  721. if (err_inj->err_inj_options & (1 << ND_ARS_ERR_INJ_OPT_NOTIFY))
  722. queue_work(nfit_wq, &t->work);
  723. err_inj->status = 0;
  724. return 0;
  725. err:
  726. err_inj->status = NFIT_ARS_INJECT_INVALID;
  727. return rc;
  728. }
  729. static int nfit_test_cmd_ars_inject_clear(struct nfit_test *t,
  730. struct nd_cmd_ars_err_inj_clr *err_clr, unsigned int buf_len)
  731. {
  732. int rc;
  733. if (buf_len != sizeof(*err_clr)) {
  734. rc = -EINVAL;
  735. goto err;
  736. }
  737. if (err_clr->err_inj_clr_spa_range_length <= 0) {
  738. rc = -EINVAL;
  739. goto err;
  740. }
  741. badrange_forget(&t->badrange, err_clr->err_inj_clr_spa_range_base,
  742. err_clr->err_inj_clr_spa_range_length);
  743. err_clr->status = 0;
  744. return 0;
  745. err:
  746. err_clr->status = NFIT_ARS_INJECT_INVALID;
  747. return rc;
  748. }
  749. static int nfit_test_cmd_ars_inject_status(struct nfit_test *t,
  750. struct nd_cmd_ars_err_inj_stat *err_stat,
  751. unsigned int buf_len)
  752. {
  753. struct badrange_entry *be;
  754. int max = SZ_4K / sizeof(struct nd_error_stat_query_record);
  755. int i = 0;
  756. err_stat->status = 0;
  757. spin_lock(&t->badrange.lock);
  758. list_for_each_entry(be, &t->badrange.list, list) {
  759. err_stat->record[i].err_inj_stat_spa_range_base = be->start;
  760. err_stat->record[i].err_inj_stat_spa_range_length = be->length;
  761. i++;
  762. if (i > max)
  763. break;
  764. }
  765. spin_unlock(&t->badrange.lock);
  766. err_stat->inj_err_rec_count = i;
  767. return 0;
  768. }
  769. static int nd_intel_test_cmd_set_lss_status(struct nfit_test *t,
  770. struct nd_intel_lss *nd_cmd, unsigned int buf_len)
  771. {
  772. struct device *dev = &t->pdev.dev;
  773. if (buf_len < sizeof(*nd_cmd))
  774. return -EINVAL;
  775. switch (nd_cmd->enable) {
  776. case 0:
  777. nd_cmd->status = 0;
  778. dev_dbg(dev, "%s: Latch System Shutdown Status disabled\n",
  779. __func__);
  780. break;
  781. case 1:
  782. nd_cmd->status = 0;
  783. dev_dbg(dev, "%s: Latch System Shutdown Status enabled\n",
  784. __func__);
  785. break;
  786. default:
  787. dev_warn(dev, "Unknown enable value: %#x\n", nd_cmd->enable);
  788. nd_cmd->status = 0x3;
  789. break;
  790. }
  791. return 0;
  792. }
  793. static int override_return_code(int dimm, unsigned int func, int rc)
  794. {
  795. if ((1 << func) & dimm_fail_cmd_flags[dimm]) {
  796. if (dimm_fail_cmd_code[dimm])
  797. return dimm_fail_cmd_code[dimm];
  798. return -EIO;
  799. }
  800. return rc;
  801. }
  802. static int get_dimm(struct nfit_mem *nfit_mem, unsigned int func)
  803. {
  804. int i;
  805. /* lookup per-dimm data */
  806. for (i = 0; i < ARRAY_SIZE(handle); i++)
  807. if (__to_nfit_memdev(nfit_mem)->device_handle == handle[i])
  808. break;
  809. if (i >= ARRAY_SIZE(handle))
  810. return -ENXIO;
  811. return i;
  812. }
  813. static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc,
  814. struct nvdimm *nvdimm, unsigned int cmd, void *buf,
  815. unsigned int buf_len, int *cmd_rc)
  816. {
  817. struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc);
  818. struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc);
  819. unsigned int func = cmd;
  820. int i, rc = 0, __cmd_rc;
  821. if (!cmd_rc)
  822. cmd_rc = &__cmd_rc;
  823. *cmd_rc = 0;
  824. if (nvdimm) {
  825. struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm);
  826. unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm);
  827. if (!nfit_mem)
  828. return -ENOTTY;
  829. if (cmd == ND_CMD_CALL) {
  830. struct nd_cmd_pkg *call_pkg = buf;
  831. buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
  832. buf = (void *) call_pkg->nd_payload;
  833. func = call_pkg->nd_command;
  834. if (call_pkg->nd_family != nfit_mem->family)
  835. return -ENOTTY;
  836. i = get_dimm(nfit_mem, func);
  837. if (i < 0)
  838. return i;
  839. switch (func) {
  840. case ND_INTEL_ENABLE_LSS_STATUS:
  841. rc = nd_intel_test_cmd_set_lss_status(t,
  842. buf, buf_len);
  843. break;
  844. case ND_INTEL_FW_GET_INFO:
  845. rc = nd_intel_test_get_fw_info(t, buf,
  846. buf_len, i - t->dcr_idx);
  847. break;
  848. case ND_INTEL_FW_START_UPDATE:
  849. rc = nd_intel_test_start_update(t, buf,
  850. buf_len, i - t->dcr_idx);
  851. break;
  852. case ND_INTEL_FW_SEND_DATA:
  853. rc = nd_intel_test_send_data(t, buf,
  854. buf_len, i - t->dcr_idx);
  855. break;
  856. case ND_INTEL_FW_FINISH_UPDATE:
  857. rc = nd_intel_test_finish_fw(t, buf,
  858. buf_len, i - t->dcr_idx);
  859. break;
  860. case ND_INTEL_FW_FINISH_QUERY:
  861. rc = nd_intel_test_finish_query(t, buf,
  862. buf_len, i - t->dcr_idx);
  863. break;
  864. case ND_INTEL_SMART:
  865. rc = nfit_test_cmd_smart(buf, buf_len,
  866. &t->smart[i - t->dcr_idx]);
  867. break;
  868. case ND_INTEL_SMART_THRESHOLD:
  869. rc = nfit_test_cmd_smart_threshold(buf,
  870. buf_len,
  871. &t->smart_threshold[i -
  872. t->dcr_idx]);
  873. break;
  874. case ND_INTEL_SMART_SET_THRESHOLD:
  875. rc = nfit_test_cmd_smart_set_threshold(buf,
  876. buf_len,
  877. &t->smart_threshold[i -
  878. t->dcr_idx],
  879. &t->smart[i - t->dcr_idx],
  880. &t->pdev.dev, t->dimm_dev[i]);
  881. break;
  882. case ND_INTEL_SMART_INJECT:
  883. rc = nfit_test_cmd_smart_inject(buf,
  884. buf_len,
  885. &t->smart_threshold[i -
  886. t->dcr_idx],
  887. &t->smart[i - t->dcr_idx],
  888. &t->pdev.dev, t->dimm_dev[i]);
  889. break;
  890. default:
  891. return -ENOTTY;
  892. }
  893. return override_return_code(i, func, rc);
  894. }
  895. if (!test_bit(cmd, &cmd_mask)
  896. || !test_bit(func, &nfit_mem->dsm_mask))
  897. return -ENOTTY;
  898. i = get_dimm(nfit_mem, func);
  899. if (i < 0)
  900. return i;
  901. switch (func) {
  902. case ND_CMD_GET_CONFIG_SIZE:
  903. rc = nfit_test_cmd_get_config_size(buf, buf_len);
  904. break;
  905. case ND_CMD_GET_CONFIG_DATA:
  906. rc = nfit_test_cmd_get_config_data(buf, buf_len,
  907. t->label[i - t->dcr_idx]);
  908. break;
  909. case ND_CMD_SET_CONFIG_DATA:
  910. rc = nfit_test_cmd_set_config_data(buf, buf_len,
  911. t->label[i - t->dcr_idx]);
  912. break;
  913. default:
  914. return -ENOTTY;
  915. }
  916. return override_return_code(i, func, rc);
  917. } else {
  918. struct ars_state *ars_state = &t->ars_state;
  919. struct nd_cmd_pkg *call_pkg = buf;
  920. if (!nd_desc)
  921. return -ENOTTY;
  922. if (cmd == ND_CMD_CALL) {
  923. func = call_pkg->nd_command;
  924. buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
  925. buf = (void *) call_pkg->nd_payload;
  926. switch (func) {
  927. case NFIT_CMD_TRANSLATE_SPA:
  928. rc = nfit_test_cmd_translate_spa(
  929. acpi_desc->nvdimm_bus, buf, buf_len);
  930. return rc;
  931. case NFIT_CMD_ARS_INJECT_SET:
  932. rc = nfit_test_cmd_ars_error_inject(t, buf,
  933. buf_len);
  934. return rc;
  935. case NFIT_CMD_ARS_INJECT_CLEAR:
  936. rc = nfit_test_cmd_ars_inject_clear(t, buf,
  937. buf_len);
  938. return rc;
  939. case NFIT_CMD_ARS_INJECT_GET:
  940. rc = nfit_test_cmd_ars_inject_status(t, buf,
  941. buf_len);
  942. return rc;
  943. default:
  944. return -ENOTTY;
  945. }
  946. }
  947. if (!nd_desc || !test_bit(cmd, &nd_desc->cmd_mask))
  948. return -ENOTTY;
  949. switch (func) {
  950. case ND_CMD_ARS_CAP:
  951. rc = nfit_test_cmd_ars_cap(buf, buf_len);
  952. break;
  953. case ND_CMD_ARS_START:
  954. rc = nfit_test_cmd_ars_start(t, ars_state, buf,
  955. buf_len, cmd_rc);
  956. break;
  957. case ND_CMD_ARS_STATUS:
  958. rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len,
  959. cmd_rc);
  960. break;
  961. case ND_CMD_CLEAR_ERROR:
  962. rc = nfit_test_cmd_clear_error(t, buf, buf_len, cmd_rc);
  963. break;
  964. default:
  965. return -ENOTTY;
  966. }
  967. }
  968. return rc;
  969. }
  970. static DEFINE_SPINLOCK(nfit_test_lock);
  971. static struct nfit_test *instances[NUM_NFITS];
  972. static void release_nfit_res(void *data)
  973. {
  974. struct nfit_test_resource *nfit_res = data;
  975. spin_lock(&nfit_test_lock);
  976. list_del(&nfit_res->list);
  977. spin_unlock(&nfit_test_lock);
  978. if (resource_size(&nfit_res->res) >= DIMM_SIZE)
  979. gen_pool_free(nfit_pool, nfit_res->res.start,
  980. resource_size(&nfit_res->res));
  981. vfree(nfit_res->buf);
  982. kfree(nfit_res);
  983. }
  984. static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma,
  985. void *buf)
  986. {
  987. struct device *dev = &t->pdev.dev;
  988. struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res),
  989. GFP_KERNEL);
  990. int rc;
  991. if (!buf || !nfit_res || !*dma)
  992. goto err;
  993. rc = devm_add_action(dev, release_nfit_res, nfit_res);
  994. if (rc)
  995. goto err;
  996. INIT_LIST_HEAD(&nfit_res->list);
  997. memset(buf, 0, size);
  998. nfit_res->dev = dev;
  999. nfit_res->buf = buf;
  1000. nfit_res->res.start = *dma;
  1001. nfit_res->res.end = *dma + size - 1;
  1002. nfit_res->res.name = "NFIT";
  1003. spin_lock_init(&nfit_res->lock);
  1004. INIT_LIST_HEAD(&nfit_res->requests);
  1005. spin_lock(&nfit_test_lock);
  1006. list_add(&nfit_res->list, &t->resources);
  1007. spin_unlock(&nfit_test_lock);
  1008. return nfit_res->buf;
  1009. err:
  1010. if (*dma && size >= DIMM_SIZE)
  1011. gen_pool_free(nfit_pool, *dma, size);
  1012. if (buf)
  1013. vfree(buf);
  1014. kfree(nfit_res);
  1015. return NULL;
  1016. }
  1017. static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma)
  1018. {
  1019. struct genpool_data_align data = {
  1020. .align = SZ_128M,
  1021. };
  1022. void *buf = vmalloc(size);
  1023. if (size >= DIMM_SIZE)
  1024. *dma = gen_pool_alloc_algo(nfit_pool, size,
  1025. gen_pool_first_fit_align, &data);
  1026. else
  1027. *dma = (unsigned long) buf;
  1028. return __test_alloc(t, size, dma, buf);
  1029. }
  1030. static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr)
  1031. {
  1032. int i;
  1033. for (i = 0; i < ARRAY_SIZE(instances); i++) {
  1034. struct nfit_test_resource *n, *nfit_res = NULL;
  1035. struct nfit_test *t = instances[i];
  1036. if (!t)
  1037. continue;
  1038. spin_lock(&nfit_test_lock);
  1039. list_for_each_entry(n, &t->resources, list) {
  1040. if (addr >= n->res.start && (addr < n->res.start
  1041. + resource_size(&n->res))) {
  1042. nfit_res = n;
  1043. break;
  1044. } else if (addr >= (unsigned long) n->buf
  1045. && (addr < (unsigned long) n->buf
  1046. + resource_size(&n->res))) {
  1047. nfit_res = n;
  1048. break;
  1049. }
  1050. }
  1051. spin_unlock(&nfit_test_lock);
  1052. if (nfit_res)
  1053. return nfit_res;
  1054. }
  1055. return NULL;
  1056. }
  1057. static int ars_state_init(struct device *dev, struct ars_state *ars_state)
  1058. {
  1059. /* for testing, only store up to n records that fit within 4k */
  1060. ars_state->ars_status = devm_kzalloc(dev,
  1061. sizeof(struct nd_cmd_ars_status) + SZ_4K, GFP_KERNEL);
  1062. if (!ars_state->ars_status)
  1063. return -ENOMEM;
  1064. spin_lock_init(&ars_state->lock);
  1065. return 0;
  1066. }
  1067. static void put_dimms(void *data)
  1068. {
  1069. struct nfit_test *t = data;
  1070. int i;
  1071. for (i = 0; i < t->num_dcr; i++)
  1072. if (t->dimm_dev[i])
  1073. device_unregister(t->dimm_dev[i]);
  1074. }
  1075. static struct class *nfit_test_dimm;
  1076. static int dimm_name_to_id(struct device *dev)
  1077. {
  1078. int dimm;
  1079. if (sscanf(dev_name(dev), "test_dimm%d", &dimm) != 1)
  1080. return -ENXIO;
  1081. return dimm;
  1082. }
  1083. static ssize_t handle_show(struct device *dev, struct device_attribute *attr,
  1084. char *buf)
  1085. {
  1086. int dimm = dimm_name_to_id(dev);
  1087. if (dimm < 0)
  1088. return dimm;
  1089. return sprintf(buf, "%#x\n", handle[dimm]);
  1090. }
  1091. DEVICE_ATTR_RO(handle);
  1092. static ssize_t fail_cmd_show(struct device *dev, struct device_attribute *attr,
  1093. char *buf)
  1094. {
  1095. int dimm = dimm_name_to_id(dev);
  1096. if (dimm < 0)
  1097. return dimm;
  1098. return sprintf(buf, "%#lx\n", dimm_fail_cmd_flags[dimm]);
  1099. }
  1100. static ssize_t fail_cmd_store(struct device *dev, struct device_attribute *attr,
  1101. const char *buf, size_t size)
  1102. {
  1103. int dimm = dimm_name_to_id(dev);
  1104. unsigned long val;
  1105. ssize_t rc;
  1106. if (dimm < 0)
  1107. return dimm;
  1108. rc = kstrtol(buf, 0, &val);
  1109. if (rc)
  1110. return rc;
  1111. dimm_fail_cmd_flags[dimm] = val;
  1112. return size;
  1113. }
  1114. static DEVICE_ATTR_RW(fail_cmd);
  1115. static ssize_t fail_cmd_code_show(struct device *dev, struct device_attribute *attr,
  1116. char *buf)
  1117. {
  1118. int dimm = dimm_name_to_id(dev);
  1119. if (dimm < 0)
  1120. return dimm;
  1121. return sprintf(buf, "%d\n", dimm_fail_cmd_code[dimm]);
  1122. }
  1123. static ssize_t fail_cmd_code_store(struct device *dev, struct device_attribute *attr,
  1124. const char *buf, size_t size)
  1125. {
  1126. int dimm = dimm_name_to_id(dev);
  1127. unsigned long val;
  1128. ssize_t rc;
  1129. if (dimm < 0)
  1130. return dimm;
  1131. rc = kstrtol(buf, 0, &val);
  1132. if (rc)
  1133. return rc;
  1134. dimm_fail_cmd_code[dimm] = val;
  1135. return size;
  1136. }
  1137. static DEVICE_ATTR_RW(fail_cmd_code);
  1138. static struct attribute *nfit_test_dimm_attributes[] = {
  1139. &dev_attr_fail_cmd.attr,
  1140. &dev_attr_fail_cmd_code.attr,
  1141. &dev_attr_handle.attr,
  1142. NULL,
  1143. };
  1144. static struct attribute_group nfit_test_dimm_attribute_group = {
  1145. .attrs = nfit_test_dimm_attributes,
  1146. };
  1147. static const struct attribute_group *nfit_test_dimm_attribute_groups[] = {
  1148. &nfit_test_dimm_attribute_group,
  1149. NULL,
  1150. };
  1151. static int nfit_test_dimm_init(struct nfit_test *t)
  1152. {
  1153. int i;
  1154. if (devm_add_action_or_reset(&t->pdev.dev, put_dimms, t))
  1155. return -ENOMEM;
  1156. for (i = 0; i < t->num_dcr; i++) {
  1157. t->dimm_dev[i] = device_create_with_groups(nfit_test_dimm,
  1158. &t->pdev.dev, 0, NULL,
  1159. nfit_test_dimm_attribute_groups,
  1160. "test_dimm%d", i + t->dcr_idx);
  1161. if (!t->dimm_dev[i])
  1162. return -ENOMEM;
  1163. }
  1164. return 0;
  1165. }
  1166. static void smart_init(struct nfit_test *t)
  1167. {
  1168. int i;
  1169. const struct nd_intel_smart_threshold smart_t_data = {
  1170. .alarm_control = ND_INTEL_SMART_SPARE_TRIP
  1171. | ND_INTEL_SMART_TEMP_TRIP,
  1172. .media_temperature = 40 * 16,
  1173. .ctrl_temperature = 30 * 16,
  1174. .spares = 5,
  1175. };
  1176. for (i = 0; i < t->num_dcr; i++) {
  1177. memcpy(&t->smart[i], &smart_def, sizeof(smart_def));
  1178. memcpy(&t->smart_threshold[i], &smart_t_data,
  1179. sizeof(smart_t_data));
  1180. }
  1181. }
  1182. static int nfit_test0_alloc(struct nfit_test *t)
  1183. {
  1184. size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA
  1185. + sizeof(struct acpi_nfit_memory_map) * NUM_MEM
  1186. + sizeof(struct acpi_nfit_control_region) * NUM_DCR
  1187. + offsetof(struct acpi_nfit_control_region,
  1188. window_size) * NUM_DCR
  1189. + sizeof(struct acpi_nfit_data_region) * NUM_BDW
  1190. + (sizeof(struct acpi_nfit_flush_address)
  1191. + sizeof(u64) * NUM_HINTS) * NUM_DCR
  1192. + sizeof(struct acpi_nfit_capabilities);
  1193. int i;
  1194. t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
  1195. if (!t->nfit_buf)
  1196. return -ENOMEM;
  1197. t->nfit_size = nfit_size;
  1198. t->spa_set[0] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[0]);
  1199. if (!t->spa_set[0])
  1200. return -ENOMEM;
  1201. t->spa_set[1] = test_alloc(t, SPA1_SIZE, &t->spa_set_dma[1]);
  1202. if (!t->spa_set[1])
  1203. return -ENOMEM;
  1204. t->spa_set[2] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[2]);
  1205. if (!t->spa_set[2])
  1206. return -ENOMEM;
  1207. for (i = 0; i < t->num_dcr; i++) {
  1208. t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]);
  1209. if (!t->dimm[i])
  1210. return -ENOMEM;
  1211. t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
  1212. if (!t->label[i])
  1213. return -ENOMEM;
  1214. sprintf(t->label[i], "label%d", i);
  1215. t->flush[i] = test_alloc(t, max(PAGE_SIZE,
  1216. sizeof(u64) * NUM_HINTS),
  1217. &t->flush_dma[i]);
  1218. if (!t->flush[i])
  1219. return -ENOMEM;
  1220. }
  1221. for (i = 0; i < t->num_dcr; i++) {
  1222. t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]);
  1223. if (!t->dcr[i])
  1224. return -ENOMEM;
  1225. }
  1226. t->_fit = test_alloc(t, sizeof(union acpi_object **), &t->_fit_dma);
  1227. if (!t->_fit)
  1228. return -ENOMEM;
  1229. if (nfit_test_dimm_init(t))
  1230. return -ENOMEM;
  1231. smart_init(t);
  1232. return ars_state_init(&t->pdev.dev, &t->ars_state);
  1233. }
  1234. static int nfit_test1_alloc(struct nfit_test *t)
  1235. {
  1236. size_t nfit_size = sizeof(struct acpi_nfit_system_address) * 2
  1237. + sizeof(struct acpi_nfit_memory_map) * 2
  1238. + offsetof(struct acpi_nfit_control_region, window_size) * 2;
  1239. int i;
  1240. t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
  1241. if (!t->nfit_buf)
  1242. return -ENOMEM;
  1243. t->nfit_size = nfit_size;
  1244. t->spa_set[0] = test_alloc(t, SPA2_SIZE, &t->spa_set_dma[0]);
  1245. if (!t->spa_set[0])
  1246. return -ENOMEM;
  1247. for (i = 0; i < t->num_dcr; i++) {
  1248. t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
  1249. if (!t->label[i])
  1250. return -ENOMEM;
  1251. sprintf(t->label[i], "label%d", i);
  1252. }
  1253. t->spa_set[1] = test_alloc(t, SPA_VCD_SIZE, &t->spa_set_dma[1]);
  1254. if (!t->spa_set[1])
  1255. return -ENOMEM;
  1256. if (nfit_test_dimm_init(t))
  1257. return -ENOMEM;
  1258. smart_init(t);
  1259. return ars_state_init(&t->pdev.dev, &t->ars_state);
  1260. }
  1261. static void dcr_common_init(struct acpi_nfit_control_region *dcr)
  1262. {
  1263. dcr->vendor_id = 0xabcd;
  1264. dcr->device_id = 0;
  1265. dcr->revision_id = 1;
  1266. dcr->valid_fields = 1;
  1267. dcr->manufacturing_location = 0xa;
  1268. dcr->manufacturing_date = cpu_to_be16(2016);
  1269. }
  1270. static void nfit_test0_setup(struct nfit_test *t)
  1271. {
  1272. const int flush_hint_size = sizeof(struct acpi_nfit_flush_address)
  1273. + (sizeof(u64) * NUM_HINTS);
  1274. struct acpi_nfit_desc *acpi_desc;
  1275. struct acpi_nfit_memory_map *memdev;
  1276. void *nfit_buf = t->nfit_buf;
  1277. struct acpi_nfit_system_address *spa;
  1278. struct acpi_nfit_control_region *dcr;
  1279. struct acpi_nfit_data_region *bdw;
  1280. struct acpi_nfit_flush_address *flush;
  1281. struct acpi_nfit_capabilities *pcap;
  1282. unsigned int offset = 0, i;
  1283. /*
  1284. * spa0 (interleave first half of dimm0 and dimm1, note storage
  1285. * does not actually alias the related block-data-window
  1286. * regions)
  1287. */
  1288. spa = nfit_buf;
  1289. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1290. spa->header.length = sizeof(*spa);
  1291. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
  1292. spa->range_index = 0+1;
  1293. spa->address = t->spa_set_dma[0];
  1294. spa->length = SPA0_SIZE;
  1295. offset += spa->header.length;
  1296. /*
  1297. * spa1 (interleave last half of the 4 DIMMS, note storage
  1298. * does not actually alias the related block-data-window
  1299. * regions)
  1300. */
  1301. spa = nfit_buf + offset;
  1302. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1303. spa->header.length = sizeof(*spa);
  1304. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
  1305. spa->range_index = 1+1;
  1306. spa->address = t->spa_set_dma[1];
  1307. spa->length = SPA1_SIZE;
  1308. offset += spa->header.length;
  1309. /* spa2 (dcr0) dimm0 */
  1310. spa = nfit_buf + offset;
  1311. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1312. spa->header.length = sizeof(*spa);
  1313. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
  1314. spa->range_index = 2+1;
  1315. spa->address = t->dcr_dma[0];
  1316. spa->length = DCR_SIZE;
  1317. offset += spa->header.length;
  1318. /* spa3 (dcr1) dimm1 */
  1319. spa = nfit_buf + offset;
  1320. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1321. spa->header.length = sizeof(*spa);
  1322. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
  1323. spa->range_index = 3+1;
  1324. spa->address = t->dcr_dma[1];
  1325. spa->length = DCR_SIZE;
  1326. offset += spa->header.length;
  1327. /* spa4 (dcr2) dimm2 */
  1328. spa = nfit_buf + offset;
  1329. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1330. spa->header.length = sizeof(*spa);
  1331. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
  1332. spa->range_index = 4+1;
  1333. spa->address = t->dcr_dma[2];
  1334. spa->length = DCR_SIZE;
  1335. offset += spa->header.length;
  1336. /* spa5 (dcr3) dimm3 */
  1337. spa = nfit_buf + offset;
  1338. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1339. spa->header.length = sizeof(*spa);
  1340. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
  1341. spa->range_index = 5+1;
  1342. spa->address = t->dcr_dma[3];
  1343. spa->length = DCR_SIZE;
  1344. offset += spa->header.length;
  1345. /* spa6 (bdw for dcr0) dimm0 */
  1346. spa = nfit_buf + offset;
  1347. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1348. spa->header.length = sizeof(*spa);
  1349. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
  1350. spa->range_index = 6+1;
  1351. spa->address = t->dimm_dma[0];
  1352. spa->length = DIMM_SIZE;
  1353. offset += spa->header.length;
  1354. /* spa7 (bdw for dcr1) dimm1 */
  1355. spa = nfit_buf + offset;
  1356. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1357. spa->header.length = sizeof(*spa);
  1358. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
  1359. spa->range_index = 7+1;
  1360. spa->address = t->dimm_dma[1];
  1361. spa->length = DIMM_SIZE;
  1362. offset += spa->header.length;
  1363. /* spa8 (bdw for dcr2) dimm2 */
  1364. spa = nfit_buf + offset;
  1365. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1366. spa->header.length = sizeof(*spa);
  1367. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
  1368. spa->range_index = 8+1;
  1369. spa->address = t->dimm_dma[2];
  1370. spa->length = DIMM_SIZE;
  1371. offset += spa->header.length;
  1372. /* spa9 (bdw for dcr3) dimm3 */
  1373. spa = nfit_buf + offset;
  1374. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1375. spa->header.length = sizeof(*spa);
  1376. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
  1377. spa->range_index = 9+1;
  1378. spa->address = t->dimm_dma[3];
  1379. spa->length = DIMM_SIZE;
  1380. offset += spa->header.length;
  1381. /* mem-region0 (spa0, dimm0) */
  1382. memdev = nfit_buf + offset;
  1383. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1384. memdev->header.length = sizeof(*memdev);
  1385. memdev->device_handle = handle[0];
  1386. memdev->physical_id = 0;
  1387. memdev->region_id = 0;
  1388. memdev->range_index = 0+1;
  1389. memdev->region_index = 4+1;
  1390. memdev->region_size = SPA0_SIZE/2;
  1391. memdev->region_offset = 1;
  1392. memdev->address = 0;
  1393. memdev->interleave_index = 0;
  1394. memdev->interleave_ways = 2;
  1395. offset += memdev->header.length;
  1396. /* mem-region1 (spa0, dimm1) */
  1397. memdev = nfit_buf + offset;
  1398. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1399. memdev->header.length = sizeof(*memdev);
  1400. memdev->device_handle = handle[1];
  1401. memdev->physical_id = 1;
  1402. memdev->region_id = 0;
  1403. memdev->range_index = 0+1;
  1404. memdev->region_index = 5+1;
  1405. memdev->region_size = SPA0_SIZE/2;
  1406. memdev->region_offset = (1 << 8);
  1407. memdev->address = 0;
  1408. memdev->interleave_index = 0;
  1409. memdev->interleave_ways = 2;
  1410. memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
  1411. offset += memdev->header.length;
  1412. /* mem-region2 (spa1, dimm0) */
  1413. memdev = nfit_buf + offset;
  1414. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1415. memdev->header.length = sizeof(*memdev);
  1416. memdev->device_handle = handle[0];
  1417. memdev->physical_id = 0;
  1418. memdev->region_id = 1;
  1419. memdev->range_index = 1+1;
  1420. memdev->region_index = 4+1;
  1421. memdev->region_size = SPA1_SIZE/4;
  1422. memdev->region_offset = (1 << 16);
  1423. memdev->address = SPA0_SIZE/2;
  1424. memdev->interleave_index = 0;
  1425. memdev->interleave_ways = 4;
  1426. memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
  1427. offset += memdev->header.length;
  1428. /* mem-region3 (spa1, dimm1) */
  1429. memdev = nfit_buf + offset;
  1430. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1431. memdev->header.length = sizeof(*memdev);
  1432. memdev->device_handle = handle[1];
  1433. memdev->physical_id = 1;
  1434. memdev->region_id = 1;
  1435. memdev->range_index = 1+1;
  1436. memdev->region_index = 5+1;
  1437. memdev->region_size = SPA1_SIZE/4;
  1438. memdev->region_offset = (1 << 24);
  1439. memdev->address = SPA0_SIZE/2;
  1440. memdev->interleave_index = 0;
  1441. memdev->interleave_ways = 4;
  1442. offset += memdev->header.length;
  1443. /* mem-region4 (spa1, dimm2) */
  1444. memdev = nfit_buf + offset;
  1445. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1446. memdev->header.length = sizeof(*memdev);
  1447. memdev->device_handle = handle[2];
  1448. memdev->physical_id = 2;
  1449. memdev->region_id = 0;
  1450. memdev->range_index = 1+1;
  1451. memdev->region_index = 6+1;
  1452. memdev->region_size = SPA1_SIZE/4;
  1453. memdev->region_offset = (1ULL << 32);
  1454. memdev->address = SPA0_SIZE/2;
  1455. memdev->interleave_index = 0;
  1456. memdev->interleave_ways = 4;
  1457. memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
  1458. offset += memdev->header.length;
  1459. /* mem-region5 (spa1, dimm3) */
  1460. memdev = nfit_buf + offset;
  1461. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1462. memdev->header.length = sizeof(*memdev);
  1463. memdev->device_handle = handle[3];
  1464. memdev->physical_id = 3;
  1465. memdev->region_id = 0;
  1466. memdev->range_index = 1+1;
  1467. memdev->region_index = 7+1;
  1468. memdev->region_size = SPA1_SIZE/4;
  1469. memdev->region_offset = (1ULL << 40);
  1470. memdev->address = SPA0_SIZE/2;
  1471. memdev->interleave_index = 0;
  1472. memdev->interleave_ways = 4;
  1473. offset += memdev->header.length;
  1474. /* mem-region6 (spa/dcr0, dimm0) */
  1475. memdev = nfit_buf + offset;
  1476. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1477. memdev->header.length = sizeof(*memdev);
  1478. memdev->device_handle = handle[0];
  1479. memdev->physical_id = 0;
  1480. memdev->region_id = 0;
  1481. memdev->range_index = 2+1;
  1482. memdev->region_index = 0+1;
  1483. memdev->region_size = 0;
  1484. memdev->region_offset = 0;
  1485. memdev->address = 0;
  1486. memdev->interleave_index = 0;
  1487. memdev->interleave_ways = 1;
  1488. offset += memdev->header.length;
  1489. /* mem-region7 (spa/dcr1, dimm1) */
  1490. memdev = nfit_buf + offset;
  1491. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1492. memdev->header.length = sizeof(*memdev);
  1493. memdev->device_handle = handle[1];
  1494. memdev->physical_id = 1;
  1495. memdev->region_id = 0;
  1496. memdev->range_index = 3+1;
  1497. memdev->region_index = 1+1;
  1498. memdev->region_size = 0;
  1499. memdev->region_offset = 0;
  1500. memdev->address = 0;
  1501. memdev->interleave_index = 0;
  1502. memdev->interleave_ways = 1;
  1503. offset += memdev->header.length;
  1504. /* mem-region8 (spa/dcr2, dimm2) */
  1505. memdev = nfit_buf + offset;
  1506. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1507. memdev->header.length = sizeof(*memdev);
  1508. memdev->device_handle = handle[2];
  1509. memdev->physical_id = 2;
  1510. memdev->region_id = 0;
  1511. memdev->range_index = 4+1;
  1512. memdev->region_index = 2+1;
  1513. memdev->region_size = 0;
  1514. memdev->region_offset = 0;
  1515. memdev->address = 0;
  1516. memdev->interleave_index = 0;
  1517. memdev->interleave_ways = 1;
  1518. offset += memdev->header.length;
  1519. /* mem-region9 (spa/dcr3, dimm3) */
  1520. memdev = nfit_buf + offset;
  1521. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1522. memdev->header.length = sizeof(*memdev);
  1523. memdev->device_handle = handle[3];
  1524. memdev->physical_id = 3;
  1525. memdev->region_id = 0;
  1526. memdev->range_index = 5+1;
  1527. memdev->region_index = 3+1;
  1528. memdev->region_size = 0;
  1529. memdev->region_offset = 0;
  1530. memdev->address = 0;
  1531. memdev->interleave_index = 0;
  1532. memdev->interleave_ways = 1;
  1533. offset += memdev->header.length;
  1534. /* mem-region10 (spa/bdw0, dimm0) */
  1535. memdev = nfit_buf + offset;
  1536. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1537. memdev->header.length = sizeof(*memdev);
  1538. memdev->device_handle = handle[0];
  1539. memdev->physical_id = 0;
  1540. memdev->region_id = 0;
  1541. memdev->range_index = 6+1;
  1542. memdev->region_index = 0+1;
  1543. memdev->region_size = 0;
  1544. memdev->region_offset = 0;
  1545. memdev->address = 0;
  1546. memdev->interleave_index = 0;
  1547. memdev->interleave_ways = 1;
  1548. offset += memdev->header.length;
  1549. /* mem-region11 (spa/bdw1, dimm1) */
  1550. memdev = nfit_buf + offset;
  1551. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1552. memdev->header.length = sizeof(*memdev);
  1553. memdev->device_handle = handle[1];
  1554. memdev->physical_id = 1;
  1555. memdev->region_id = 0;
  1556. memdev->range_index = 7+1;
  1557. memdev->region_index = 1+1;
  1558. memdev->region_size = 0;
  1559. memdev->region_offset = 0;
  1560. memdev->address = 0;
  1561. memdev->interleave_index = 0;
  1562. memdev->interleave_ways = 1;
  1563. offset += memdev->header.length;
  1564. /* mem-region12 (spa/bdw2, dimm2) */
  1565. memdev = nfit_buf + offset;
  1566. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1567. memdev->header.length = sizeof(*memdev);
  1568. memdev->device_handle = handle[2];
  1569. memdev->physical_id = 2;
  1570. memdev->region_id = 0;
  1571. memdev->range_index = 8+1;
  1572. memdev->region_index = 2+1;
  1573. memdev->region_size = 0;
  1574. memdev->region_offset = 0;
  1575. memdev->address = 0;
  1576. memdev->interleave_index = 0;
  1577. memdev->interleave_ways = 1;
  1578. offset += memdev->header.length;
  1579. /* mem-region13 (spa/dcr3, dimm3) */
  1580. memdev = nfit_buf + offset;
  1581. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1582. memdev->header.length = sizeof(*memdev);
  1583. memdev->device_handle = handle[3];
  1584. memdev->physical_id = 3;
  1585. memdev->region_id = 0;
  1586. memdev->range_index = 9+1;
  1587. memdev->region_index = 3+1;
  1588. memdev->region_size = 0;
  1589. memdev->region_offset = 0;
  1590. memdev->address = 0;
  1591. memdev->interleave_index = 0;
  1592. memdev->interleave_ways = 1;
  1593. memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
  1594. offset += memdev->header.length;
  1595. /* dcr-descriptor0: blk */
  1596. dcr = nfit_buf + offset;
  1597. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1598. dcr->header.length = sizeof(*dcr);
  1599. dcr->region_index = 0+1;
  1600. dcr_common_init(dcr);
  1601. dcr->serial_number = ~handle[0];
  1602. dcr->code = NFIT_FIC_BLK;
  1603. dcr->windows = 1;
  1604. dcr->window_size = DCR_SIZE;
  1605. dcr->command_offset = 0;
  1606. dcr->command_size = 8;
  1607. dcr->status_offset = 8;
  1608. dcr->status_size = 4;
  1609. offset += dcr->header.length;
  1610. /* dcr-descriptor1: blk */
  1611. dcr = nfit_buf + offset;
  1612. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1613. dcr->header.length = sizeof(*dcr);
  1614. dcr->region_index = 1+1;
  1615. dcr_common_init(dcr);
  1616. dcr->serial_number = ~handle[1];
  1617. dcr->code = NFIT_FIC_BLK;
  1618. dcr->windows = 1;
  1619. dcr->window_size = DCR_SIZE;
  1620. dcr->command_offset = 0;
  1621. dcr->command_size = 8;
  1622. dcr->status_offset = 8;
  1623. dcr->status_size = 4;
  1624. offset += dcr->header.length;
  1625. /* dcr-descriptor2: blk */
  1626. dcr = nfit_buf + offset;
  1627. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1628. dcr->header.length = sizeof(*dcr);
  1629. dcr->region_index = 2+1;
  1630. dcr_common_init(dcr);
  1631. dcr->serial_number = ~handle[2];
  1632. dcr->code = NFIT_FIC_BLK;
  1633. dcr->windows = 1;
  1634. dcr->window_size = DCR_SIZE;
  1635. dcr->command_offset = 0;
  1636. dcr->command_size = 8;
  1637. dcr->status_offset = 8;
  1638. dcr->status_size = 4;
  1639. offset += dcr->header.length;
  1640. /* dcr-descriptor3: blk */
  1641. dcr = nfit_buf + offset;
  1642. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1643. dcr->header.length = sizeof(*dcr);
  1644. dcr->region_index = 3+1;
  1645. dcr_common_init(dcr);
  1646. dcr->serial_number = ~handle[3];
  1647. dcr->code = NFIT_FIC_BLK;
  1648. dcr->windows = 1;
  1649. dcr->window_size = DCR_SIZE;
  1650. dcr->command_offset = 0;
  1651. dcr->command_size = 8;
  1652. dcr->status_offset = 8;
  1653. dcr->status_size = 4;
  1654. offset += dcr->header.length;
  1655. /* dcr-descriptor0: pmem */
  1656. dcr = nfit_buf + offset;
  1657. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1658. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1659. window_size);
  1660. dcr->region_index = 4+1;
  1661. dcr_common_init(dcr);
  1662. dcr->serial_number = ~handle[0];
  1663. dcr->code = NFIT_FIC_BYTEN;
  1664. dcr->windows = 0;
  1665. offset += dcr->header.length;
  1666. /* dcr-descriptor1: pmem */
  1667. dcr = nfit_buf + offset;
  1668. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1669. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1670. window_size);
  1671. dcr->region_index = 5+1;
  1672. dcr_common_init(dcr);
  1673. dcr->serial_number = ~handle[1];
  1674. dcr->code = NFIT_FIC_BYTEN;
  1675. dcr->windows = 0;
  1676. offset += dcr->header.length;
  1677. /* dcr-descriptor2: pmem */
  1678. dcr = nfit_buf + offset;
  1679. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1680. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1681. window_size);
  1682. dcr->region_index = 6+1;
  1683. dcr_common_init(dcr);
  1684. dcr->serial_number = ~handle[2];
  1685. dcr->code = NFIT_FIC_BYTEN;
  1686. dcr->windows = 0;
  1687. offset += dcr->header.length;
  1688. /* dcr-descriptor3: pmem */
  1689. dcr = nfit_buf + offset;
  1690. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1691. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1692. window_size);
  1693. dcr->region_index = 7+1;
  1694. dcr_common_init(dcr);
  1695. dcr->serial_number = ~handle[3];
  1696. dcr->code = NFIT_FIC_BYTEN;
  1697. dcr->windows = 0;
  1698. offset += dcr->header.length;
  1699. /* bdw0 (spa/dcr0, dimm0) */
  1700. bdw = nfit_buf + offset;
  1701. bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
  1702. bdw->header.length = sizeof(*bdw);
  1703. bdw->region_index = 0+1;
  1704. bdw->windows = 1;
  1705. bdw->offset = 0;
  1706. bdw->size = BDW_SIZE;
  1707. bdw->capacity = DIMM_SIZE;
  1708. bdw->start_address = 0;
  1709. offset += bdw->header.length;
  1710. /* bdw1 (spa/dcr1, dimm1) */
  1711. bdw = nfit_buf + offset;
  1712. bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
  1713. bdw->header.length = sizeof(*bdw);
  1714. bdw->region_index = 1+1;
  1715. bdw->windows = 1;
  1716. bdw->offset = 0;
  1717. bdw->size = BDW_SIZE;
  1718. bdw->capacity = DIMM_SIZE;
  1719. bdw->start_address = 0;
  1720. offset += bdw->header.length;
  1721. /* bdw2 (spa/dcr2, dimm2) */
  1722. bdw = nfit_buf + offset;
  1723. bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
  1724. bdw->header.length = sizeof(*bdw);
  1725. bdw->region_index = 2+1;
  1726. bdw->windows = 1;
  1727. bdw->offset = 0;
  1728. bdw->size = BDW_SIZE;
  1729. bdw->capacity = DIMM_SIZE;
  1730. bdw->start_address = 0;
  1731. offset += bdw->header.length;
  1732. /* bdw3 (spa/dcr3, dimm3) */
  1733. bdw = nfit_buf + offset;
  1734. bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
  1735. bdw->header.length = sizeof(*bdw);
  1736. bdw->region_index = 3+1;
  1737. bdw->windows = 1;
  1738. bdw->offset = 0;
  1739. bdw->size = BDW_SIZE;
  1740. bdw->capacity = DIMM_SIZE;
  1741. bdw->start_address = 0;
  1742. offset += bdw->header.length;
  1743. /* flush0 (dimm0) */
  1744. flush = nfit_buf + offset;
  1745. flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
  1746. flush->header.length = flush_hint_size;
  1747. flush->device_handle = handle[0];
  1748. flush->hint_count = NUM_HINTS;
  1749. for (i = 0; i < NUM_HINTS; i++)
  1750. flush->hint_address[i] = t->flush_dma[0] + i * sizeof(u64);
  1751. offset += flush->header.length;
  1752. /* flush1 (dimm1) */
  1753. flush = nfit_buf + offset;
  1754. flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
  1755. flush->header.length = flush_hint_size;
  1756. flush->device_handle = handle[1];
  1757. flush->hint_count = NUM_HINTS;
  1758. for (i = 0; i < NUM_HINTS; i++)
  1759. flush->hint_address[i] = t->flush_dma[1] + i * sizeof(u64);
  1760. offset += flush->header.length;
  1761. /* flush2 (dimm2) */
  1762. flush = nfit_buf + offset;
  1763. flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
  1764. flush->header.length = flush_hint_size;
  1765. flush->device_handle = handle[2];
  1766. flush->hint_count = NUM_HINTS;
  1767. for (i = 0; i < NUM_HINTS; i++)
  1768. flush->hint_address[i] = t->flush_dma[2] + i * sizeof(u64);
  1769. offset += flush->header.length;
  1770. /* flush3 (dimm3) */
  1771. flush = nfit_buf + offset;
  1772. flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
  1773. flush->header.length = flush_hint_size;
  1774. flush->device_handle = handle[3];
  1775. flush->hint_count = NUM_HINTS;
  1776. for (i = 0; i < NUM_HINTS; i++)
  1777. flush->hint_address[i] = t->flush_dma[3] + i * sizeof(u64);
  1778. offset += flush->header.length;
  1779. /* platform capabilities */
  1780. pcap = nfit_buf + offset;
  1781. pcap->header.type = ACPI_NFIT_TYPE_CAPABILITIES;
  1782. pcap->header.length = sizeof(*pcap);
  1783. pcap->highest_capability = 1;
  1784. pcap->capabilities = ACPI_NFIT_CAPABILITY_MEM_FLUSH;
  1785. offset += pcap->header.length;
  1786. if (t->setup_hotplug) {
  1787. /* dcr-descriptor4: blk */
  1788. dcr = nfit_buf + offset;
  1789. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1790. dcr->header.length = sizeof(*dcr);
  1791. dcr->region_index = 8+1;
  1792. dcr_common_init(dcr);
  1793. dcr->serial_number = ~handle[4];
  1794. dcr->code = NFIT_FIC_BLK;
  1795. dcr->windows = 1;
  1796. dcr->window_size = DCR_SIZE;
  1797. dcr->command_offset = 0;
  1798. dcr->command_size = 8;
  1799. dcr->status_offset = 8;
  1800. dcr->status_size = 4;
  1801. offset += dcr->header.length;
  1802. /* dcr-descriptor4: pmem */
  1803. dcr = nfit_buf + offset;
  1804. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1805. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1806. window_size);
  1807. dcr->region_index = 9+1;
  1808. dcr_common_init(dcr);
  1809. dcr->serial_number = ~handle[4];
  1810. dcr->code = NFIT_FIC_BYTEN;
  1811. dcr->windows = 0;
  1812. offset += dcr->header.length;
  1813. /* bdw4 (spa/dcr4, dimm4) */
  1814. bdw = nfit_buf + offset;
  1815. bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
  1816. bdw->header.length = sizeof(*bdw);
  1817. bdw->region_index = 8+1;
  1818. bdw->windows = 1;
  1819. bdw->offset = 0;
  1820. bdw->size = BDW_SIZE;
  1821. bdw->capacity = DIMM_SIZE;
  1822. bdw->start_address = 0;
  1823. offset += bdw->header.length;
  1824. /* spa10 (dcr4) dimm4 */
  1825. spa = nfit_buf + offset;
  1826. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1827. spa->header.length = sizeof(*spa);
  1828. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
  1829. spa->range_index = 10+1;
  1830. spa->address = t->dcr_dma[4];
  1831. spa->length = DCR_SIZE;
  1832. offset += spa->header.length;
  1833. /*
  1834. * spa11 (single-dimm interleave for hotplug, note storage
  1835. * does not actually alias the related block-data-window
  1836. * regions)
  1837. */
  1838. spa = nfit_buf + offset;
  1839. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1840. spa->header.length = sizeof(*spa);
  1841. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
  1842. spa->range_index = 11+1;
  1843. spa->address = t->spa_set_dma[2];
  1844. spa->length = SPA0_SIZE;
  1845. offset += spa->header.length;
  1846. /* spa12 (bdw for dcr4) dimm4 */
  1847. spa = nfit_buf + offset;
  1848. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1849. spa->header.length = sizeof(*spa);
  1850. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
  1851. spa->range_index = 12+1;
  1852. spa->address = t->dimm_dma[4];
  1853. spa->length = DIMM_SIZE;
  1854. offset += spa->header.length;
  1855. /* mem-region14 (spa/dcr4, dimm4) */
  1856. memdev = nfit_buf + offset;
  1857. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1858. memdev->header.length = sizeof(*memdev);
  1859. memdev->device_handle = handle[4];
  1860. memdev->physical_id = 4;
  1861. memdev->region_id = 0;
  1862. memdev->range_index = 10+1;
  1863. memdev->region_index = 8+1;
  1864. memdev->region_size = 0;
  1865. memdev->region_offset = 0;
  1866. memdev->address = 0;
  1867. memdev->interleave_index = 0;
  1868. memdev->interleave_ways = 1;
  1869. offset += memdev->header.length;
  1870. /* mem-region15 (spa11, dimm4) */
  1871. memdev = nfit_buf + offset;
  1872. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1873. memdev->header.length = sizeof(*memdev);
  1874. memdev->device_handle = handle[4];
  1875. memdev->physical_id = 4;
  1876. memdev->region_id = 0;
  1877. memdev->range_index = 11+1;
  1878. memdev->region_index = 9+1;
  1879. memdev->region_size = SPA0_SIZE;
  1880. memdev->region_offset = (1ULL << 48);
  1881. memdev->address = 0;
  1882. memdev->interleave_index = 0;
  1883. memdev->interleave_ways = 1;
  1884. memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
  1885. offset += memdev->header.length;
  1886. /* mem-region16 (spa/bdw4, dimm4) */
  1887. memdev = nfit_buf + offset;
  1888. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1889. memdev->header.length = sizeof(*memdev);
  1890. memdev->device_handle = handle[4];
  1891. memdev->physical_id = 4;
  1892. memdev->region_id = 0;
  1893. memdev->range_index = 12+1;
  1894. memdev->region_index = 8+1;
  1895. memdev->region_size = 0;
  1896. memdev->region_offset = 0;
  1897. memdev->address = 0;
  1898. memdev->interleave_index = 0;
  1899. memdev->interleave_ways = 1;
  1900. offset += memdev->header.length;
  1901. /* flush3 (dimm4) */
  1902. flush = nfit_buf + offset;
  1903. flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
  1904. flush->header.length = flush_hint_size;
  1905. flush->device_handle = handle[4];
  1906. flush->hint_count = NUM_HINTS;
  1907. for (i = 0; i < NUM_HINTS; i++)
  1908. flush->hint_address[i] = t->flush_dma[4]
  1909. + i * sizeof(u64);
  1910. offset += flush->header.length;
  1911. /* sanity check to make sure we've filled the buffer */
  1912. WARN_ON(offset != t->nfit_size);
  1913. }
  1914. t->nfit_filled = offset;
  1915. post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
  1916. SPA0_SIZE);
  1917. acpi_desc = &t->acpi_desc;
  1918. set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
  1919. set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
  1920. set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
  1921. set_bit(ND_INTEL_SMART, &acpi_desc->dimm_cmd_force_en);
  1922. set_bit(ND_INTEL_SMART_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
  1923. set_bit(ND_INTEL_SMART_SET_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
  1924. set_bit(ND_INTEL_SMART_INJECT, &acpi_desc->dimm_cmd_force_en);
  1925. set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
  1926. set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
  1927. set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
  1928. set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
  1929. set_bit(ND_CMD_CALL, &acpi_desc->bus_cmd_force_en);
  1930. set_bit(NFIT_CMD_TRANSLATE_SPA, &acpi_desc->bus_nfit_cmd_force_en);
  1931. set_bit(NFIT_CMD_ARS_INJECT_SET, &acpi_desc->bus_nfit_cmd_force_en);
  1932. set_bit(NFIT_CMD_ARS_INJECT_CLEAR, &acpi_desc->bus_nfit_cmd_force_en);
  1933. set_bit(NFIT_CMD_ARS_INJECT_GET, &acpi_desc->bus_nfit_cmd_force_en);
  1934. set_bit(ND_INTEL_FW_GET_INFO, &acpi_desc->dimm_cmd_force_en);
  1935. set_bit(ND_INTEL_FW_START_UPDATE, &acpi_desc->dimm_cmd_force_en);
  1936. set_bit(ND_INTEL_FW_SEND_DATA, &acpi_desc->dimm_cmd_force_en);
  1937. set_bit(ND_INTEL_FW_FINISH_UPDATE, &acpi_desc->dimm_cmd_force_en);
  1938. set_bit(ND_INTEL_FW_FINISH_QUERY, &acpi_desc->dimm_cmd_force_en);
  1939. set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
  1940. }
  1941. static void nfit_test1_setup(struct nfit_test *t)
  1942. {
  1943. size_t offset;
  1944. void *nfit_buf = t->nfit_buf;
  1945. struct acpi_nfit_memory_map *memdev;
  1946. struct acpi_nfit_control_region *dcr;
  1947. struct acpi_nfit_system_address *spa;
  1948. struct acpi_nfit_desc *acpi_desc;
  1949. offset = 0;
  1950. /* spa0 (flat range with no bdw aliasing) */
  1951. spa = nfit_buf + offset;
  1952. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1953. spa->header.length = sizeof(*spa);
  1954. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
  1955. spa->range_index = 0+1;
  1956. spa->address = t->spa_set_dma[0];
  1957. spa->length = SPA2_SIZE;
  1958. offset += spa->header.length;
  1959. /* virtual cd region */
  1960. spa = nfit_buf + offset;
  1961. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1962. spa->header.length = sizeof(*spa);
  1963. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_VCD), 16);
  1964. spa->range_index = 0;
  1965. spa->address = t->spa_set_dma[1];
  1966. spa->length = SPA_VCD_SIZE;
  1967. offset += spa->header.length;
  1968. /* mem-region0 (spa0, dimm0) */
  1969. memdev = nfit_buf + offset;
  1970. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1971. memdev->header.length = sizeof(*memdev);
  1972. memdev->device_handle = handle[5];
  1973. memdev->physical_id = 0;
  1974. memdev->region_id = 0;
  1975. memdev->range_index = 0+1;
  1976. memdev->region_index = 0+1;
  1977. memdev->region_size = SPA2_SIZE;
  1978. memdev->region_offset = 0;
  1979. memdev->address = 0;
  1980. memdev->interleave_index = 0;
  1981. memdev->interleave_ways = 1;
  1982. memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED
  1983. | ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED
  1984. | ACPI_NFIT_MEM_NOT_ARMED;
  1985. offset += memdev->header.length;
  1986. /* dcr-descriptor0 */
  1987. dcr = nfit_buf + offset;
  1988. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1989. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1990. window_size);
  1991. dcr->region_index = 0+1;
  1992. dcr_common_init(dcr);
  1993. dcr->serial_number = ~handle[5];
  1994. dcr->code = NFIT_FIC_BYTE;
  1995. dcr->windows = 0;
  1996. offset += dcr->header.length;
  1997. memdev = nfit_buf + offset;
  1998. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1999. memdev->header.length = sizeof(*memdev);
  2000. memdev->device_handle = handle[6];
  2001. memdev->physical_id = 0;
  2002. memdev->region_id = 0;
  2003. memdev->range_index = 0;
  2004. memdev->region_index = 0+2;
  2005. memdev->region_size = SPA2_SIZE;
  2006. memdev->region_offset = 0;
  2007. memdev->address = 0;
  2008. memdev->interleave_index = 0;
  2009. memdev->interleave_ways = 1;
  2010. memdev->flags = ACPI_NFIT_MEM_MAP_FAILED;
  2011. offset += memdev->header.length;
  2012. /* dcr-descriptor1 */
  2013. dcr = nfit_buf + offset;
  2014. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  2015. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  2016. window_size);
  2017. dcr->region_index = 0+2;
  2018. dcr_common_init(dcr);
  2019. dcr->serial_number = ~handle[6];
  2020. dcr->code = NFIT_FIC_BYTE;
  2021. dcr->windows = 0;
  2022. offset += dcr->header.length;
  2023. /* sanity check to make sure we've filled the buffer */
  2024. WARN_ON(offset != t->nfit_size);
  2025. t->nfit_filled = offset;
  2026. post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
  2027. SPA2_SIZE);
  2028. acpi_desc = &t->acpi_desc;
  2029. set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
  2030. set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
  2031. set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
  2032. set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
  2033. set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
  2034. set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
  2035. set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
  2036. set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
  2037. }
  2038. static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa,
  2039. void *iobuf, u64 len, int rw)
  2040. {
  2041. struct nfit_blk *nfit_blk = ndbr->blk_provider_data;
  2042. struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW];
  2043. struct nd_region *nd_region = &ndbr->nd_region;
  2044. unsigned int lane;
  2045. lane = nd_region_acquire_lane(nd_region);
  2046. if (rw)
  2047. memcpy(mmio->addr.base + dpa, iobuf, len);
  2048. else {
  2049. memcpy(iobuf, mmio->addr.base + dpa, len);
  2050. /* give us some some coverage of the arch_invalidate_pmem() API */
  2051. arch_invalidate_pmem(mmio->addr.base + dpa, len);
  2052. }
  2053. nd_region_release_lane(nd_region, lane);
  2054. return 0;
  2055. }
  2056. static unsigned long nfit_ctl_handle;
  2057. union acpi_object *result;
  2058. static union acpi_object *nfit_test_evaluate_dsm(acpi_handle handle,
  2059. const guid_t *guid, u64 rev, u64 func, union acpi_object *argv4)
  2060. {
  2061. if (handle != &nfit_ctl_handle)
  2062. return ERR_PTR(-ENXIO);
  2063. return result;
  2064. }
  2065. static int setup_result(void *buf, size_t size)
  2066. {
  2067. result = kmalloc(sizeof(union acpi_object) + size, GFP_KERNEL);
  2068. if (!result)
  2069. return -ENOMEM;
  2070. result->package.type = ACPI_TYPE_BUFFER,
  2071. result->buffer.pointer = (void *) (result + 1);
  2072. result->buffer.length = size;
  2073. memcpy(result->buffer.pointer, buf, size);
  2074. memset(buf, 0, size);
  2075. return 0;
  2076. }
  2077. static int nfit_ctl_test(struct device *dev)
  2078. {
  2079. int rc, cmd_rc;
  2080. struct nvdimm *nvdimm;
  2081. struct acpi_device *adev;
  2082. struct nfit_mem *nfit_mem;
  2083. struct nd_ars_record *record;
  2084. struct acpi_nfit_desc *acpi_desc;
  2085. const u64 test_val = 0x0123456789abcdefULL;
  2086. unsigned long mask, cmd_size, offset;
  2087. union {
  2088. struct nd_cmd_get_config_size cfg_size;
  2089. struct nd_cmd_clear_error clear_err;
  2090. struct nd_cmd_ars_status ars_stat;
  2091. struct nd_cmd_ars_cap ars_cap;
  2092. char buf[sizeof(struct nd_cmd_ars_status)
  2093. + sizeof(struct nd_ars_record)];
  2094. } cmds;
  2095. adev = devm_kzalloc(dev, sizeof(*adev), GFP_KERNEL);
  2096. if (!adev)
  2097. return -ENOMEM;
  2098. *adev = (struct acpi_device) {
  2099. .handle = &nfit_ctl_handle,
  2100. .dev = {
  2101. .init_name = "test-adev",
  2102. },
  2103. };
  2104. acpi_desc = devm_kzalloc(dev, sizeof(*acpi_desc), GFP_KERNEL);
  2105. if (!acpi_desc)
  2106. return -ENOMEM;
  2107. *acpi_desc = (struct acpi_nfit_desc) {
  2108. .nd_desc = {
  2109. .cmd_mask = 1UL << ND_CMD_ARS_CAP
  2110. | 1UL << ND_CMD_ARS_START
  2111. | 1UL << ND_CMD_ARS_STATUS
  2112. | 1UL << ND_CMD_CLEAR_ERROR
  2113. | 1UL << ND_CMD_CALL,
  2114. .module = THIS_MODULE,
  2115. .provider_name = "ACPI.NFIT",
  2116. .ndctl = acpi_nfit_ctl,
  2117. .bus_dsm_mask = 1UL << NFIT_CMD_TRANSLATE_SPA
  2118. | 1UL << NFIT_CMD_ARS_INJECT_SET
  2119. | 1UL << NFIT_CMD_ARS_INJECT_CLEAR
  2120. | 1UL << NFIT_CMD_ARS_INJECT_GET,
  2121. },
  2122. .dev = &adev->dev,
  2123. };
  2124. nfit_mem = devm_kzalloc(dev, sizeof(*nfit_mem), GFP_KERNEL);
  2125. if (!nfit_mem)
  2126. return -ENOMEM;
  2127. mask = 1UL << ND_CMD_SMART | 1UL << ND_CMD_SMART_THRESHOLD
  2128. | 1UL << ND_CMD_DIMM_FLAGS | 1UL << ND_CMD_GET_CONFIG_SIZE
  2129. | 1UL << ND_CMD_GET_CONFIG_DATA | 1UL << ND_CMD_SET_CONFIG_DATA
  2130. | 1UL << ND_CMD_VENDOR;
  2131. *nfit_mem = (struct nfit_mem) {
  2132. .adev = adev,
  2133. .family = NVDIMM_FAMILY_INTEL,
  2134. .dsm_mask = mask,
  2135. };
  2136. nvdimm = devm_kzalloc(dev, sizeof(*nvdimm), GFP_KERNEL);
  2137. if (!nvdimm)
  2138. return -ENOMEM;
  2139. *nvdimm = (struct nvdimm) {
  2140. .provider_data = nfit_mem,
  2141. .cmd_mask = mask,
  2142. .dev = {
  2143. .init_name = "test-dimm",
  2144. },
  2145. };
  2146. /* basic checkout of a typical 'get config size' command */
  2147. cmd_size = sizeof(cmds.cfg_size);
  2148. cmds.cfg_size = (struct nd_cmd_get_config_size) {
  2149. .status = 0,
  2150. .config_size = SZ_128K,
  2151. .max_xfer = SZ_4K,
  2152. };
  2153. rc = setup_result(cmds.buf, cmd_size);
  2154. if (rc)
  2155. return rc;
  2156. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
  2157. cmds.buf, cmd_size, &cmd_rc);
  2158. if (rc < 0 || cmd_rc || cmds.cfg_size.status != 0
  2159. || cmds.cfg_size.config_size != SZ_128K
  2160. || cmds.cfg_size.max_xfer != SZ_4K) {
  2161. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2162. __func__, __LINE__, rc, cmd_rc);
  2163. return -EIO;
  2164. }
  2165. /* test ars_status with zero output */
  2166. cmd_size = offsetof(struct nd_cmd_ars_status, address);
  2167. cmds.ars_stat = (struct nd_cmd_ars_status) {
  2168. .out_length = 0,
  2169. };
  2170. rc = setup_result(cmds.buf, cmd_size);
  2171. if (rc)
  2172. return rc;
  2173. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
  2174. cmds.buf, cmd_size, &cmd_rc);
  2175. if (rc < 0 || cmd_rc) {
  2176. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2177. __func__, __LINE__, rc, cmd_rc);
  2178. return -EIO;
  2179. }
  2180. /* test ars_cap with benign extended status */
  2181. cmd_size = sizeof(cmds.ars_cap);
  2182. cmds.ars_cap = (struct nd_cmd_ars_cap) {
  2183. .status = ND_ARS_PERSISTENT << 16,
  2184. };
  2185. offset = offsetof(struct nd_cmd_ars_cap, status);
  2186. rc = setup_result(cmds.buf + offset, cmd_size - offset);
  2187. if (rc)
  2188. return rc;
  2189. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_CAP,
  2190. cmds.buf, cmd_size, &cmd_rc);
  2191. if (rc < 0 || cmd_rc) {
  2192. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2193. __func__, __LINE__, rc, cmd_rc);
  2194. return -EIO;
  2195. }
  2196. /* test ars_status with 'status' trimmed from 'out_length' */
  2197. cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
  2198. cmds.ars_stat = (struct nd_cmd_ars_status) {
  2199. .out_length = cmd_size - 4,
  2200. };
  2201. record = &cmds.ars_stat.records[0];
  2202. *record = (struct nd_ars_record) {
  2203. .length = test_val,
  2204. };
  2205. rc = setup_result(cmds.buf, cmd_size);
  2206. if (rc)
  2207. return rc;
  2208. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
  2209. cmds.buf, cmd_size, &cmd_rc);
  2210. if (rc < 0 || cmd_rc || record->length != test_val) {
  2211. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2212. __func__, __LINE__, rc, cmd_rc);
  2213. return -EIO;
  2214. }
  2215. /* test ars_status with 'Output (Size)' including 'status' */
  2216. cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
  2217. cmds.ars_stat = (struct nd_cmd_ars_status) {
  2218. .out_length = cmd_size,
  2219. };
  2220. record = &cmds.ars_stat.records[0];
  2221. *record = (struct nd_ars_record) {
  2222. .length = test_val,
  2223. };
  2224. rc = setup_result(cmds.buf, cmd_size);
  2225. if (rc)
  2226. return rc;
  2227. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
  2228. cmds.buf, cmd_size, &cmd_rc);
  2229. if (rc < 0 || cmd_rc || record->length != test_val) {
  2230. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2231. __func__, __LINE__, rc, cmd_rc);
  2232. return -EIO;
  2233. }
  2234. /* test extended status for get_config_size results in failure */
  2235. cmd_size = sizeof(cmds.cfg_size);
  2236. cmds.cfg_size = (struct nd_cmd_get_config_size) {
  2237. .status = 1 << 16,
  2238. };
  2239. rc = setup_result(cmds.buf, cmd_size);
  2240. if (rc)
  2241. return rc;
  2242. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
  2243. cmds.buf, cmd_size, &cmd_rc);
  2244. if (rc < 0 || cmd_rc >= 0) {
  2245. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2246. __func__, __LINE__, rc, cmd_rc);
  2247. return -EIO;
  2248. }
  2249. /* test clear error */
  2250. cmd_size = sizeof(cmds.clear_err);
  2251. cmds.clear_err = (struct nd_cmd_clear_error) {
  2252. .length = 512,
  2253. .cleared = 512,
  2254. };
  2255. rc = setup_result(cmds.buf, cmd_size);
  2256. if (rc)
  2257. return rc;
  2258. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_CLEAR_ERROR,
  2259. cmds.buf, cmd_size, &cmd_rc);
  2260. if (rc < 0 || cmd_rc) {
  2261. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2262. __func__, __LINE__, rc, cmd_rc);
  2263. return -EIO;
  2264. }
  2265. return 0;
  2266. }
  2267. static int nfit_test_probe(struct platform_device *pdev)
  2268. {
  2269. struct nvdimm_bus_descriptor *nd_desc;
  2270. struct acpi_nfit_desc *acpi_desc;
  2271. struct device *dev = &pdev->dev;
  2272. struct nfit_test *nfit_test;
  2273. struct nfit_mem *nfit_mem;
  2274. union acpi_object *obj;
  2275. int rc;
  2276. if (strcmp(dev_name(&pdev->dev), "nfit_test.0") == 0) {
  2277. rc = nfit_ctl_test(&pdev->dev);
  2278. if (rc)
  2279. return rc;
  2280. }
  2281. nfit_test = to_nfit_test(&pdev->dev);
  2282. /* common alloc */
  2283. if (nfit_test->num_dcr) {
  2284. int num = nfit_test->num_dcr;
  2285. nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *),
  2286. GFP_KERNEL);
  2287. nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
  2288. GFP_KERNEL);
  2289. nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *),
  2290. GFP_KERNEL);
  2291. nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
  2292. GFP_KERNEL);
  2293. nfit_test->label = devm_kcalloc(dev, num, sizeof(void *),
  2294. GFP_KERNEL);
  2295. nfit_test->label_dma = devm_kcalloc(dev, num,
  2296. sizeof(dma_addr_t), GFP_KERNEL);
  2297. nfit_test->dcr = devm_kcalloc(dev, num,
  2298. sizeof(struct nfit_test_dcr *), GFP_KERNEL);
  2299. nfit_test->dcr_dma = devm_kcalloc(dev, num,
  2300. sizeof(dma_addr_t), GFP_KERNEL);
  2301. nfit_test->smart = devm_kcalloc(dev, num,
  2302. sizeof(struct nd_intel_smart), GFP_KERNEL);
  2303. nfit_test->smart_threshold = devm_kcalloc(dev, num,
  2304. sizeof(struct nd_intel_smart_threshold),
  2305. GFP_KERNEL);
  2306. nfit_test->fw = devm_kcalloc(dev, num,
  2307. sizeof(struct nfit_test_fw), GFP_KERNEL);
  2308. if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label
  2309. && nfit_test->label_dma && nfit_test->dcr
  2310. && nfit_test->dcr_dma && nfit_test->flush
  2311. && nfit_test->flush_dma
  2312. && nfit_test->fw)
  2313. /* pass */;
  2314. else
  2315. return -ENOMEM;
  2316. }
  2317. if (nfit_test->num_pm) {
  2318. int num = nfit_test->num_pm;
  2319. nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *),
  2320. GFP_KERNEL);
  2321. nfit_test->spa_set_dma = devm_kcalloc(dev, num,
  2322. sizeof(dma_addr_t), GFP_KERNEL);
  2323. if (nfit_test->spa_set && nfit_test->spa_set_dma)
  2324. /* pass */;
  2325. else
  2326. return -ENOMEM;
  2327. }
  2328. /* per-nfit specific alloc */
  2329. if (nfit_test->alloc(nfit_test))
  2330. return -ENOMEM;
  2331. nfit_test->setup(nfit_test);
  2332. acpi_desc = &nfit_test->acpi_desc;
  2333. acpi_nfit_desc_init(acpi_desc, &pdev->dev);
  2334. acpi_desc->blk_do_io = nfit_test_blk_do_io;
  2335. nd_desc = &acpi_desc->nd_desc;
  2336. nd_desc->provider_name = NULL;
  2337. nd_desc->module = THIS_MODULE;
  2338. nd_desc->ndctl = nfit_test_ctl;
  2339. rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_buf,
  2340. nfit_test->nfit_filled);
  2341. if (rc)
  2342. return rc;
  2343. rc = devm_add_action_or_reset(&pdev->dev, acpi_nfit_shutdown, acpi_desc);
  2344. if (rc)
  2345. return rc;
  2346. if (nfit_test->setup != nfit_test0_setup)
  2347. return 0;
  2348. nfit_test->setup_hotplug = 1;
  2349. nfit_test->setup(nfit_test);
  2350. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  2351. if (!obj)
  2352. return -ENOMEM;
  2353. obj->type = ACPI_TYPE_BUFFER;
  2354. obj->buffer.length = nfit_test->nfit_size;
  2355. obj->buffer.pointer = nfit_test->nfit_buf;
  2356. *(nfit_test->_fit) = obj;
  2357. __acpi_nfit_notify(&pdev->dev, nfit_test, 0x80);
  2358. /* associate dimm devices with nfit_mem data for notification testing */
  2359. mutex_lock(&acpi_desc->init_mutex);
  2360. list_for_each_entry(nfit_mem, &acpi_desc->dimms, list) {
  2361. u32 nfit_handle = __to_nfit_memdev(nfit_mem)->device_handle;
  2362. int i;
  2363. for (i = 0; i < ARRAY_SIZE(handle); i++)
  2364. if (nfit_handle == handle[i])
  2365. dev_set_drvdata(nfit_test->dimm_dev[i],
  2366. nfit_mem);
  2367. }
  2368. mutex_unlock(&acpi_desc->init_mutex);
  2369. return 0;
  2370. }
  2371. static int nfit_test_remove(struct platform_device *pdev)
  2372. {
  2373. return 0;
  2374. }
  2375. static void nfit_test_release(struct device *dev)
  2376. {
  2377. struct nfit_test *nfit_test = to_nfit_test(dev);
  2378. kfree(nfit_test);
  2379. }
  2380. static const struct platform_device_id nfit_test_id[] = {
  2381. { KBUILD_MODNAME },
  2382. { },
  2383. };
  2384. static struct platform_driver nfit_test_driver = {
  2385. .probe = nfit_test_probe,
  2386. .remove = nfit_test_remove,
  2387. .driver = {
  2388. .name = KBUILD_MODNAME,
  2389. },
  2390. .id_table = nfit_test_id,
  2391. };
  2392. static char mcsafe_buf[PAGE_SIZE] __attribute__((__aligned__(PAGE_SIZE)));
  2393. enum INJECT {
  2394. INJECT_NONE,
  2395. INJECT_SRC,
  2396. INJECT_DST,
  2397. };
  2398. static void mcsafe_test_init(char *dst, char *src, size_t size)
  2399. {
  2400. size_t i;
  2401. memset(dst, 0xff, size);
  2402. for (i = 0; i < size; i++)
  2403. src[i] = (char) i;
  2404. }
  2405. static bool mcsafe_test_validate(unsigned char *dst, unsigned char *src,
  2406. size_t size, unsigned long rem)
  2407. {
  2408. size_t i;
  2409. for (i = 0; i < size - rem; i++)
  2410. if (dst[i] != (unsigned char) i) {
  2411. pr_info_once("%s:%d: offset: %zd got: %#x expect: %#x\n",
  2412. __func__, __LINE__, i, dst[i],
  2413. (unsigned char) i);
  2414. return false;
  2415. }
  2416. for (i = size - rem; i < size; i++)
  2417. if (dst[i] != 0xffU) {
  2418. pr_info_once("%s:%d: offset: %zd got: %#x expect: 0xff\n",
  2419. __func__, __LINE__, i, dst[i]);
  2420. return false;
  2421. }
  2422. return true;
  2423. }
  2424. void mcsafe_test(void)
  2425. {
  2426. char *inject_desc[] = { "none", "source", "destination" };
  2427. enum INJECT inj;
  2428. if (IS_ENABLED(CONFIG_MCSAFE_TEST)) {
  2429. pr_info("%s: run...\n", __func__);
  2430. } else {
  2431. pr_info("%s: disabled, skip.\n", __func__);
  2432. return;
  2433. }
  2434. for (inj = INJECT_NONE; inj <= INJECT_DST; inj++) {
  2435. int i;
  2436. pr_info("%s: inject: %s\n", __func__, inject_desc[inj]);
  2437. for (i = 0; i < 512; i++) {
  2438. unsigned long expect, rem;
  2439. void *src, *dst;
  2440. bool valid;
  2441. switch (inj) {
  2442. case INJECT_NONE:
  2443. mcsafe_inject_src(NULL);
  2444. mcsafe_inject_dst(NULL);
  2445. dst = &mcsafe_buf[2048];
  2446. src = &mcsafe_buf[1024 - i];
  2447. expect = 0;
  2448. break;
  2449. case INJECT_SRC:
  2450. mcsafe_inject_src(&mcsafe_buf[1024]);
  2451. mcsafe_inject_dst(NULL);
  2452. dst = &mcsafe_buf[2048];
  2453. src = &mcsafe_buf[1024 - i];
  2454. expect = 512 - i;
  2455. break;
  2456. case INJECT_DST:
  2457. mcsafe_inject_src(NULL);
  2458. mcsafe_inject_dst(&mcsafe_buf[2048]);
  2459. dst = &mcsafe_buf[2048 - i];
  2460. src = &mcsafe_buf[1024];
  2461. expect = 512 - i;
  2462. break;
  2463. }
  2464. mcsafe_test_init(dst, src, 512);
  2465. rem = __memcpy_mcsafe(dst, src, 512);
  2466. valid = mcsafe_test_validate(dst, src, 512, expect);
  2467. if (rem == expect && valid)
  2468. continue;
  2469. pr_info("%s: copy(%#lx, %#lx, %d) off: %d rem: %ld %s expect: %ld\n",
  2470. __func__,
  2471. ((unsigned long) dst) & ~PAGE_MASK,
  2472. ((unsigned long ) src) & ~PAGE_MASK,
  2473. 512, i, rem, valid ? "valid" : "bad",
  2474. expect);
  2475. }
  2476. }
  2477. mcsafe_inject_src(NULL);
  2478. mcsafe_inject_dst(NULL);
  2479. }
  2480. static __init int nfit_test_init(void)
  2481. {
  2482. int rc, i;
  2483. pmem_test();
  2484. libnvdimm_test();
  2485. acpi_nfit_test();
  2486. device_dax_test();
  2487. mcsafe_test();
  2488. nfit_test_setup(nfit_test_lookup, nfit_test_evaluate_dsm);
  2489. nfit_wq = create_singlethread_workqueue("nfit");
  2490. if (!nfit_wq)
  2491. return -ENOMEM;
  2492. nfit_test_dimm = class_create(THIS_MODULE, "nfit_test_dimm");
  2493. if (IS_ERR(nfit_test_dimm)) {
  2494. rc = PTR_ERR(nfit_test_dimm);
  2495. goto err_register;
  2496. }
  2497. nfit_pool = gen_pool_create(ilog2(SZ_4M), NUMA_NO_NODE);
  2498. if (!nfit_pool) {
  2499. rc = -ENOMEM;
  2500. goto err_register;
  2501. }
  2502. if (gen_pool_add(nfit_pool, SZ_4G, SZ_4G, NUMA_NO_NODE)) {
  2503. rc = -ENOMEM;
  2504. goto err_register;
  2505. }
  2506. for (i = 0; i < NUM_NFITS; i++) {
  2507. struct nfit_test *nfit_test;
  2508. struct platform_device *pdev;
  2509. nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL);
  2510. if (!nfit_test) {
  2511. rc = -ENOMEM;
  2512. goto err_register;
  2513. }
  2514. INIT_LIST_HEAD(&nfit_test->resources);
  2515. badrange_init(&nfit_test->badrange);
  2516. switch (i) {
  2517. case 0:
  2518. nfit_test->num_pm = NUM_PM;
  2519. nfit_test->dcr_idx = 0;
  2520. nfit_test->num_dcr = NUM_DCR;
  2521. nfit_test->alloc = nfit_test0_alloc;
  2522. nfit_test->setup = nfit_test0_setup;
  2523. break;
  2524. case 1:
  2525. nfit_test->num_pm = 2;
  2526. nfit_test->dcr_idx = NUM_DCR;
  2527. nfit_test->num_dcr = 2;
  2528. nfit_test->alloc = nfit_test1_alloc;
  2529. nfit_test->setup = nfit_test1_setup;
  2530. break;
  2531. default:
  2532. rc = -EINVAL;
  2533. goto err_register;
  2534. }
  2535. pdev = &nfit_test->pdev;
  2536. pdev->name = KBUILD_MODNAME;
  2537. pdev->id = i;
  2538. pdev->dev.release = nfit_test_release;
  2539. rc = platform_device_register(pdev);
  2540. if (rc) {
  2541. put_device(&pdev->dev);
  2542. goto err_register;
  2543. }
  2544. get_device(&pdev->dev);
  2545. rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  2546. if (rc)
  2547. goto err_register;
  2548. instances[i] = nfit_test;
  2549. INIT_WORK(&nfit_test->work, uc_error_notify);
  2550. }
  2551. rc = platform_driver_register(&nfit_test_driver);
  2552. if (rc)
  2553. goto err_register;
  2554. return 0;
  2555. err_register:
  2556. if (nfit_pool)
  2557. gen_pool_destroy(nfit_pool);
  2558. destroy_workqueue(nfit_wq);
  2559. for (i = 0; i < NUM_NFITS; i++)
  2560. if (instances[i])
  2561. platform_device_unregister(&instances[i]->pdev);
  2562. nfit_test_teardown();
  2563. for (i = 0; i < NUM_NFITS; i++)
  2564. if (instances[i])
  2565. put_device(&instances[i]->pdev.dev);
  2566. return rc;
  2567. }
  2568. static __exit void nfit_test_exit(void)
  2569. {
  2570. int i;
  2571. flush_workqueue(nfit_wq);
  2572. destroy_workqueue(nfit_wq);
  2573. for (i = 0; i < NUM_NFITS; i++)
  2574. platform_device_unregister(&instances[i]->pdev);
  2575. platform_driver_unregister(&nfit_test_driver);
  2576. nfit_test_teardown();
  2577. gen_pool_destroy(nfit_pool);
  2578. for (i = 0; i < NUM_NFITS; i++)
  2579. put_device(&instances[i]->pdev.dev);
  2580. class_destroy(nfit_test_dimm);
  2581. }
  2582. module_init(nfit_test_init);
  2583. module_exit(nfit_test_exit);
  2584. MODULE_LICENSE("GPL v2");
  2585. MODULE_AUTHOR("Intel Corporation");