kc1.h 3.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Amazon Kindle Fire (first generation) codename kc1 config
  4. *
  5. * Copyright (C) 2016 Paul Kocialkowski <contact@paulk.fr>
  6. */
  7. #ifndef _KC1_H_
  8. #define _KC1_H_
  9. #include <asm/arch/mux_omap4.h>
  10. #define KC1_GPIO_USB_ID 52
  11. #define KC1_GPIO_MBID1 173
  12. #define KC1_GPIO_MBID0 174
  13. #define KC1_GPIO_MBID3 177
  14. #define KC1_GPIO_MBID2 178
  15. const struct pad_conf_entry core_padconf_array[] = {
  16. /* GPMC */
  17. { GPMC_AD0, (IEN | PTU | M1) }, /* sdmmc2_dat0 */
  18. { GPMC_AD1, (IEN | PTU | M1) }, /* sdmmc2_dat1 */
  19. { GPMC_AD2, (IEN | PTU | M1) }, /* sdmmc2_dat2 */
  20. { GPMC_AD3, (IEN | PTU | M1) }, /* sdmmc2_dat3 */
  21. { GPMC_AD4, (IEN | PTU | M1) }, /* sdmmc2_dat4 */
  22. { GPMC_AD5, (IEN | PTU | M1) }, /* sdmmc2_dat5 */
  23. { GPMC_AD6, (IEN | PTU | M1) }, /* sdmmc2_dat6 */
  24. { GPMC_AD7, (IEN | PTU | M1) }, /* sdmmc2_dat7 */
  25. { GPMC_NOE, (IEN | PTU | M1) }, /* sdmmc2_clk */
  26. { GPMC_NWE, (IEN | PTU | M1) }, /* sdmmc2_cmd */
  27. { GPMC_NCS2, (IEN | PTD | M3) }, /* gpio_52 */
  28. /* CAM */
  29. { CAM_SHUTTER, (IDIS | DIS | M7) }, /* safe_mode */
  30. { CAM_STROBE, (IDIS | DIS | M7) }, /* safe_mode */
  31. { CAM_GLOBALRESET, (IDIS | DIS | M7) }, /* safe_mode */
  32. /* HDQ */
  33. { HDQ_SIO, (IDIS | DIS | M7) }, /* safe_mode */
  34. /* I2C1 */
  35. { I2C1_SCL, (IEN | PTU | M0) }, /* i2c1_scl */
  36. { I2C1_SDA, (IEN | PTU | M0) }, /* i2c1_sda */
  37. /* I2C2 */
  38. { I2C2_SCL, (IEN | PTU | M0) }, /* i2c2_scl */
  39. { I2C2_SDA, (IEN | PTU | M0) }, /* i2c2_sda */
  40. /* I2C3 */
  41. { I2C3_SCL, (IEN | PTU | M0) }, /* i2c3_scl */
  42. { I2C3_SDA, (IEN | PTU | M0) }, /* i2c3_sda */
  43. /* I2C4 */
  44. { I2C4_SCL, (IEN | PTU | M0) }, /* i2c4_scl */
  45. { I2C4_SDA, (IEN | PTU | M0) }, /* i2c4_sda */
  46. /* MCSPI1 */
  47. { MCSPI1_CLK, (IDIS | DIS | M7) }, /* safe_mode */
  48. { MCSPI1_SOMI, (IDIS | DIS | M7) }, /* safe_mode */
  49. { MCSPI1_SIMO, (IDIS | DIS | M7) }, /* safe_mode */
  50. { MCSPI1_CS0, (IDIS | DIS | M7) }, /* safe_mode */
  51. { MCSPI1_CS1, (IDIS | DIS | M7) }, /* safe_mode */
  52. { MCSPI1_CS2, (IDIS | DIS | M7) }, /* safe_mode */
  53. { MCSPI1_CS3, (IDIS | DIS | M7) }, /* safe_mode */
  54. /* UART3 */
  55. { UART3_CTS_RCTX, (IDIS | DIS | M7) }, /* safe_mode */
  56. { UART3_RTS_SD, (IDIS | DIS | M7) }, /* safe_mode */
  57. { UART3_RX_IRRX, (IEN | DIS | M0) }, /* uart3_rx_irrx */
  58. { UART3_TX_IRTX, (IDIS | DIS | M0) }, /* uart3_tx_irtx */
  59. /* SDMMC5 */
  60. { SDMMC5_CLK, (IEN | PTU | M0) }, /* sdmmc5_clk */
  61. { SDMMC5_CMD, (IEN | PTU | M0) }, /* sdmmc5_cmd */
  62. { SDMMC5_DAT0, (IEN | PTU | M0) }, /* sdmmc5_dat0 */
  63. { SDMMC5_DAT1, (IEN | PTU | M0) }, /* sdmmc5_dat1 */
  64. { SDMMC5_DAT2, (IEN | PTU | M0) }, /* sdmmc5_dat2 */
  65. { SDMMC5_DAT3, (IEN | PTU | M0) }, /* sdmmc5_dat3 */
  66. /* MCSPI4 */
  67. { MCSPI4_CLK, (IEN | DIS | M0) }, /* mcspi4_clk */
  68. { MCSPI4_SIMO, (IEN | DIS | M0) }, /* mcspi4_simo */
  69. { MCSPI4_SOMI, (IEN | DIS | M0) }, /* mcspi4_somi */
  70. { MCSPI4_CS0, (IEN | PTD | M0) }, /* mcspi4_cs0 */
  71. /* UART4 */
  72. { UART4_RX, (IDIS | DIS | M4) }, /* gpio_155 */
  73. { UART4_TX, (IDIS | DIS | M7) }, /* safe_mode */
  74. /* UNIPRO */
  75. { UNIPRO_TX0, (IDIS | DIS | M7) }, /* safe_mode */
  76. { UNIPRO_TY0, (IDIS | DIS | M7) }, /* safe_mode */
  77. { UNIPRO_TX1, (IEN | DIS | M3) }, /* gpio_173 */
  78. { UNIPRO_TY1, (IEN | DIS | M3) }, /* gpio_174 */
  79. { UNIPRO_TX2, (IDIS | DIS | M7) }, /* safe_mode */
  80. { UNIPRO_TY2, (IDIS | DIS | M7) }, /* safe_mode */
  81. { UNIPRO_RX0, (IEN | DIS | M3) }, /* gpio_175 */
  82. { UNIPRO_RY0, (IEN | DIS | M3) }, /* gpio_176 */
  83. { UNIPRO_RX1, (IEN | DIS | M3) }, /* gpio_177 */
  84. { UNIPRO_RY1, (IEN | DIS | M3) }, /* gpio_178 */
  85. { UNIPRO_RX2, (IDIS | DIS | M7) }, /* safe_mode */
  86. { UNIPRO_RY2, (IDIS | DIS | M7) }, /* safe_mode */
  87. /* USBA0_OTG */
  88. { USBA0_OTG_CE, (IDIS | PTD | M0) }, /* usba0_otg_ce */
  89. { USBA0_OTG_DP, (IEN | DIS | M0) }, /* usba0_otg_dp */
  90. { USBA0_OTG_DM, (IEN | DIS | M0) }, /* usba0_otg_dm */
  91. };
  92. #endif