mpc837xerdb.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  4. * Kevin Lam <kevin.lam@freescale.com>
  5. * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
  6. */
  7. #include <common.h>
  8. #include <hwconfig.h>
  9. #include <i2c.h>
  10. #include <asm/io.h>
  11. #include <asm/fsl_mpc83xx_serdes.h>
  12. #include <fdt_support.h>
  13. #include <spd_sdram.h>
  14. #include <vsc7385.h>
  15. #include <fsl_esdhc.h>
  16. DECLARE_GLOBAL_DATA_PTR;
  17. #if defined(CONFIG_SYS_DRAM_TEST)
  18. int
  19. testdram(void)
  20. {
  21. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  22. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  23. uint *p;
  24. printf("Testing DRAM from 0x%08x to 0x%08x\n",
  25. CONFIG_SYS_MEMTEST_START,
  26. CONFIG_SYS_MEMTEST_END);
  27. printf("DRAM test phase 1:\n");
  28. for (p = pstart; p < pend; p++)
  29. *p = 0xaaaaaaaa;
  30. for (p = pstart; p < pend; p++) {
  31. if (*p != 0xaaaaaaaa) {
  32. printf("DRAM test fails at: %08x\n", (uint) p);
  33. return 1;
  34. }
  35. }
  36. printf("DRAM test phase 2:\n");
  37. for (p = pstart; p < pend; p++)
  38. *p = 0x55555555;
  39. for (p = pstart; p < pend; p++) {
  40. if (*p != 0x55555555) {
  41. printf("DRAM test fails at: %08x\n", (uint) p);
  42. return 1;
  43. }
  44. }
  45. printf("DRAM test passed.\n");
  46. return 0;
  47. }
  48. #endif
  49. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  50. void ddr_enable_ecc(unsigned int dram_size);
  51. #endif
  52. int fixed_sdram(void);
  53. int dram_init(void)
  54. {
  55. immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  56. u32 msize = 0;
  57. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  58. return -ENXIO;
  59. #if defined(CONFIG_SPD_EEPROM)
  60. msize = spd_sdram();
  61. #else
  62. msize = fixed_sdram();
  63. #endif
  64. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  65. /* Initialize DDR ECC byte */
  66. ddr_enable_ecc(msize * 1024 * 1024);
  67. #endif
  68. /* return total bus DDR size(bytes) */
  69. gd->ram_size = msize * 1024 * 1024;
  70. return 0;
  71. }
  72. #if !defined(CONFIG_SPD_EEPROM)
  73. /*************************************************************************
  74. * fixed sdram init -- doesn't use serial presence detect.
  75. ************************************************************************/
  76. int fixed_sdram(void)
  77. {
  78. immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  79. u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
  80. u32 msize_log2 = __ilog2(msize);
  81. im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
  82. im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1);
  83. im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE;
  84. udelay(50000);
  85. im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL;
  86. udelay(1000);
  87. im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
  88. im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
  89. udelay(1000);
  90. im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  91. im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  92. im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  93. im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  94. im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
  95. im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
  96. im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
  97. im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
  98. im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  99. sync();
  100. udelay(1000);
  101. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  102. udelay(2000);
  103. return CONFIG_SYS_DDR_SIZE;
  104. }
  105. #endif /*!CONFIG_SYS_SPD_EEPROM */
  106. int checkboard(void)
  107. {
  108. puts("Board: Freescale MPC837xERDB\n");
  109. return 0;
  110. }
  111. int board_early_init_f(void)
  112. {
  113. #ifdef CONFIG_FSL_SERDES
  114. immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  115. u32 spridr = in_be32(&immr->sysconf.spridr);
  116. /* we check only part num, and don't look for CPU revisions */
  117. switch (PARTID_NO_E(spridr)) {
  118. case SPR_8377:
  119. fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
  120. FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
  121. fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX,
  122. FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
  123. break;
  124. case SPR_8378:
  125. fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX,
  126. FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
  127. break;
  128. case SPR_8379:
  129. fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
  130. FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
  131. fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_SATA,
  132. FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
  133. break;
  134. default:
  135. printf("serdes not configured: unknown CPU part number: "
  136. "%04x\n", spridr >> 16);
  137. break;
  138. }
  139. #endif /* CONFIG_FSL_SERDES */
  140. return 0;
  141. }
  142. #ifdef CONFIG_FSL_ESDHC
  143. int board_mmc_init(bd_t *bd)
  144. {
  145. struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
  146. char buffer[HWCONFIG_BUFFER_SIZE] = {0};
  147. int esdhc_hwconfig_enabled = 0;
  148. if (env_get_f("hwconfig", buffer, sizeof(buffer)) > 0)
  149. esdhc_hwconfig_enabled = hwconfig_f("esdhc", buffer);
  150. if (esdhc_hwconfig_enabled == 0)
  151. return 0;
  152. clrsetbits_be32(&im->sysconf.sicrl, SICRL_USB_B, SICRL_USB_B_SD);
  153. clrsetbits_be32(&im->sysconf.sicrh, SICRH_SPI, SICRH_SPI_SD);
  154. return fsl_esdhc_mmc_init(bd);
  155. }
  156. #endif
  157. /*
  158. * Miscellaneous late-boot configurations
  159. *
  160. * If a VSC7385 microcode image is present, then upload it.
  161. */
  162. int misc_init_r(void)
  163. {
  164. int rc = 0;
  165. #ifdef CONFIG_VSC7385_IMAGE
  166. if (vsc7385_upload_firmware((void *) CONFIG_VSC7385_IMAGE,
  167. CONFIG_VSC7385_IMAGE_SIZE)) {
  168. puts("Failure uploading VSC7385 microcode.\n");
  169. rc = 1;
  170. }
  171. #endif
  172. return rc;
  173. }
  174. #if defined(CONFIG_OF_BOARD_SETUP)
  175. int ft_board_setup(void *blob, bd_t *bd)
  176. {
  177. #ifdef CONFIG_PCI
  178. ft_pci_setup(blob, bd);
  179. #endif
  180. ft_cpu_setup(blob, bd);
  181. fsl_fdt_fixup_dr_usb(blob, bd);
  182. fdt_fixup_esdhc(blob, bd);
  183. return 0;
  184. }
  185. #endif /* CONFIG_OF_BOARD_SETUP */