mx6slevk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  4. *
  5. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  6. */
  7. #include <asm/arch/clock.h>
  8. #include <asm/arch/iomux.h>
  9. #include <asm/arch/crm_regs.h>
  10. #include <asm/arch/imx-regs.h>
  11. #include <asm/arch/mx6-ddr.h>
  12. #include <asm/arch/mx6-pins.h>
  13. #include <asm/arch/sys_proto.h>
  14. #include <asm/gpio.h>
  15. #include <asm/mach-imx/iomux-v3.h>
  16. #include <asm/mach-imx/mxc_i2c.h>
  17. #include <asm/mach-imx/spi.h>
  18. #include <asm/io.h>
  19. #include <linux/sizes.h>
  20. #include <common.h>
  21. #include <fsl_esdhc.h>
  22. #include <i2c.h>
  23. #include <mmc.h>
  24. #include <netdev.h>
  25. #include <power/pmic.h>
  26. #include <power/pfuze100_pmic.h>
  27. #include "../common/pfuze.h"
  28. DECLARE_GLOBAL_DATA_PTR;
  29. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  30. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  31. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  32. #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \
  33. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  34. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  35. #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  36. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  37. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  38. #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
  39. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  40. #define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  41. PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW |\
  42. PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \
  43. PAD_CTL_SRE_FAST)
  44. #define ETH_PHY_POWER IMX_GPIO_NR(4, 21)
  45. int dram_init(void)
  46. {
  47. gd->ram_size = imx_ddr_size();
  48. return 0;
  49. }
  50. static iomux_v3_cfg_t const uart1_pads[] = {
  51. MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  52. MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  53. };
  54. #ifdef CONFIG_SPL_BUILD
  55. static iomux_v3_cfg_t const usdhc1_pads[] = {
  56. /* 8 bit SD */
  57. MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  58. MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  59. MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  60. MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  61. MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  62. MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  63. MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  64. MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  65. MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  66. MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  67. /*CD pin*/
  68. MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
  69. };
  70. static iomux_v3_cfg_t const usdhc2_pads[] = {
  71. MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  72. MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  73. MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  74. MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  75. MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  76. MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  77. /*CD pin*/
  78. MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL),
  79. };
  80. static iomux_v3_cfg_t const usdhc3_pads[] = {
  81. MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  82. MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  83. MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  84. MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  85. MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  86. MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  87. /*CD pin*/
  88. MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL),
  89. };
  90. #endif
  91. static iomux_v3_cfg_t const fec_pads[] = {
  92. MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  93. MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  94. MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
  95. MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  96. MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  97. MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
  98. MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  99. MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  100. MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
  101. MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
  102. MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
  103. };
  104. #ifdef CONFIG_MXC_SPI
  105. static iomux_v3_cfg_t ecspi1_pads[] = {
  106. MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  107. MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  108. MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  109. MX6_PAD_ECSPI1_SS0__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
  110. };
  111. int board_spi_cs_gpio(unsigned bus, unsigned cs)
  112. {
  113. return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
  114. }
  115. static void setup_spi(void)
  116. {
  117. imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
  118. }
  119. #endif
  120. static void setup_iomux_uart(void)
  121. {
  122. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  123. }
  124. static void setup_iomux_fec(void)
  125. {
  126. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  127. /* Power up LAN8720 PHY */
  128. gpio_request(ETH_PHY_POWER, "eth_pwr");
  129. gpio_direction_output(ETH_PHY_POWER , 1);
  130. udelay(15000);
  131. }
  132. int board_mmc_get_env_dev(int devno)
  133. {
  134. return devno;
  135. }
  136. #ifdef CONFIG_DM_PMIC_PFUZE100
  137. int power_init_board(void)
  138. {
  139. struct udevice *dev;
  140. int ret;
  141. u32 dev_id, rev_id, i;
  142. u32 switch_num = 6;
  143. u32 offset = PFUZE100_SW1CMODE;
  144. ret = pmic_get("pfuze100", &dev);
  145. if (ret == -ENODEV)
  146. return 0;
  147. if (ret != 0)
  148. return ret;
  149. dev_id = pmic_reg_read(dev, PFUZE100_DEVICEID);
  150. rev_id = pmic_reg_read(dev, PFUZE100_REVID);
  151. printf("PMIC: PFUZE100! DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
  152. /* set SW1AB staby volatage 0.975V */
  153. pmic_clrsetbits(dev, PFUZE100_SW1ABSTBY, 0x3f, 0x1b);
  154. /* set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
  155. pmic_clrsetbits(dev, PFUZE100_SW1ABCONF, 0xc0, 0x40);
  156. /* set SW1C staby volatage 0.975V */
  157. pmic_clrsetbits(dev, PFUZE100_SW1CSTBY, 0x3f, 0x1b);
  158. /* set SW1C/VDDSOC step ramp up time to from 16us to 4us/25mV */
  159. pmic_clrsetbits(dev, PFUZE100_SW1CCONF, 0xc0, 0x40);
  160. /* Init mode to APS_PFM */
  161. pmic_reg_write(dev, PFUZE100_SW1ABMODE, APS_PFM);
  162. for (i = 0; i < switch_num - 1; i++)
  163. pmic_reg_write(dev, offset + i * SWITCH_SIZE, APS_PFM);
  164. return 0;
  165. }
  166. #endif
  167. #ifdef CONFIG_FEC_MXC
  168. int board_eth_init(bd_t *bis)
  169. {
  170. setup_iomux_fec();
  171. return cpu_eth_init(bis);
  172. }
  173. static int setup_fec(void)
  174. {
  175. struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  176. /* clear gpr1[14], gpr1[18:17] to select anatop clock */
  177. clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
  178. return enable_fec_anatop_clock(0, ENET_50MHZ);
  179. }
  180. #endif
  181. int board_early_init_f(void)
  182. {
  183. setup_iomux_uart();
  184. return 0;
  185. }
  186. int board_init(void)
  187. {
  188. /* address of boot parameters */
  189. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  190. #ifdef CONFIG_MXC_SPI
  191. gpio_request(IMX_GPIO_NR(4, 11), "spi_cs");
  192. setup_spi();
  193. #endif
  194. #ifdef CONFIG_FEC_MXC
  195. setup_fec();
  196. #endif
  197. return 0;
  198. }
  199. int checkboard(void)
  200. {
  201. puts("Board: MX6SLEVK\n");
  202. return 0;
  203. }
  204. #ifdef CONFIG_SPL_BUILD
  205. #include <spl.h>
  206. #include <linux/libfdt.h>
  207. #define USDHC1_CD_GPIO IMX_GPIO_NR(4, 7)
  208. #define USDHC2_CD_GPIO IMX_GPIO_NR(5, 0)
  209. #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 22)
  210. static struct fsl_esdhc_cfg usdhc_cfg[3] = {
  211. {USDHC1_BASE_ADDR},
  212. {USDHC2_BASE_ADDR, 0, 4},
  213. {USDHC3_BASE_ADDR, 0, 4},
  214. };
  215. int board_mmc_getcd(struct mmc *mmc)
  216. {
  217. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  218. int ret = 0;
  219. switch (cfg->esdhc_base) {
  220. case USDHC1_BASE_ADDR:
  221. gpio_request(USDHC1_CD_GPIO, "cd1_gpio");
  222. ret = !gpio_get_value(USDHC1_CD_GPIO);
  223. break;
  224. case USDHC2_BASE_ADDR:
  225. gpio_request(USDHC2_CD_GPIO, "cd2_gpio");
  226. ret = !gpio_get_value(USDHC2_CD_GPIO);
  227. break;
  228. case USDHC3_BASE_ADDR:
  229. gpio_request(USDHC3_CD_GPIO, "cd3_gpio");
  230. ret = !gpio_get_value(USDHC3_CD_GPIO);
  231. break;
  232. }
  233. return ret;
  234. }
  235. int board_mmc_init(bd_t *bis)
  236. {
  237. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  238. u32 val;
  239. u32 port;
  240. val = readl(&src_regs->sbmr1);
  241. /* Boot from USDHC */
  242. port = (val >> 11) & 0x3;
  243. switch (port) {
  244. case 0:
  245. imx_iomux_v3_setup_multiple_pads(usdhc1_pads,
  246. ARRAY_SIZE(usdhc1_pads));
  247. gpio_direction_input(USDHC1_CD_GPIO);
  248. usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR;
  249. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  250. break;
  251. case 1:
  252. imx_iomux_v3_setup_multiple_pads(usdhc2_pads,
  253. ARRAY_SIZE(usdhc2_pads));
  254. gpio_direction_input(USDHC2_CD_GPIO);
  255. usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
  256. usdhc_cfg[0].max_bus_width = 4;
  257. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  258. break;
  259. case 2:
  260. imx_iomux_v3_setup_multiple_pads(usdhc3_pads,
  261. ARRAY_SIZE(usdhc3_pads));
  262. gpio_direction_input(USDHC3_CD_GPIO);
  263. usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
  264. usdhc_cfg[0].max_bus_width = 4;
  265. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  266. break;
  267. }
  268. gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
  269. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  270. }
  271. const struct mx6sl_iomux_ddr_regs mx6_ddr_ioregs = {
  272. .dram_sdqs0 = 0x00003030,
  273. .dram_sdqs1 = 0x00003030,
  274. .dram_sdqs2 = 0x00003030,
  275. .dram_sdqs3 = 0x00003030,
  276. .dram_dqm0 = 0x00000030,
  277. .dram_dqm1 = 0x00000030,
  278. .dram_dqm2 = 0x00000030,
  279. .dram_dqm3 = 0x00000030,
  280. .dram_cas = 0x00000030,
  281. .dram_ras = 0x00000030,
  282. .dram_sdclk_0 = 0x00000028,
  283. .dram_reset = 0x00000030,
  284. .dram_sdba2 = 0x00000000,
  285. .dram_odt0 = 0x00000008,
  286. .dram_odt1 = 0x00000008,
  287. };
  288. const struct mx6sl_iomux_grp_regs mx6_grp_ioregs = {
  289. .grp_b0ds = 0x00000030,
  290. .grp_b1ds = 0x00000030,
  291. .grp_b2ds = 0x00000030,
  292. .grp_b3ds = 0x00000030,
  293. .grp_addds = 0x00000030,
  294. .grp_ctlds = 0x00000030,
  295. .grp_ddrmode_ctl = 0x00020000,
  296. .grp_ddrpke = 0x00000000,
  297. .grp_ddrmode = 0x00020000,
  298. .grp_ddr_type = 0x00080000,
  299. };
  300. const struct mx6_mmdc_calibration mx6_mmcd_calib = {
  301. .p0_mpdgctrl0 = 0x20000000,
  302. .p0_mpdgctrl1 = 0x00000000,
  303. .p0_mprddlctl = 0x4241444a,
  304. .p0_mpwrdlctl = 0x3030312b,
  305. .mpzqlp2ctl = 0x1b4700c7,
  306. };
  307. static struct mx6_lpddr2_cfg mem_ddr = {
  308. .mem_speed = 800,
  309. .density = 4,
  310. .width = 32,
  311. .banks = 8,
  312. .rowaddr = 14,
  313. .coladdr = 10,
  314. .trcd_lp = 2000,
  315. .trppb_lp = 2000,
  316. .trpab_lp = 2250,
  317. .trasmin = 4200,
  318. };
  319. static void ccgr_init(void)
  320. {
  321. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  322. writel(0xFFFFFFFF, &ccm->CCGR0);
  323. writel(0xFFFFFFFF, &ccm->CCGR1);
  324. writel(0xFFFFFFFF, &ccm->CCGR2);
  325. writel(0xFFFFFFFF, &ccm->CCGR3);
  326. writel(0xFFFFFFFF, &ccm->CCGR4);
  327. writel(0xFFFFFFFF, &ccm->CCGR5);
  328. writel(0xFFFFFFFF, &ccm->CCGR6);
  329. writel(0x00260324, &ccm->cbcmr);
  330. }
  331. static void spl_dram_init(void)
  332. {
  333. struct mx6_ddr_sysinfo sysinfo = {
  334. .dsize = mem_ddr.width / 32,
  335. .cs_density = 20,
  336. .ncs = 2,
  337. .cs1_mirror = 0,
  338. .walat = 0,
  339. .ralat = 2,
  340. .mif3_mode = 3,
  341. .bi_on = 1,
  342. .rtt_wr = 0, /* LPDDR2 does not need rtt_wr rtt_nom */
  343. .rtt_nom = 0,
  344. .sde_to_rst = 0, /* LPDDR2 does not need this field */
  345. .rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */
  346. .ddr_type = DDR_TYPE_LPDDR2,
  347. .refsel = 0, /* Refresh cycles at 64KHz */
  348. .refr = 3, /* 4 refresh commands per refresh cycle */
  349. };
  350. mx6sl_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
  351. mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
  352. }
  353. void board_init_f(ulong dummy)
  354. {
  355. /* setup AIPS and disable watchdog */
  356. arch_cpu_init();
  357. ccgr_init();
  358. /* iomux and setup of i2c */
  359. board_early_init_f();
  360. /* setup GP timer */
  361. timer_init();
  362. /* UART clocks enabled and gd valid - init serial console */
  363. preloader_console_init();
  364. /* DDR initialization */
  365. spl_dram_init();
  366. /* Clear the BSS. */
  367. memset(__bss_start, 0, __bss_end - __bss_start);
  368. /* load/boot image from boot device */
  369. board_init_r(NULL, 0);
  370. }
  371. #endif