tbs2910.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2014 Soeren Moch <smoch@web.de>
  4. */
  5. #include <asm/arch/clock.h>
  6. #include <asm/arch/imx-regs.h>
  7. #include <asm/arch/iomux.h>
  8. #include <asm/arch/mx6-pins.h>
  9. #include <linux/errno.h>
  10. #include <asm/gpio.h>
  11. #include <asm/mach-imx/mxc_i2c.h>
  12. #include <asm/mach-imx/iomux-v3.h>
  13. #include <asm/mach-imx/sata.h>
  14. #include <asm/mach-imx/boot_mode.h>
  15. #include <asm/mach-imx/video.h>
  16. #include <mmc.h>
  17. #include <fsl_esdhc.h>
  18. #include <miiphy.h>
  19. #include <netdev.h>
  20. #include <asm/arch/mxc_hdmi.h>
  21. #include <asm/arch/crm_regs.h>
  22. #include <asm/io.h>
  23. #include <asm/arch/sys_proto.h>
  24. #include <i2c.h>
  25. DECLARE_GLOBAL_DATA_PTR;
  26. #define WEAK_PULLUP (PAD_CTL_PUS_47K_UP | \
  27. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  28. PAD_CTL_SRE_SLOW)
  29. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  30. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  31. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  32. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  33. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  34. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  35. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  36. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  37. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  38. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  39. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  40. #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
  41. #ifdef CONFIG_SYS_I2C
  42. /* I2C1, SGTL5000 */
  43. static struct i2c_pads_info i2c_pad_info0 = {
  44. .scl = {
  45. .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
  46. .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
  47. .gp = IMX_GPIO_NR(5, 27)
  48. },
  49. .sda = {
  50. .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
  51. .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
  52. .gp = IMX_GPIO_NR(5, 26)
  53. }
  54. };
  55. /* I2C2 HDMI */
  56. static struct i2c_pads_info i2c_pad_info1 = {
  57. .scl = {
  58. .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
  59. .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
  60. .gp = IMX_GPIO_NR(4, 12)
  61. },
  62. .sda = {
  63. .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
  64. .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
  65. .gp = IMX_GPIO_NR(4, 13)
  66. }
  67. };
  68. /* I2C3, CON11, DS1307, PCIe_SMB */
  69. static struct i2c_pads_info i2c_pad_info2 = {
  70. .scl = {
  71. .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
  72. .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
  73. .gp = IMX_GPIO_NR(1, 3)
  74. },
  75. .sda = {
  76. .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
  77. .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
  78. .gp = IMX_GPIO_NR(1, 6)
  79. }
  80. };
  81. #endif /* CONFIG_SYS_I2C */
  82. static iomux_v3_cfg_t const uart1_pads[] = {
  83. MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  84. MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  85. };
  86. static iomux_v3_cfg_t const uart2_pads[] = {
  87. MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  88. MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  89. };
  90. static iomux_v3_cfg_t const enet_pads[] = {
  91. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  92. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  93. MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  94. MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  95. MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  96. MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  97. MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  98. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  99. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  100. MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  101. MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  102. MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  103. MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  104. MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  105. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  106. /* AR8035 PHY Reset */
  107. MX6_PAD_ENET_CRS_DV__GPIO1_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
  108. };
  109. static iomux_v3_cfg_t const pcie_pads[] = {
  110. /* W_DISABLE# */
  111. MX6_PAD_KEY_COL4__GPIO4_IO14 | MUX_PAD_CTRL(WEAK_PULLUP),
  112. /* PERST# */
  113. MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
  114. };
  115. int dram_init(void)
  116. {
  117. gd->ram_size = 2048ul * 1024 * 1024;
  118. return 0;
  119. }
  120. static void setup_iomux_enet(void)
  121. {
  122. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  123. /* Reset AR8035 PHY */
  124. gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
  125. udelay(500);
  126. gpio_set_value(IMX_GPIO_NR(1, 25), 1);
  127. }
  128. static void setup_pcie(void)
  129. {
  130. imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
  131. }
  132. static void setup_iomux_uart(void)
  133. {
  134. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  135. imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
  136. }
  137. #ifdef CONFIG_FSL_ESDHC
  138. static iomux_v3_cfg_t const usdhc2_pads[] = {
  139. MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  140. MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  141. MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  142. MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  143. MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  144. MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  145. MX6_PAD_NANDF_D2__GPIO2_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  146. };
  147. static iomux_v3_cfg_t const usdhc3_pads[] = {
  148. MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  149. MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  150. MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  151. MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  152. MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  153. MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  154. MX6_PAD_NANDF_D0__GPIO2_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  155. };
  156. static iomux_v3_cfg_t const usdhc4_pads[] = {
  157. MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  158. MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  159. MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  160. MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  161. MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  162. MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  163. MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  164. MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  165. MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  166. MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  167. };
  168. static struct fsl_esdhc_cfg usdhc_cfg[3] = {
  169. {USDHC2_BASE_ADDR},
  170. {USDHC3_BASE_ADDR},
  171. {USDHC4_BASE_ADDR},
  172. };
  173. #define USDHC2_CD_GPIO IMX_GPIO_NR(2, 2)
  174. #define USDHC3_CD_GPIO IMX_GPIO_NR(2, 0)
  175. int board_mmc_getcd(struct mmc *mmc)
  176. {
  177. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  178. int ret = 0;
  179. switch (cfg->esdhc_base) {
  180. case USDHC2_BASE_ADDR:
  181. ret = !gpio_get_value(USDHC2_CD_GPIO);
  182. break;
  183. case USDHC3_BASE_ADDR:
  184. ret = !gpio_get_value(USDHC3_CD_GPIO);
  185. break;
  186. case USDHC4_BASE_ADDR:
  187. ret = 1; /* eMMC/uSDHC4 is always present */
  188. break;
  189. }
  190. return ret;
  191. }
  192. int board_mmc_init(bd_t *bis)
  193. {
  194. /*
  195. * (U-Boot device node) (Physical Port)
  196. * mmc0 SD2
  197. * mmc1 SD3
  198. * mmc2 eMMC
  199. */
  200. int i, ret;
  201. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  202. switch (i) {
  203. case 0:
  204. imx_iomux_v3_setup_multiple_pads(
  205. usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  206. gpio_direction_input(USDHC2_CD_GPIO);
  207. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  208. break;
  209. case 1:
  210. imx_iomux_v3_setup_multiple_pads(
  211. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  212. gpio_direction_input(USDHC3_CD_GPIO);
  213. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  214. break;
  215. case 2:
  216. imx_iomux_v3_setup_multiple_pads(
  217. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  218. usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
  219. break;
  220. default:
  221. printf("Warning: you configured more USDHC controllers"
  222. "(%d) then supported by the board (%d)\n",
  223. i + 1, CONFIG_SYS_FSL_USDHC_NUM);
  224. return -EINVAL;
  225. }
  226. ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  227. if (ret)
  228. return ret;
  229. }
  230. return 0;
  231. }
  232. /* set environment device to boot device when booting from SD */
  233. int board_mmc_get_env_dev(int devno)
  234. {
  235. return devno - 1;
  236. }
  237. int board_mmc_get_env_part(int devno)
  238. {
  239. return (devno == 3) ? 1 : 0; /* part 0 for SD2 / SD3, part 1 for eMMC */
  240. }
  241. #endif /* CONFIG_FSL_ESDHC */
  242. #ifdef CONFIG_VIDEO_IPUV3
  243. static void do_enable_hdmi(struct display_info_t const *dev)
  244. {
  245. imx_enable_hdmi_phy();
  246. }
  247. struct display_info_t const displays[] = {{
  248. .bus = -1,
  249. .addr = 0,
  250. .pixfmt = IPU_PIX_FMT_RGB24,
  251. .detect = detect_hdmi,
  252. .enable = do_enable_hdmi,
  253. .mode = {
  254. .name = "HDMI",
  255. /* 1024x768@60Hz (VESA)*/
  256. .refresh = 60,
  257. .xres = 1024,
  258. .yres = 768,
  259. .pixclock = 15384,
  260. .left_margin = 160,
  261. .right_margin = 24,
  262. .upper_margin = 29,
  263. .lower_margin = 3,
  264. .hsync_len = 136,
  265. .vsync_len = 6,
  266. .sync = FB_SYNC_EXT,
  267. .vmode = FB_VMODE_NONINTERLACED
  268. } } };
  269. size_t display_count = ARRAY_SIZE(displays);
  270. static void setup_display(void)
  271. {
  272. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  273. int reg;
  274. s32 timeout = 100000;
  275. enable_ipu_clock();
  276. imx_setup_hdmi();
  277. /* set video pll to 455MHz (24MHz * (37+11/12) / 2) */
  278. reg = readl(&ccm->analog_pll_video);
  279. reg |= BM_ANADIG_PLL_VIDEO_POWERDOWN;
  280. writel(reg, &ccm->analog_pll_video);
  281. reg &= ~BM_ANADIG_PLL_VIDEO_DIV_SELECT;
  282. reg |= BF_ANADIG_PLL_VIDEO_DIV_SELECT(37);
  283. reg &= ~BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT;
  284. reg |= BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1);
  285. writel(reg, &ccm->analog_pll_video);
  286. writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
  287. writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
  288. reg &= ~BM_ANADIG_PLL_VIDEO_POWERDOWN;
  289. writel(reg, &ccm->analog_pll_video);
  290. while (timeout--)
  291. if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
  292. break;
  293. if (timeout < 0)
  294. printf("Warning: video pll lock timeout!\n");
  295. reg = readl(&ccm->analog_pll_video);
  296. reg |= BM_ANADIG_PLL_VIDEO_ENABLE;
  297. reg &= ~BM_ANADIG_PLL_VIDEO_BYPASS;
  298. writel(reg, &ccm->analog_pll_video);
  299. /* gate ipu1_di0_clk */
  300. reg = readl(&ccm->CCGR3);
  301. reg &= ~MXC_CCM_CCGR3_LDB_DI0_MASK;
  302. writel(reg, &ccm->CCGR3);
  303. /* select video_pll clock / 7 for ipu1_di0_clk -> 65MHz pixclock */
  304. reg = readl(&ccm->chsccdr);
  305. reg &= ~(MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK |
  306. MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK |
  307. MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK);
  308. reg |= (2 << MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET) |
  309. (6 << MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET) |
  310. (0 << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
  311. writel(reg, &ccm->chsccdr);
  312. /* enable ipu1_di0_clk */
  313. reg = readl(&ccm->CCGR3);
  314. reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
  315. writel(reg, &ccm->CCGR3);
  316. }
  317. #endif /* CONFIG_VIDEO_IPUV3 */
  318. static int ar8035_phy_fixup(struct phy_device *phydev)
  319. {
  320. unsigned short val;
  321. /* To enable AR8035 ouput a 125MHz clk from CLK_25M */
  322. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  323. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  324. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  325. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  326. val &= 0xffe3;
  327. val |= 0x18;
  328. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  329. /* introduce tx clock delay */
  330. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  331. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  332. val |= 0x0100;
  333. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  334. return 0;
  335. }
  336. int board_phy_config(struct phy_device *phydev)
  337. {
  338. ar8035_phy_fixup(phydev);
  339. if (phydev->drv->config)
  340. phydev->drv->config(phydev);
  341. return 0;
  342. }
  343. int board_eth_init(bd_t *bis)
  344. {
  345. setup_iomux_enet();
  346. setup_pcie();
  347. return cpu_eth_init(bis);
  348. }
  349. int board_early_init_f(void)
  350. {
  351. setup_iomux_uart();
  352. return 0;
  353. }
  354. #ifdef CONFIG_CMD_BMODE
  355. static const struct boot_mode board_boot_modes[] = {
  356. /* 4 bit bus width */
  357. {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
  358. {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  359. /* 8 bit bus width */
  360. {"emmc", MAKE_CFGVAL(0x60, 0x58, 0x00, 0x00)},
  361. {NULL, 0},
  362. };
  363. #endif
  364. #ifdef CONFIG_USB_EHCI_MX6
  365. static iomux_v3_cfg_t const usb_otg_pads[] = {
  366. MX6_PAD_ENET_RX_ER__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
  367. };
  368. #endif
  369. int board_init(void)
  370. {
  371. /* address of boot parameters */
  372. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  373. #ifdef CONFIG_VIDEO_IPUV3
  374. setup_display();
  375. #endif
  376. #ifdef CONFIG_SYS_I2C
  377. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
  378. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  379. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
  380. #endif
  381. #ifdef CONFIG_DWC_AHSATA
  382. setup_sata();
  383. #endif
  384. #ifdef CONFIG_CMD_BMODE
  385. add_board_boot_modes(board_boot_modes);
  386. #endif
  387. #ifdef CONFIG_USB_EHCI_MX6
  388. imx_iomux_v3_setup_multiple_pads(
  389. usb_otg_pads, ARRAY_SIZE(usb_otg_pads));
  390. #endif
  391. return 0;
  392. }
  393. int checkboard(void)
  394. {
  395. puts("Board: TBS2910 Matrix ARM mini PC\n");
  396. return 0;
  397. }