sama5d3_xplained.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2014 Atmel Corporation
  4. * Bo Shen <voice.shen@atmel.com>
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/sama5d3_smc.h>
  9. #include <asm/arch/at91_common.h>
  10. #include <asm/arch/at91_rstc.h>
  11. #include <asm/arch/gpio.h>
  12. #include <asm/arch/clk.h>
  13. #include <debug_uart.h>
  14. #include <spl.h>
  15. #include <asm/arch/atmel_mpddrc.h>
  16. #include <asm/arch/at91_wdt.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. extern void at91_pda_detect(void);
  19. #ifdef CONFIG_NAND_ATMEL
  20. void sama5d3_xplained_nand_hw_init(void)
  21. {
  22. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  23. at91_periph_clk_enable(ATMEL_ID_SMC);
  24. /* Configure SMC CS3 for NAND/SmartMedia */
  25. writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(1) |
  26. AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(1),
  27. &smc->cs[3].setup);
  28. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
  29. AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(5),
  30. &smc->cs[3].pulse);
  31. writel(AT91_SMC_CYCLE_NWE(8) | AT91_SMC_CYCLE_NRD(8),
  32. &smc->cs[3].cycle);
  33. writel(AT91_SMC_TIMINGS_TCLR(3) | AT91_SMC_TIMINGS_TADL(10) |
  34. AT91_SMC_TIMINGS_TAR(3) | AT91_SMC_TIMINGS_TRR(4) |
  35. AT91_SMC_TIMINGS_TWB(5) | AT91_SMC_TIMINGS_RBNSEL(3)|
  36. AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
  37. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  38. AT91_SMC_MODE_EXNW_DISABLE |
  39. #ifdef CONFIG_SYS_NAND_DBW_16
  40. AT91_SMC_MODE_DBW_16 |
  41. #else /* CONFIG_SYS_NAND_DBW_8 */
  42. AT91_SMC_MODE_DBW_8 |
  43. #endif
  44. AT91_SMC_MODE_TDF_CYCLE(3),
  45. &smc->cs[3].mode);
  46. }
  47. #endif
  48. #ifdef CONFIG_CMD_USB
  49. static void sama5d3_xplained_usb_hw_init(void)
  50. {
  51. at91_set_pio_output(AT91_PIO_PORTE, 3, 0);
  52. at91_set_pio_output(AT91_PIO_PORTE, 4, 0);
  53. }
  54. #endif
  55. #ifdef CONFIG_GENERIC_ATMEL_MCI
  56. static void sama5d3_xplained_mci0_hw_init(void)
  57. {
  58. at91_set_pio_output(AT91_PIO_PORTE, 2, 0); /* MCI0 Power */
  59. }
  60. #endif
  61. #ifdef CONFIG_DEBUG_UART_BOARD_INIT
  62. void board_debug_uart_init(void)
  63. {
  64. at91_seriald_hw_init();
  65. }
  66. #endif
  67. #ifdef CONFIG_BOARD_LATE_INIT
  68. int board_late_init(void)
  69. {
  70. at91_pda_detect();
  71. return 0;
  72. }
  73. #endif
  74. #ifdef CONFIG_BOARD_EARLY_INIT_F
  75. int board_early_init_f(void)
  76. {
  77. #ifdef CONFIG_DEBUG_UART
  78. debug_uart_init();
  79. #endif
  80. return 0;
  81. }
  82. #endif
  83. int board_init(void)
  84. {
  85. /* adress of boot parameters */
  86. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  87. #ifdef CONFIG_NAND_ATMEL
  88. sama5d3_xplained_nand_hw_init();
  89. #endif
  90. #ifdef CONFIG_CMD_USB
  91. sama5d3_xplained_usb_hw_init();
  92. #endif
  93. #ifdef CONFIG_GENERIC_ATMEL_MCI
  94. sama5d3_xplained_mci0_hw_init();
  95. #endif
  96. return 0;
  97. }
  98. int dram_init(void)
  99. {
  100. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  101. CONFIG_SYS_SDRAM_SIZE);
  102. return 0;
  103. }
  104. /* SPL */
  105. #ifdef CONFIG_SPL_BUILD
  106. void spl_board_init(void)
  107. {
  108. #ifdef CONFIG_SD_BOOT
  109. #ifdef CONFIG_GENERIC_ATMEL_MCI
  110. sama5d3_xplained_mci0_hw_init();
  111. #endif
  112. #elif CONFIG_NAND_BOOT
  113. sama5d3_xplained_nand_hw_init();
  114. #endif
  115. }
  116. static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
  117. {
  118. ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
  119. ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
  120. ATMEL_MPDDRC_CR_NR_ROW_14 |
  121. ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
  122. ATMEL_MPDDRC_CR_ENRDM_ON |
  123. ATMEL_MPDDRC_CR_NB_8BANKS |
  124. ATMEL_MPDDRC_CR_NDQS_DISABLED |
  125. ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
  126. ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
  127. /*
  128. * As the DDR2-SDRAm device requires a refresh time is 7.8125us
  129. * when DDR run at 133MHz, so it needs (7.8125us * 133MHz / 10^9) clocks
  130. */
  131. ddr2->rtr = 0x411;
  132. ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
  133. 2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
  134. 2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
  135. 8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
  136. 2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
  137. 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
  138. 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
  139. 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
  140. ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
  141. 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
  142. 28 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
  143. 26 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
  144. ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
  145. 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
  146. 2 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
  147. 7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
  148. 8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
  149. }
  150. void mem_init(void)
  151. {
  152. struct atmel_mpddrc_config ddr2;
  153. ddr2_conf(&ddr2);
  154. /* Enable MPDDR clock */
  155. at91_periph_clk_enable(ATMEL_ID_MPDDRC);
  156. at91_system_clk_enable(AT91_PMC_DDR);
  157. /* DDRAM2 Controller initialize */
  158. ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
  159. }
  160. void at91_pmc_init(void)
  161. {
  162. u32 tmp;
  163. tmp = AT91_PMC_PLLAR_29 |
  164. AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
  165. AT91_PMC_PLLXR_MUL(43) |
  166. AT91_PMC_PLLXR_DIV(1);
  167. at91_plla_init(tmp);
  168. at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x3));
  169. tmp = AT91_PMC_MCKR_MDIV_4 |
  170. AT91_PMC_MCKR_CSS_PLLA;
  171. at91_mck_init(tmp);
  172. }
  173. #endif