tlb.c 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2008 Freescale Semiconductor, Inc.
  4. *
  5. * (C) Copyright 2000
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. */
  8. #include <common.h>
  9. #include <asm/mmu.h>
  10. struct fsl_e_tlb_entry tlb_table[] = {
  11. /* TLB 0 - for temp stack in cache */
  12. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  13. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  14. 0, 0, BOOKE_PAGESZ_4K, 0),
  15. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  16. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  17. 0, 0, BOOKE_PAGESZ_4K, 0),
  18. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  19. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  20. 0, 0, BOOKE_PAGESZ_4K, 0),
  21. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  22. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  23. 0, 0, BOOKE_PAGESZ_4K, 0),
  24. /* TLB 1 Initializations */
  25. /*
  26. * TLBe 0: 16M Non-cacheable, guarded
  27. * 0xff000000 16M FLASH (upper half)
  28. * Out of reset this entry is only 4K.
  29. */
  30. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE + 0x1000000, CONFIG_SYS_FLASH_BASE + 0x1000000,
  31. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  32. 0, 0, BOOKE_PAGESZ_16M, 1),
  33. /*
  34. * TLBe 1: 16M Non-cacheable, guarded
  35. * 0xfe000000 16M FLASH (lower half)
  36. */
  37. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
  38. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  39. 0, 1, BOOKE_PAGESZ_16M, 1),
  40. /*
  41. * TLBe 2: 1G Non-cacheable, guarded
  42. * 0x80000000 512M PCI1 MEM
  43. * 0xa0000000 512M PCIe MEM
  44. */
  45. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
  46. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  47. 0, 2, BOOKE_PAGESZ_1G, 1),
  48. /*
  49. * TLBe 3: 64M Non-cacheable, guarded
  50. * 0xe000_0000 1M CCSRBAR
  51. * 0xe200_0000 8M PCI1 IO
  52. * 0xe280_0000 8M PCIe IO
  53. */
  54. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  55. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  56. 0, 3, BOOKE_PAGESZ_64M, 1),
  57. /*
  58. * TLBe 4: 64M Cacheable, non-guarded
  59. * 0xf000_0000 64M LBC SDRAM
  60. */
  61. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
  62. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
  63. 0, 4, BOOKE_PAGESZ_64M, 1),
  64. /*
  65. * TLBe 5: 256K Non-cacheable, guarded
  66. * 0xf8000000 32K BCSR
  67. * 0xf8008000 32K PIB (CS4)
  68. * 0xf8010000 32K PIB (CS5)
  69. */
  70. SET_TLB_ENTRY(1, CONFIG_SYS_BCSR_BASE, CONFIG_SYS_BCSR_BASE,
  71. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  72. 0, 5, BOOKE_PAGESZ_256K, 1),
  73. };
  74. int num_tlb_entries = ARRAY_SIZE(tlb_table);