ti-sysc.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873
  1. /*
  2. * ti-sysc.c - Texas Instruments sysc interconnect target driver
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  9. * kind, whether express or implied; without even the implied warranty
  10. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/io.h>
  14. #include <linux/clk.h>
  15. #include <linux/clkdev.h>
  16. #include <linux/delay.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_domain.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/reset.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/slab.h>
  25. #include <linux/iopoll.h>
  26. #include <linux/platform_data/ti-sysc.h>
  27. #include <dt-bindings/bus/ti-sysc.h>
  28. #define MAX_MODULE_SOFTRESET_WAIT 10000
  29. static const char * const reg_names[] = { "rev", "sysc", "syss", };
  30. enum sysc_clocks {
  31. SYSC_FCK,
  32. SYSC_ICK,
  33. SYSC_OPTFCK0,
  34. SYSC_OPTFCK1,
  35. SYSC_OPTFCK2,
  36. SYSC_OPTFCK3,
  37. SYSC_OPTFCK4,
  38. SYSC_OPTFCK5,
  39. SYSC_OPTFCK6,
  40. SYSC_OPTFCK7,
  41. SYSC_MAX_CLOCKS,
  42. };
  43. static const char * const clock_names[SYSC_ICK + 1] = { "fck", "ick", };
  44. #define SYSC_IDLEMODE_MASK 3
  45. #define SYSC_CLOCKACTIVITY_MASK 3
  46. /**
  47. * struct sysc - TI sysc interconnect target module registers and capabilities
  48. * @dev: struct device pointer
  49. * @module_pa: physical address of the interconnect target module
  50. * @module_size: size of the interconnect target module
  51. * @module_va: virtual address of the interconnect target module
  52. * @offsets: register offsets from module base
  53. * @clocks: clocks used by the interconnect target module
  54. * @clock_roles: clock role names for the found clocks
  55. * @nr_clocks: number of clocks used by the interconnect target module
  56. * @legacy_mode: configured for legacy mode if set
  57. * @cap: interconnect target module capabilities
  58. * @cfg: interconnect target module configuration
  59. * @name: name if available
  60. * @revision: interconnect target module revision
  61. * @needs_resume: runtime resume needed on resume from suspend
  62. */
  63. struct sysc {
  64. struct device *dev;
  65. u64 module_pa;
  66. u32 module_size;
  67. void __iomem *module_va;
  68. int offsets[SYSC_MAX_REGS];
  69. struct clk **clocks;
  70. const char **clock_roles;
  71. int nr_clocks;
  72. struct reset_control *rsts;
  73. const char *legacy_mode;
  74. const struct sysc_capabilities *cap;
  75. struct sysc_config cfg;
  76. struct ti_sysc_cookie cookie;
  77. const char *name;
  78. u32 revision;
  79. bool enabled;
  80. bool needs_resume;
  81. bool child_needs_resume;
  82. struct delayed_work idle_work;
  83. };
  84. static void sysc_parse_dts_quirks(struct sysc *ddata, struct device_node *np,
  85. bool is_child);
  86. void sysc_write(struct sysc *ddata, int offset, u32 value)
  87. {
  88. writel_relaxed(value, ddata->module_va + offset);
  89. }
  90. static u32 sysc_read(struct sysc *ddata, int offset)
  91. {
  92. if (ddata->cfg.quirks & SYSC_QUIRK_16BIT) {
  93. u32 val;
  94. val = readw_relaxed(ddata->module_va + offset);
  95. val |= (readw_relaxed(ddata->module_va + offset + 4) << 16);
  96. return val;
  97. }
  98. return readl_relaxed(ddata->module_va + offset);
  99. }
  100. static bool sysc_opt_clks_needed(struct sysc *ddata)
  101. {
  102. return !!(ddata->cfg.quirks & SYSC_QUIRK_OPT_CLKS_NEEDED);
  103. }
  104. static u32 sysc_read_revision(struct sysc *ddata)
  105. {
  106. int offset = ddata->offsets[SYSC_REVISION];
  107. if (offset < 0)
  108. return 0;
  109. return sysc_read(ddata, offset);
  110. }
  111. static int sysc_get_one_clock(struct sysc *ddata, const char *name)
  112. {
  113. int error, i, index = -ENODEV;
  114. if (!strncmp(clock_names[SYSC_FCK], name, 3))
  115. index = SYSC_FCK;
  116. else if (!strncmp(clock_names[SYSC_ICK], name, 3))
  117. index = SYSC_ICK;
  118. if (index < 0) {
  119. for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
  120. if (!ddata->clocks[i]) {
  121. index = i;
  122. break;
  123. }
  124. }
  125. }
  126. if (index < 0) {
  127. dev_err(ddata->dev, "clock %s not added\n", name);
  128. return index;
  129. }
  130. ddata->clocks[index] = devm_clk_get(ddata->dev, name);
  131. if (IS_ERR(ddata->clocks[index])) {
  132. if (PTR_ERR(ddata->clocks[index]) == -ENOENT)
  133. return 0;
  134. dev_err(ddata->dev, "clock get error for %s: %li\n",
  135. name, PTR_ERR(ddata->clocks[index]));
  136. return PTR_ERR(ddata->clocks[index]);
  137. }
  138. error = clk_prepare(ddata->clocks[index]);
  139. if (error) {
  140. dev_err(ddata->dev, "clock prepare error for %s: %i\n",
  141. name, error);
  142. return error;
  143. }
  144. return 0;
  145. }
  146. static int sysc_get_clocks(struct sysc *ddata)
  147. {
  148. struct device_node *np = ddata->dev->of_node;
  149. struct property *prop;
  150. const char *name;
  151. int nr_fck = 0, nr_ick = 0, i, error = 0;
  152. ddata->clock_roles = devm_kcalloc(ddata->dev,
  153. SYSC_MAX_CLOCKS,
  154. sizeof(*ddata->clock_roles),
  155. GFP_KERNEL);
  156. if (!ddata->clock_roles)
  157. return -ENOMEM;
  158. of_property_for_each_string(np, "clock-names", prop, name) {
  159. if (!strncmp(clock_names[SYSC_FCK], name, 3))
  160. nr_fck++;
  161. if (!strncmp(clock_names[SYSC_ICK], name, 3))
  162. nr_ick++;
  163. ddata->clock_roles[ddata->nr_clocks] = name;
  164. ddata->nr_clocks++;
  165. }
  166. if (ddata->nr_clocks < 1)
  167. return 0;
  168. if (ddata->nr_clocks > SYSC_MAX_CLOCKS) {
  169. dev_err(ddata->dev, "too many clocks for %pOF\n", np);
  170. return -EINVAL;
  171. }
  172. if (nr_fck > 1 || nr_ick > 1) {
  173. dev_err(ddata->dev, "max one fck and ick for %pOF\n", np);
  174. return -EINVAL;
  175. }
  176. ddata->clocks = devm_kcalloc(ddata->dev,
  177. ddata->nr_clocks, sizeof(*ddata->clocks),
  178. GFP_KERNEL);
  179. if (!ddata->clocks)
  180. return -ENOMEM;
  181. for (i = 0; i < SYSC_MAX_CLOCKS; i++) {
  182. const char *name = ddata->clock_roles[i];
  183. if (!name)
  184. continue;
  185. error = sysc_get_one_clock(ddata, name);
  186. if (error && error != -ENOENT)
  187. return error;
  188. }
  189. return 0;
  190. }
  191. /**
  192. * sysc_init_resets - reset module on init
  193. * @ddata: device driver data
  194. *
  195. * A module can have both OCP softreset control and external rstctrl.
  196. * If more complicated rstctrl resets are needed, please handle these
  197. * directly from the child device driver and map only the module reset
  198. * for the parent interconnect target module device.
  199. *
  200. * Automatic reset of the module on init can be skipped with the
  201. * "ti,no-reset-on-init" device tree property.
  202. */
  203. static int sysc_init_resets(struct sysc *ddata)
  204. {
  205. int error;
  206. ddata->rsts =
  207. devm_reset_control_array_get_optional_exclusive(ddata->dev);
  208. if (IS_ERR(ddata->rsts))
  209. return PTR_ERR(ddata->rsts);
  210. if (ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  211. goto deassert;
  212. error = reset_control_assert(ddata->rsts);
  213. if (error)
  214. return error;
  215. deassert:
  216. error = reset_control_deassert(ddata->rsts);
  217. if (error)
  218. return error;
  219. return 0;
  220. }
  221. /**
  222. * sysc_parse_and_check_child_range - parses module IO region from ranges
  223. * @ddata: device driver data
  224. *
  225. * In general we only need rev, syss, and sysc registers and not the whole
  226. * module range. But we do want the offsets for these registers from the
  227. * module base. This allows us to check them against the legacy hwmod
  228. * platform data. Let's also check the ranges are configured properly.
  229. */
  230. static int sysc_parse_and_check_child_range(struct sysc *ddata)
  231. {
  232. struct device_node *np = ddata->dev->of_node;
  233. const __be32 *ranges;
  234. u32 nr_addr, nr_size;
  235. int len, error;
  236. ranges = of_get_property(np, "ranges", &len);
  237. if (!ranges) {
  238. dev_err(ddata->dev, "missing ranges for %pOF\n", np);
  239. return -ENOENT;
  240. }
  241. len /= sizeof(*ranges);
  242. if (len < 3) {
  243. dev_err(ddata->dev, "incomplete ranges for %pOF\n", np);
  244. return -EINVAL;
  245. }
  246. error = of_property_read_u32(np, "#address-cells", &nr_addr);
  247. if (error)
  248. return -ENOENT;
  249. error = of_property_read_u32(np, "#size-cells", &nr_size);
  250. if (error)
  251. return -ENOENT;
  252. if (nr_addr != 1 || nr_size != 1) {
  253. dev_err(ddata->dev, "invalid ranges for %pOF\n", np);
  254. return -EINVAL;
  255. }
  256. ranges++;
  257. ddata->module_pa = of_translate_address(np, ranges++);
  258. ddata->module_size = be32_to_cpup(ranges);
  259. return 0;
  260. }
  261. static struct device_node *stdout_path;
  262. static void sysc_init_stdout_path(struct sysc *ddata)
  263. {
  264. struct device_node *np = NULL;
  265. const char *uart;
  266. if (IS_ERR(stdout_path))
  267. return;
  268. if (stdout_path)
  269. return;
  270. np = of_find_node_by_path("/chosen");
  271. if (!np)
  272. goto err;
  273. uart = of_get_property(np, "stdout-path", NULL);
  274. if (!uart)
  275. goto err;
  276. np = of_find_node_by_path(uart);
  277. if (!np)
  278. goto err;
  279. stdout_path = np;
  280. return;
  281. err:
  282. stdout_path = ERR_PTR(-ENODEV);
  283. }
  284. static void sysc_check_quirk_stdout(struct sysc *ddata,
  285. struct device_node *np)
  286. {
  287. sysc_init_stdout_path(ddata);
  288. if (np != stdout_path)
  289. return;
  290. ddata->cfg.quirks |= SYSC_QUIRK_NO_IDLE_ON_INIT |
  291. SYSC_QUIRK_NO_RESET_ON_INIT;
  292. }
  293. /**
  294. * sysc_check_one_child - check child configuration
  295. * @ddata: device driver data
  296. * @np: child device node
  297. *
  298. * Let's avoid messy situations where we have new interconnect target
  299. * node but children have "ti,hwmods". These belong to the interconnect
  300. * target node and are managed by this driver.
  301. */
  302. static int sysc_check_one_child(struct sysc *ddata,
  303. struct device_node *np)
  304. {
  305. const char *name;
  306. name = of_get_property(np, "ti,hwmods", NULL);
  307. if (name)
  308. dev_warn(ddata->dev, "really a child ti,hwmods property?");
  309. sysc_check_quirk_stdout(ddata, np);
  310. sysc_parse_dts_quirks(ddata, np, true);
  311. return 0;
  312. }
  313. static int sysc_check_children(struct sysc *ddata)
  314. {
  315. struct device_node *child;
  316. int error;
  317. for_each_child_of_node(ddata->dev->of_node, child) {
  318. error = sysc_check_one_child(ddata, child);
  319. if (error)
  320. return error;
  321. }
  322. return 0;
  323. }
  324. /*
  325. * So far only I2C uses 16-bit read access with clockactivity with revision
  326. * in two registers with stride of 4. We can detect this based on the rev
  327. * register size to configure things far enough to be able to properly read
  328. * the revision register.
  329. */
  330. static void sysc_check_quirk_16bit(struct sysc *ddata, struct resource *res)
  331. {
  332. if (resource_size(res) == 8)
  333. ddata->cfg.quirks |= SYSC_QUIRK_16BIT | SYSC_QUIRK_USE_CLOCKACT;
  334. }
  335. /**
  336. * sysc_parse_one - parses the interconnect target module registers
  337. * @ddata: device driver data
  338. * @reg: register to parse
  339. */
  340. static int sysc_parse_one(struct sysc *ddata, enum sysc_registers reg)
  341. {
  342. struct resource *res;
  343. const char *name;
  344. switch (reg) {
  345. case SYSC_REVISION:
  346. case SYSC_SYSCONFIG:
  347. case SYSC_SYSSTATUS:
  348. name = reg_names[reg];
  349. break;
  350. default:
  351. return -EINVAL;
  352. }
  353. res = platform_get_resource_byname(to_platform_device(ddata->dev),
  354. IORESOURCE_MEM, name);
  355. if (!res) {
  356. ddata->offsets[reg] = -ENODEV;
  357. return 0;
  358. }
  359. ddata->offsets[reg] = res->start - ddata->module_pa;
  360. if (reg == SYSC_REVISION)
  361. sysc_check_quirk_16bit(ddata, res);
  362. return 0;
  363. }
  364. static int sysc_parse_registers(struct sysc *ddata)
  365. {
  366. int i, error;
  367. for (i = 0; i < SYSC_MAX_REGS; i++) {
  368. error = sysc_parse_one(ddata, i);
  369. if (error)
  370. return error;
  371. }
  372. return 0;
  373. }
  374. /**
  375. * sysc_check_registers - check for misconfigured register overlaps
  376. * @ddata: device driver data
  377. */
  378. static int sysc_check_registers(struct sysc *ddata)
  379. {
  380. int i, j, nr_regs = 0, nr_matches = 0;
  381. for (i = 0; i < SYSC_MAX_REGS; i++) {
  382. if (ddata->offsets[i] < 0)
  383. continue;
  384. if (ddata->offsets[i] > (ddata->module_size - 4)) {
  385. dev_err(ddata->dev, "register outside module range");
  386. return -EINVAL;
  387. }
  388. for (j = 0; j < SYSC_MAX_REGS; j++) {
  389. if (ddata->offsets[j] < 0)
  390. continue;
  391. if (ddata->offsets[i] == ddata->offsets[j])
  392. nr_matches++;
  393. }
  394. nr_regs++;
  395. }
  396. if (nr_regs < 1) {
  397. dev_err(ddata->dev, "missing registers\n");
  398. return -EINVAL;
  399. }
  400. if (nr_matches > nr_regs) {
  401. dev_err(ddata->dev, "overlapping registers: (%i/%i)",
  402. nr_regs, nr_matches);
  403. return -EINVAL;
  404. }
  405. return 0;
  406. }
  407. /**
  408. * syc_ioremap - ioremap register space for the interconnect target module
  409. * @ddata: device driver data
  410. *
  411. * Note that the interconnect target module registers can be anywhere
  412. * within the interconnect target module range. For example, SGX has
  413. * them at offset 0x1fc00 in the 32MB module address space. And cpsw
  414. * has them at offset 0x1200 in the CPSW_WR child. Usually the
  415. * the interconnect target module registers are at the beginning of
  416. * the module range though.
  417. */
  418. static int sysc_ioremap(struct sysc *ddata)
  419. {
  420. int size;
  421. size = max3(ddata->offsets[SYSC_REVISION],
  422. ddata->offsets[SYSC_SYSCONFIG],
  423. ddata->offsets[SYSC_SYSSTATUS]);
  424. if (size < 0 || (size + sizeof(u32)) > ddata->module_size)
  425. return -EINVAL;
  426. ddata->module_va = devm_ioremap(ddata->dev,
  427. ddata->module_pa,
  428. size + sizeof(u32));
  429. if (!ddata->module_va)
  430. return -EIO;
  431. return 0;
  432. }
  433. /**
  434. * sysc_map_and_check_registers - ioremap and check device registers
  435. * @ddata: device driver data
  436. */
  437. static int sysc_map_and_check_registers(struct sysc *ddata)
  438. {
  439. int error;
  440. error = sysc_parse_and_check_child_range(ddata);
  441. if (error)
  442. return error;
  443. error = sysc_check_children(ddata);
  444. if (error)
  445. return error;
  446. error = sysc_parse_registers(ddata);
  447. if (error)
  448. return error;
  449. error = sysc_ioremap(ddata);
  450. if (error)
  451. return error;
  452. error = sysc_check_registers(ddata);
  453. if (error)
  454. return error;
  455. return 0;
  456. }
  457. /**
  458. * sysc_show_rev - read and show interconnect target module revision
  459. * @bufp: buffer to print the information to
  460. * @ddata: device driver data
  461. */
  462. static int sysc_show_rev(char *bufp, struct sysc *ddata)
  463. {
  464. int len;
  465. if (ddata->offsets[SYSC_REVISION] < 0)
  466. return sprintf(bufp, ":NA");
  467. len = sprintf(bufp, ":%08x", ddata->revision);
  468. return len;
  469. }
  470. static int sysc_show_reg(struct sysc *ddata,
  471. char *bufp, enum sysc_registers reg)
  472. {
  473. if (ddata->offsets[reg] < 0)
  474. return sprintf(bufp, ":NA");
  475. return sprintf(bufp, ":%x", ddata->offsets[reg]);
  476. }
  477. static int sysc_show_name(char *bufp, struct sysc *ddata)
  478. {
  479. if (!ddata->name)
  480. return 0;
  481. return sprintf(bufp, ":%s", ddata->name);
  482. }
  483. /**
  484. * sysc_show_registers - show information about interconnect target module
  485. * @ddata: device driver data
  486. */
  487. static void sysc_show_registers(struct sysc *ddata)
  488. {
  489. char buf[128];
  490. char *bufp = buf;
  491. int i;
  492. for (i = 0; i < SYSC_MAX_REGS; i++)
  493. bufp += sysc_show_reg(ddata, bufp, i);
  494. bufp += sysc_show_rev(bufp, ddata);
  495. bufp += sysc_show_name(bufp, ddata);
  496. dev_dbg(ddata->dev, "%llx:%x%s\n",
  497. ddata->module_pa, ddata->module_size,
  498. buf);
  499. }
  500. static int __maybe_unused sysc_runtime_suspend(struct device *dev)
  501. {
  502. struct ti_sysc_platform_data *pdata;
  503. struct sysc *ddata;
  504. int error = 0, i;
  505. ddata = dev_get_drvdata(dev);
  506. if (!ddata->enabled)
  507. return 0;
  508. if (ddata->legacy_mode) {
  509. pdata = dev_get_platdata(ddata->dev);
  510. if (!pdata)
  511. return 0;
  512. if (!pdata->idle_module)
  513. return -ENODEV;
  514. error = pdata->idle_module(dev, &ddata->cookie);
  515. if (error)
  516. dev_err(dev, "%s: could not idle: %i\n",
  517. __func__, error);
  518. goto idled;
  519. }
  520. for (i = 0; i < ddata->nr_clocks; i++) {
  521. if (IS_ERR_OR_NULL(ddata->clocks[i]))
  522. continue;
  523. if (i >= SYSC_OPTFCK0 && !sysc_opt_clks_needed(ddata))
  524. break;
  525. clk_disable(ddata->clocks[i]);
  526. }
  527. idled:
  528. ddata->enabled = false;
  529. return error;
  530. }
  531. static int __maybe_unused sysc_runtime_resume(struct device *dev)
  532. {
  533. struct ti_sysc_platform_data *pdata;
  534. struct sysc *ddata;
  535. int error = 0, i;
  536. ddata = dev_get_drvdata(dev);
  537. if (ddata->enabled)
  538. return 0;
  539. if (ddata->legacy_mode) {
  540. pdata = dev_get_platdata(ddata->dev);
  541. if (!pdata)
  542. return 0;
  543. if (!pdata->enable_module)
  544. return -ENODEV;
  545. error = pdata->enable_module(dev, &ddata->cookie);
  546. if (error)
  547. dev_err(dev, "%s: could not enable: %i\n",
  548. __func__, error);
  549. goto awake;
  550. }
  551. for (i = 0; i < ddata->nr_clocks; i++) {
  552. if (IS_ERR_OR_NULL(ddata->clocks[i]))
  553. continue;
  554. if (i >= SYSC_OPTFCK0 && !sysc_opt_clks_needed(ddata))
  555. break;
  556. error = clk_enable(ddata->clocks[i]);
  557. if (error)
  558. return error;
  559. }
  560. awake:
  561. ddata->enabled = true;
  562. return error;
  563. }
  564. #ifdef CONFIG_PM_SLEEP
  565. static int sysc_suspend(struct device *dev)
  566. {
  567. struct sysc *ddata;
  568. int error;
  569. ddata = dev_get_drvdata(dev);
  570. if (ddata->cfg.quirks & (SYSC_QUIRK_RESOURCE_PROVIDER |
  571. SYSC_QUIRK_LEGACY_IDLE))
  572. return 0;
  573. if (!ddata->enabled)
  574. return 0;
  575. dev_dbg(ddata->dev, "%s %s\n", __func__,
  576. ddata->name ? ddata->name : "");
  577. error = pm_runtime_put_sync_suspend(dev);
  578. if (error < 0) {
  579. dev_warn(ddata->dev, "%s not idle %i %s\n",
  580. __func__, error,
  581. ddata->name ? ddata->name : "");
  582. return 0;
  583. }
  584. ddata->needs_resume = true;
  585. return 0;
  586. }
  587. static int sysc_resume(struct device *dev)
  588. {
  589. struct sysc *ddata;
  590. int error;
  591. ddata = dev_get_drvdata(dev);
  592. if (ddata->cfg.quirks & (SYSC_QUIRK_RESOURCE_PROVIDER |
  593. SYSC_QUIRK_LEGACY_IDLE))
  594. return 0;
  595. if (ddata->needs_resume) {
  596. dev_dbg(ddata->dev, "%s %s\n", __func__,
  597. ddata->name ? ddata->name : "");
  598. error = pm_runtime_get_sync(dev);
  599. if (error < 0) {
  600. dev_err(ddata->dev, "%s error %i %s\n",
  601. __func__, error,
  602. ddata->name ? ddata->name : "");
  603. return error;
  604. }
  605. ddata->needs_resume = false;
  606. }
  607. return 0;
  608. }
  609. static int sysc_noirq_suspend(struct device *dev)
  610. {
  611. struct sysc *ddata;
  612. ddata = dev_get_drvdata(dev);
  613. if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
  614. return 0;
  615. if (!(ddata->cfg.quirks & SYSC_QUIRK_RESOURCE_PROVIDER))
  616. return 0;
  617. if (!ddata->enabled)
  618. return 0;
  619. dev_dbg(ddata->dev, "%s %s\n", __func__,
  620. ddata->name ? ddata->name : "");
  621. ddata->needs_resume = true;
  622. return sysc_runtime_suspend(dev);
  623. }
  624. static int sysc_noirq_resume(struct device *dev)
  625. {
  626. struct sysc *ddata;
  627. ddata = dev_get_drvdata(dev);
  628. if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
  629. return 0;
  630. if (!(ddata->cfg.quirks & SYSC_QUIRK_RESOURCE_PROVIDER))
  631. return 0;
  632. if (ddata->needs_resume) {
  633. dev_dbg(ddata->dev, "%s %s\n", __func__,
  634. ddata->name ? ddata->name : "");
  635. ddata->needs_resume = false;
  636. return sysc_runtime_resume(dev);
  637. }
  638. return 0;
  639. }
  640. #endif
  641. static const struct dev_pm_ops sysc_pm_ops = {
  642. SET_SYSTEM_SLEEP_PM_OPS(sysc_suspend, sysc_resume)
  643. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_noirq_suspend, sysc_noirq_resume)
  644. SET_RUNTIME_PM_OPS(sysc_runtime_suspend,
  645. sysc_runtime_resume,
  646. NULL)
  647. };
  648. /* Module revision register based quirks */
  649. struct sysc_revision_quirk {
  650. const char *name;
  651. u32 base;
  652. int rev_offset;
  653. int sysc_offset;
  654. int syss_offset;
  655. u32 revision;
  656. u32 revision_mask;
  657. u32 quirks;
  658. };
  659. #define SYSC_QUIRK(optname, optbase, optrev, optsysc, optsyss, \
  660. optrev_val, optrevmask, optquirkmask) \
  661. { \
  662. .name = (optname), \
  663. .base = (optbase), \
  664. .rev_offset = (optrev), \
  665. .sysc_offset = (optsysc), \
  666. .syss_offset = (optsyss), \
  667. .revision = (optrev_val), \
  668. .revision_mask = (optrevmask), \
  669. .quirks = (optquirkmask), \
  670. }
  671. static const struct sysc_revision_quirk sysc_revision_quirks[] = {
  672. /* These need to use noirq_suspend */
  673. SYSC_QUIRK("control", 0, 0, 0x10, -1, 0x40000900, 0xffffffff,
  674. SYSC_QUIRK_RESOURCE_PROVIDER),
  675. SYSC_QUIRK("i2c", 0, 0, 0x10, 0x90, 0x5040000a, 0xffffffff,
  676. SYSC_QUIRK_RESOURCE_PROVIDER),
  677. SYSC_QUIRK("mcspi", 0, 0, 0x10, -1, 0x40300a0b, 0xffffffff,
  678. SYSC_QUIRK_RESOURCE_PROVIDER),
  679. SYSC_QUIRK("prcm", 0, 0, -1, -1, 0x40000100, 0xffffffff,
  680. SYSC_QUIRK_RESOURCE_PROVIDER),
  681. SYSC_QUIRK("ocp2scp", 0, 0, 0x10, 0x14, 0x50060005, 0xffffffff,
  682. SYSC_QUIRK_RESOURCE_PROVIDER),
  683. SYSC_QUIRK("padconf", 0, 0, 0x10, -1, 0x4fff0800, 0xffffffff,
  684. SYSC_QUIRK_RESOURCE_PROVIDER),
  685. SYSC_QUIRK("scm", 0, 0, 0x10, -1, 0x40000900, 0xffffffff,
  686. SYSC_QUIRK_RESOURCE_PROVIDER),
  687. SYSC_QUIRK("scrm", 0, 0, -1, -1, 0x00000010, 0xffffffff,
  688. SYSC_QUIRK_RESOURCE_PROVIDER),
  689. SYSC_QUIRK("sdma", 0, 0, 0x2c, 0x28, 0x00010900, 0xffffffff,
  690. SYSC_QUIRK_RESOURCE_PROVIDER),
  691. /* These drivers need to be fixed to not use pm_runtime_irq_safe() */
  692. SYSC_QUIRK("gpio", 0, 0, 0x10, 0x114, 0x50600801, 0xffffffff,
  693. SYSC_QUIRK_LEGACY_IDLE | SYSC_QUIRK_OPT_CLKS_IN_RESET),
  694. SYSC_QUIRK("mmu", 0, 0, 0x10, 0x14, 0x00000020, 0xffffffff,
  695. SYSC_QUIRK_LEGACY_IDLE),
  696. SYSC_QUIRK("mmu", 0, 0, 0x10, 0x14, 0x00000030, 0xffffffff,
  697. SYSC_QUIRK_LEGACY_IDLE),
  698. SYSC_QUIRK("sham", 0, 0x100, 0x110, 0x114, 0x40000c03, 0xffffffff,
  699. SYSC_QUIRK_LEGACY_IDLE),
  700. SYSC_QUIRK("smartreflex", 0, -1, 0x24, -1, 0x00000000, 0xffffffff,
  701. SYSC_QUIRK_LEGACY_IDLE),
  702. SYSC_QUIRK("smartreflex", 0, -1, 0x38, -1, 0x00000000, 0xffffffff,
  703. SYSC_QUIRK_LEGACY_IDLE),
  704. SYSC_QUIRK("timer", 0, 0, 0x10, 0x14, 0x00000015, 0xffffffff,
  705. 0),
  706. /* Some timers on omap4 and later */
  707. SYSC_QUIRK("timer", 0, 0, 0x10, -1, 0x4fff1301, 0xffffffff,
  708. 0),
  709. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x00000052, 0xffffffff,
  710. SYSC_QUIRK_LEGACY_IDLE),
  711. /* Uarts on omap4 and later */
  712. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x50411e03, 0xffffffff,
  713. SYSC_QUIRK_LEGACY_IDLE),
  714. /* These devices don't yet suspend properly without legacy setting */
  715. SYSC_QUIRK("sdio", 0, 0, 0x10, -1, 0x40202301, 0xffffffff,
  716. SYSC_QUIRK_LEGACY_IDLE),
  717. SYSC_QUIRK("wdt", 0, 0, 0x10, 0x14, 0x502a0500, 0xffffffff,
  718. SYSC_QUIRK_LEGACY_IDLE),
  719. SYSC_QUIRK("wdt", 0, 0, 0x10, 0x14, 0x502a0d00, 0xffffffff,
  720. SYSC_QUIRK_LEGACY_IDLE),
  721. #ifdef DEBUG
  722. SYSC_QUIRK("aess", 0, 0, 0x10, -1, 0x40000000, 0xffffffff, 0),
  723. SYSC_QUIRK("gpu", 0, 0x1fc00, 0x1fc10, -1, 0, 0, 0),
  724. SYSC_QUIRK("hdq1w", 0, 0, 0x14, 0x18, 0x00000006, 0xffffffff, 0),
  725. SYSC_QUIRK("hsi", 0, 0, 0x10, 0x14, 0x50043101, 0xffffffff, 0),
  726. SYSC_QUIRK("iss", 0, 0, 0x10, -1, 0x40000101, 0xffffffff, 0),
  727. SYSC_QUIRK("mcasp", 0, 0, 0x4, -1, 0x44306302, 0xffffffff, 0),
  728. SYSC_QUIRK("mcbsp", 0, -1, 0x8c, -1, 0, 0, 0),
  729. SYSC_QUIRK("mailbox", 0, 0, 0x10, -1, 0x00000400, 0xffffffff, 0),
  730. SYSC_QUIRK("slimbus", 0, 0, 0x10, -1, 0x40000902, 0xffffffff, 0),
  731. SYSC_QUIRK("slimbus", 0, 0, 0x10, -1, 0x40002903, 0xffffffff, 0),
  732. SYSC_QUIRK("spinlock", 0, 0, 0x10, -1, 0x50020000, 0xffffffff, 0),
  733. SYSC_QUIRK("usbhstll", 0, 0, 0x10, 0x14, 0x00000004, 0xffffffff, 0),
  734. SYSC_QUIRK("usb_host_hs", 0, 0, 0x10, 0x14, 0x50700100, 0xffffffff, 0),
  735. SYSC_QUIRK("usb_otg_hs", 0, 0x400, 0x404, 0x408, 0x00000050,
  736. 0xffffffff, 0),
  737. #endif
  738. };
  739. static void sysc_init_revision_quirks(struct sysc *ddata)
  740. {
  741. const struct sysc_revision_quirk *q;
  742. int i;
  743. for (i = 0; i < ARRAY_SIZE(sysc_revision_quirks); i++) {
  744. q = &sysc_revision_quirks[i];
  745. if (q->base && q->base != ddata->module_pa)
  746. continue;
  747. if (q->rev_offset >= 0 &&
  748. q->rev_offset != ddata->offsets[SYSC_REVISION])
  749. continue;
  750. if (q->sysc_offset >= 0 &&
  751. q->sysc_offset != ddata->offsets[SYSC_SYSCONFIG])
  752. continue;
  753. if (q->syss_offset >= 0 &&
  754. q->syss_offset != ddata->offsets[SYSC_SYSSTATUS])
  755. continue;
  756. if (q->revision == ddata->revision ||
  757. (q->revision & q->revision_mask) ==
  758. (ddata->revision & q->revision_mask)) {
  759. ddata->name = q->name;
  760. ddata->cfg.quirks |= q->quirks;
  761. }
  762. }
  763. }
  764. static int sysc_reset(struct sysc *ddata)
  765. {
  766. int offset = ddata->offsets[SYSC_SYSCONFIG];
  767. int val;
  768. if (ddata->legacy_mode || offset < 0 ||
  769. ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  770. return 0;
  771. /*
  772. * Currently only support reset status in sysstatus.
  773. * Warn and return error in all other cases
  774. */
  775. if (!ddata->cfg.syss_mask) {
  776. dev_err(ddata->dev, "No ti,syss-mask. Reset failed\n");
  777. return -EINVAL;
  778. }
  779. val = sysc_read(ddata, offset);
  780. val |= (0x1 << ddata->cap->regbits->srst_shift);
  781. sysc_write(ddata, offset, val);
  782. /* Poll on reset status */
  783. offset = ddata->offsets[SYSC_SYSSTATUS];
  784. return readl_poll_timeout(ddata->module_va + offset, val,
  785. (val & ddata->cfg.syss_mask) == 0x0,
  786. 100, MAX_MODULE_SOFTRESET_WAIT);
  787. }
  788. /* At this point the module is configured enough to read the revision */
  789. static int sysc_init_module(struct sysc *ddata)
  790. {
  791. int error;
  792. if (ddata->cfg.quirks & SYSC_QUIRK_NO_IDLE_ON_INIT) {
  793. ddata->revision = sysc_read_revision(ddata);
  794. goto rev_quirks;
  795. }
  796. error = pm_runtime_get_sync(ddata->dev);
  797. if (error < 0) {
  798. pm_runtime_put_noidle(ddata->dev);
  799. return 0;
  800. }
  801. error = sysc_reset(ddata);
  802. if (error) {
  803. dev_err(ddata->dev, "Reset failed with %d\n", error);
  804. pm_runtime_put_sync(ddata->dev);
  805. return error;
  806. }
  807. ddata->revision = sysc_read_revision(ddata);
  808. pm_runtime_put_sync(ddata->dev);
  809. rev_quirks:
  810. sysc_init_revision_quirks(ddata);
  811. return 0;
  812. }
  813. static int sysc_init_sysc_mask(struct sysc *ddata)
  814. {
  815. struct device_node *np = ddata->dev->of_node;
  816. int error;
  817. u32 val;
  818. error = of_property_read_u32(np, "ti,sysc-mask", &val);
  819. if (error)
  820. return 0;
  821. ddata->cfg.sysc_val = val & ddata->cap->sysc_mask;
  822. return 0;
  823. }
  824. static int sysc_init_idlemode(struct sysc *ddata, u8 *idlemodes,
  825. const char *name)
  826. {
  827. struct device_node *np = ddata->dev->of_node;
  828. struct property *prop;
  829. const __be32 *p;
  830. u32 val;
  831. of_property_for_each_u32(np, name, prop, p, val) {
  832. if (val >= SYSC_NR_IDLEMODES) {
  833. dev_err(ddata->dev, "invalid idlemode: %i\n", val);
  834. return -EINVAL;
  835. }
  836. *idlemodes |= (1 << val);
  837. }
  838. return 0;
  839. }
  840. static int sysc_init_idlemodes(struct sysc *ddata)
  841. {
  842. int error;
  843. error = sysc_init_idlemode(ddata, &ddata->cfg.midlemodes,
  844. "ti,sysc-midle");
  845. if (error)
  846. return error;
  847. error = sysc_init_idlemode(ddata, &ddata->cfg.sidlemodes,
  848. "ti,sysc-sidle");
  849. if (error)
  850. return error;
  851. return 0;
  852. }
  853. /*
  854. * Only some devices on omap4 and later have SYSCONFIG reset done
  855. * bit. We can detect this if there is no SYSSTATUS at all, or the
  856. * SYSTATUS bit 0 is not used. Note that some SYSSTATUS registers
  857. * have multiple bits for the child devices like OHCI and EHCI.
  858. * Depends on SYSC being parsed first.
  859. */
  860. static int sysc_init_syss_mask(struct sysc *ddata)
  861. {
  862. struct device_node *np = ddata->dev->of_node;
  863. int error;
  864. u32 val;
  865. error = of_property_read_u32(np, "ti,syss-mask", &val);
  866. if (error) {
  867. if ((ddata->cap->type == TI_SYSC_OMAP4 ||
  868. ddata->cap->type == TI_SYSC_OMAP4_TIMER) &&
  869. (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
  870. ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
  871. return 0;
  872. }
  873. if (!(val & 1) && (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
  874. ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
  875. ddata->cfg.syss_mask = val;
  876. return 0;
  877. }
  878. /*
  879. * Many child device drivers need to have fck and opt clocks available
  880. * to get the clock rate for device internal configuration etc.
  881. */
  882. static int sysc_child_add_named_clock(struct sysc *ddata,
  883. struct device *child,
  884. const char *name)
  885. {
  886. struct clk *clk;
  887. struct clk_lookup *l;
  888. int error = 0;
  889. if (!name)
  890. return 0;
  891. clk = clk_get(child, name);
  892. if (!IS_ERR(clk)) {
  893. clk_put(clk);
  894. return -EEXIST;
  895. }
  896. clk = clk_get(ddata->dev, name);
  897. if (IS_ERR(clk))
  898. return -ENODEV;
  899. l = clkdev_create(clk, name, dev_name(child));
  900. if (!l)
  901. error = -ENOMEM;
  902. clk_put(clk);
  903. return error;
  904. }
  905. static int sysc_child_add_clocks(struct sysc *ddata,
  906. struct device *child)
  907. {
  908. int i, error;
  909. for (i = 0; i < ddata->nr_clocks; i++) {
  910. error = sysc_child_add_named_clock(ddata,
  911. child,
  912. ddata->clock_roles[i]);
  913. if (error && error != -EEXIST) {
  914. dev_err(ddata->dev, "could not add child clock %s: %i\n",
  915. ddata->clock_roles[i], error);
  916. return error;
  917. }
  918. }
  919. return 0;
  920. }
  921. static struct device_type sysc_device_type = {
  922. };
  923. static struct sysc *sysc_child_to_parent(struct device *dev)
  924. {
  925. struct device *parent = dev->parent;
  926. if (!parent || parent->type != &sysc_device_type)
  927. return NULL;
  928. return dev_get_drvdata(parent);
  929. }
  930. static int __maybe_unused sysc_child_runtime_suspend(struct device *dev)
  931. {
  932. struct sysc *ddata;
  933. int error;
  934. ddata = sysc_child_to_parent(dev);
  935. error = pm_generic_runtime_suspend(dev);
  936. if (error)
  937. return error;
  938. if (!ddata->enabled)
  939. return 0;
  940. return sysc_runtime_suspend(ddata->dev);
  941. }
  942. static int __maybe_unused sysc_child_runtime_resume(struct device *dev)
  943. {
  944. struct sysc *ddata;
  945. int error;
  946. ddata = sysc_child_to_parent(dev);
  947. if (!ddata->enabled) {
  948. error = sysc_runtime_resume(ddata->dev);
  949. if (error < 0)
  950. dev_err(ddata->dev,
  951. "%s error: %i\n", __func__, error);
  952. }
  953. return pm_generic_runtime_resume(dev);
  954. }
  955. #ifdef CONFIG_PM_SLEEP
  956. static int sysc_child_suspend_noirq(struct device *dev)
  957. {
  958. struct sysc *ddata;
  959. int error;
  960. ddata = sysc_child_to_parent(dev);
  961. dev_dbg(ddata->dev, "%s %s\n", __func__,
  962. ddata->name ? ddata->name : "");
  963. error = pm_generic_suspend_noirq(dev);
  964. if (error) {
  965. dev_err(dev, "%s error at %i: %i\n",
  966. __func__, __LINE__, error);
  967. return error;
  968. }
  969. if (!pm_runtime_status_suspended(dev)) {
  970. error = pm_generic_runtime_suspend(dev);
  971. if (error) {
  972. dev_warn(dev, "%s busy at %i: %i\n",
  973. __func__, __LINE__, error);
  974. return 0;
  975. }
  976. error = sysc_runtime_suspend(ddata->dev);
  977. if (error) {
  978. dev_err(dev, "%s error at %i: %i\n",
  979. __func__, __LINE__, error);
  980. return error;
  981. }
  982. ddata->child_needs_resume = true;
  983. }
  984. return 0;
  985. }
  986. static int sysc_child_resume_noirq(struct device *dev)
  987. {
  988. struct sysc *ddata;
  989. int error;
  990. ddata = sysc_child_to_parent(dev);
  991. dev_dbg(ddata->dev, "%s %s\n", __func__,
  992. ddata->name ? ddata->name : "");
  993. if (ddata->child_needs_resume) {
  994. ddata->child_needs_resume = false;
  995. error = sysc_runtime_resume(ddata->dev);
  996. if (error)
  997. dev_err(ddata->dev,
  998. "%s runtime resume error: %i\n",
  999. __func__, error);
  1000. error = pm_generic_runtime_resume(dev);
  1001. if (error)
  1002. dev_err(ddata->dev,
  1003. "%s generic runtime resume: %i\n",
  1004. __func__, error);
  1005. }
  1006. return pm_generic_resume_noirq(dev);
  1007. }
  1008. #endif
  1009. struct dev_pm_domain sysc_child_pm_domain = {
  1010. .ops = {
  1011. SET_RUNTIME_PM_OPS(sysc_child_runtime_suspend,
  1012. sysc_child_runtime_resume,
  1013. NULL)
  1014. USE_PLATFORM_PM_SLEEP_OPS
  1015. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_child_suspend_noirq,
  1016. sysc_child_resume_noirq)
  1017. }
  1018. };
  1019. /**
  1020. * sysc_legacy_idle_quirk - handle children in omap_device compatible way
  1021. * @ddata: device driver data
  1022. * @child: child device driver
  1023. *
  1024. * Allow idle for child devices as done with _od_runtime_suspend().
  1025. * Otherwise many child devices will not idle because of the permanent
  1026. * parent usecount set in pm_runtime_irq_safe().
  1027. *
  1028. * Note that the long term solution is to just modify the child device
  1029. * drivers to not set pm_runtime_irq_safe() and then this can be just
  1030. * dropped.
  1031. */
  1032. static void sysc_legacy_idle_quirk(struct sysc *ddata, struct device *child)
  1033. {
  1034. if (!ddata->legacy_mode)
  1035. return;
  1036. if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
  1037. dev_pm_domain_set(child, &sysc_child_pm_domain);
  1038. }
  1039. static int sysc_notifier_call(struct notifier_block *nb,
  1040. unsigned long event, void *device)
  1041. {
  1042. struct device *dev = device;
  1043. struct sysc *ddata;
  1044. int error;
  1045. ddata = sysc_child_to_parent(dev);
  1046. if (!ddata)
  1047. return NOTIFY_DONE;
  1048. switch (event) {
  1049. case BUS_NOTIFY_ADD_DEVICE:
  1050. error = sysc_child_add_clocks(ddata, dev);
  1051. if (error)
  1052. return error;
  1053. sysc_legacy_idle_quirk(ddata, dev);
  1054. break;
  1055. default:
  1056. break;
  1057. }
  1058. return NOTIFY_DONE;
  1059. }
  1060. static struct notifier_block sysc_nb = {
  1061. .notifier_call = sysc_notifier_call,
  1062. };
  1063. /* Device tree configured quirks */
  1064. struct sysc_dts_quirk {
  1065. const char *name;
  1066. u32 mask;
  1067. };
  1068. static const struct sysc_dts_quirk sysc_dts_quirks[] = {
  1069. { .name = "ti,no-idle-on-init",
  1070. .mask = SYSC_QUIRK_NO_IDLE_ON_INIT, },
  1071. { .name = "ti,no-reset-on-init",
  1072. .mask = SYSC_QUIRK_NO_RESET_ON_INIT, },
  1073. };
  1074. static void sysc_parse_dts_quirks(struct sysc *ddata, struct device_node *np,
  1075. bool is_child)
  1076. {
  1077. const struct property *prop;
  1078. int i, len;
  1079. for (i = 0; i < ARRAY_SIZE(sysc_dts_quirks); i++) {
  1080. const char *name = sysc_dts_quirks[i].name;
  1081. prop = of_get_property(np, name, &len);
  1082. if (!prop)
  1083. continue;
  1084. ddata->cfg.quirks |= sysc_dts_quirks[i].mask;
  1085. if (is_child) {
  1086. dev_warn(ddata->dev,
  1087. "dts flag should be at module level for %s\n",
  1088. name);
  1089. }
  1090. }
  1091. }
  1092. static int sysc_init_dts_quirks(struct sysc *ddata)
  1093. {
  1094. struct device_node *np = ddata->dev->of_node;
  1095. int error;
  1096. u32 val;
  1097. ddata->legacy_mode = of_get_property(np, "ti,hwmods", NULL);
  1098. sysc_parse_dts_quirks(ddata, np, false);
  1099. error = of_property_read_u32(np, "ti,sysc-delay-us", &val);
  1100. if (!error) {
  1101. if (val > 255) {
  1102. dev_warn(ddata->dev, "bad ti,sysc-delay-us: %i\n",
  1103. val);
  1104. }
  1105. ddata->cfg.srst_udelay = (u8)val;
  1106. }
  1107. return 0;
  1108. }
  1109. static void sysc_unprepare(struct sysc *ddata)
  1110. {
  1111. int i;
  1112. if (!ddata->clocks)
  1113. return;
  1114. for (i = 0; i < SYSC_MAX_CLOCKS; i++) {
  1115. if (!IS_ERR_OR_NULL(ddata->clocks[i]))
  1116. clk_unprepare(ddata->clocks[i]);
  1117. }
  1118. }
  1119. /*
  1120. * Common sysc register bits found on omap2, also known as type1
  1121. */
  1122. static const struct sysc_regbits sysc_regbits_omap2 = {
  1123. .dmadisable_shift = -ENODEV,
  1124. .midle_shift = 12,
  1125. .sidle_shift = 3,
  1126. .clkact_shift = 8,
  1127. .emufree_shift = 5,
  1128. .enwkup_shift = 2,
  1129. .srst_shift = 1,
  1130. .autoidle_shift = 0,
  1131. };
  1132. static const struct sysc_capabilities sysc_omap2 = {
  1133. .type = TI_SYSC_OMAP2,
  1134. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
  1135. SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
  1136. SYSC_OMAP2_AUTOIDLE,
  1137. .regbits = &sysc_regbits_omap2,
  1138. };
  1139. /* All omap2 and 3 timers, and timers 1, 2 & 10 on omap 4 and 5 */
  1140. static const struct sysc_capabilities sysc_omap2_timer = {
  1141. .type = TI_SYSC_OMAP2_TIMER,
  1142. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
  1143. SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
  1144. SYSC_OMAP2_AUTOIDLE,
  1145. .regbits = &sysc_regbits_omap2,
  1146. .mod_quirks = SYSC_QUIRK_USE_CLOCKACT,
  1147. };
  1148. /*
  1149. * SHAM2 (SHA1/MD5) sysc found on omap3, a variant of sysc_regbits_omap2
  1150. * with different sidle position
  1151. */
  1152. static const struct sysc_regbits sysc_regbits_omap3_sham = {
  1153. .dmadisable_shift = -ENODEV,
  1154. .midle_shift = -ENODEV,
  1155. .sidle_shift = 4,
  1156. .clkact_shift = -ENODEV,
  1157. .enwkup_shift = -ENODEV,
  1158. .srst_shift = 1,
  1159. .autoidle_shift = 0,
  1160. .emufree_shift = -ENODEV,
  1161. };
  1162. static const struct sysc_capabilities sysc_omap3_sham = {
  1163. .type = TI_SYSC_OMAP3_SHAM,
  1164. .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
  1165. .regbits = &sysc_regbits_omap3_sham,
  1166. };
  1167. /*
  1168. * AES register bits found on omap3 and later, a variant of
  1169. * sysc_regbits_omap2 with different sidle position
  1170. */
  1171. static const struct sysc_regbits sysc_regbits_omap3_aes = {
  1172. .dmadisable_shift = -ENODEV,
  1173. .midle_shift = -ENODEV,
  1174. .sidle_shift = 6,
  1175. .clkact_shift = -ENODEV,
  1176. .enwkup_shift = -ENODEV,
  1177. .srst_shift = 1,
  1178. .autoidle_shift = 0,
  1179. .emufree_shift = -ENODEV,
  1180. };
  1181. static const struct sysc_capabilities sysc_omap3_aes = {
  1182. .type = TI_SYSC_OMAP3_AES,
  1183. .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
  1184. .regbits = &sysc_regbits_omap3_aes,
  1185. };
  1186. /*
  1187. * Common sysc register bits found on omap4, also known as type2
  1188. */
  1189. static const struct sysc_regbits sysc_regbits_omap4 = {
  1190. .dmadisable_shift = 16,
  1191. .midle_shift = 4,
  1192. .sidle_shift = 2,
  1193. .clkact_shift = -ENODEV,
  1194. .enwkup_shift = -ENODEV,
  1195. .emufree_shift = 1,
  1196. .srst_shift = 0,
  1197. .autoidle_shift = -ENODEV,
  1198. };
  1199. static const struct sysc_capabilities sysc_omap4 = {
  1200. .type = TI_SYSC_OMAP4,
  1201. .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
  1202. SYSC_OMAP4_SOFTRESET,
  1203. .regbits = &sysc_regbits_omap4,
  1204. };
  1205. static const struct sysc_capabilities sysc_omap4_timer = {
  1206. .type = TI_SYSC_OMAP4_TIMER,
  1207. .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
  1208. SYSC_OMAP4_SOFTRESET,
  1209. .regbits = &sysc_regbits_omap4,
  1210. };
  1211. /*
  1212. * Common sysc register bits found on omap4, also known as type3
  1213. */
  1214. static const struct sysc_regbits sysc_regbits_omap4_simple = {
  1215. .dmadisable_shift = -ENODEV,
  1216. .midle_shift = 2,
  1217. .sidle_shift = 0,
  1218. .clkact_shift = -ENODEV,
  1219. .enwkup_shift = -ENODEV,
  1220. .srst_shift = -ENODEV,
  1221. .emufree_shift = -ENODEV,
  1222. .autoidle_shift = -ENODEV,
  1223. };
  1224. static const struct sysc_capabilities sysc_omap4_simple = {
  1225. .type = TI_SYSC_OMAP4_SIMPLE,
  1226. .regbits = &sysc_regbits_omap4_simple,
  1227. };
  1228. /*
  1229. * SmartReflex sysc found on omap34xx
  1230. */
  1231. static const struct sysc_regbits sysc_regbits_omap34xx_sr = {
  1232. .dmadisable_shift = -ENODEV,
  1233. .midle_shift = -ENODEV,
  1234. .sidle_shift = -ENODEV,
  1235. .clkact_shift = 20,
  1236. .enwkup_shift = -ENODEV,
  1237. .srst_shift = -ENODEV,
  1238. .emufree_shift = -ENODEV,
  1239. .autoidle_shift = -ENODEV,
  1240. };
  1241. static const struct sysc_capabilities sysc_34xx_sr = {
  1242. .type = TI_SYSC_OMAP34XX_SR,
  1243. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY,
  1244. .regbits = &sysc_regbits_omap34xx_sr,
  1245. .mod_quirks = SYSC_QUIRK_USE_CLOCKACT | SYSC_QUIRK_UNCACHED |
  1246. SYSC_QUIRK_LEGACY_IDLE,
  1247. };
  1248. /*
  1249. * SmartReflex sysc found on omap36xx and later
  1250. */
  1251. static const struct sysc_regbits sysc_regbits_omap36xx_sr = {
  1252. .dmadisable_shift = -ENODEV,
  1253. .midle_shift = -ENODEV,
  1254. .sidle_shift = 24,
  1255. .clkact_shift = -ENODEV,
  1256. .enwkup_shift = 26,
  1257. .srst_shift = -ENODEV,
  1258. .emufree_shift = -ENODEV,
  1259. .autoidle_shift = -ENODEV,
  1260. };
  1261. static const struct sysc_capabilities sysc_36xx_sr = {
  1262. .type = TI_SYSC_OMAP36XX_SR,
  1263. .sysc_mask = SYSC_OMAP3_SR_ENAWAKEUP,
  1264. .regbits = &sysc_regbits_omap36xx_sr,
  1265. .mod_quirks = SYSC_QUIRK_UNCACHED | SYSC_QUIRK_LEGACY_IDLE,
  1266. };
  1267. static const struct sysc_capabilities sysc_omap4_sr = {
  1268. .type = TI_SYSC_OMAP4_SR,
  1269. .regbits = &sysc_regbits_omap36xx_sr,
  1270. .mod_quirks = SYSC_QUIRK_LEGACY_IDLE,
  1271. };
  1272. /*
  1273. * McASP register bits found on omap4 and later
  1274. */
  1275. static const struct sysc_regbits sysc_regbits_omap4_mcasp = {
  1276. .dmadisable_shift = -ENODEV,
  1277. .midle_shift = -ENODEV,
  1278. .sidle_shift = 0,
  1279. .clkact_shift = -ENODEV,
  1280. .enwkup_shift = -ENODEV,
  1281. .srst_shift = -ENODEV,
  1282. .emufree_shift = -ENODEV,
  1283. .autoidle_shift = -ENODEV,
  1284. };
  1285. static const struct sysc_capabilities sysc_omap4_mcasp = {
  1286. .type = TI_SYSC_OMAP4_MCASP,
  1287. .regbits = &sysc_regbits_omap4_mcasp,
  1288. .mod_quirks = SYSC_QUIRK_OPT_CLKS_NEEDED,
  1289. };
  1290. /*
  1291. * McASP found on dra7 and later
  1292. */
  1293. static const struct sysc_capabilities sysc_dra7_mcasp = {
  1294. .type = TI_SYSC_OMAP4_SIMPLE,
  1295. .regbits = &sysc_regbits_omap4_simple,
  1296. .mod_quirks = SYSC_QUIRK_OPT_CLKS_NEEDED,
  1297. };
  1298. /*
  1299. * FS USB host found on omap4 and later
  1300. */
  1301. static const struct sysc_regbits sysc_regbits_omap4_usb_host_fs = {
  1302. .dmadisable_shift = -ENODEV,
  1303. .midle_shift = -ENODEV,
  1304. .sidle_shift = 24,
  1305. .clkact_shift = -ENODEV,
  1306. .enwkup_shift = 26,
  1307. .srst_shift = -ENODEV,
  1308. .emufree_shift = -ENODEV,
  1309. .autoidle_shift = -ENODEV,
  1310. };
  1311. static const struct sysc_capabilities sysc_omap4_usb_host_fs = {
  1312. .type = TI_SYSC_OMAP4_USB_HOST_FS,
  1313. .sysc_mask = SYSC_OMAP2_ENAWAKEUP,
  1314. .regbits = &sysc_regbits_omap4_usb_host_fs,
  1315. };
  1316. static const struct sysc_regbits sysc_regbits_dra7_mcan = {
  1317. .dmadisable_shift = -ENODEV,
  1318. .midle_shift = -ENODEV,
  1319. .sidle_shift = -ENODEV,
  1320. .clkact_shift = -ENODEV,
  1321. .enwkup_shift = 4,
  1322. .srst_shift = 0,
  1323. .emufree_shift = -ENODEV,
  1324. .autoidle_shift = -ENODEV,
  1325. };
  1326. static const struct sysc_capabilities sysc_dra7_mcan = {
  1327. .type = TI_SYSC_DRA7_MCAN,
  1328. .sysc_mask = SYSC_DRA7_MCAN_ENAWAKEUP | SYSC_OMAP4_SOFTRESET,
  1329. .regbits = &sysc_regbits_dra7_mcan,
  1330. };
  1331. static int sysc_init_pdata(struct sysc *ddata)
  1332. {
  1333. struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
  1334. struct ti_sysc_module_data mdata;
  1335. int error = 0;
  1336. if (!pdata || !ddata->legacy_mode)
  1337. return 0;
  1338. mdata.name = ddata->legacy_mode;
  1339. mdata.module_pa = ddata->module_pa;
  1340. mdata.module_size = ddata->module_size;
  1341. mdata.offsets = ddata->offsets;
  1342. mdata.nr_offsets = SYSC_MAX_REGS;
  1343. mdata.cap = ddata->cap;
  1344. mdata.cfg = &ddata->cfg;
  1345. if (!pdata->init_module)
  1346. return -ENODEV;
  1347. error = pdata->init_module(ddata->dev, &mdata, &ddata->cookie);
  1348. if (error == -EEXIST)
  1349. error = 0;
  1350. return error;
  1351. }
  1352. static int sysc_init_match(struct sysc *ddata)
  1353. {
  1354. const struct sysc_capabilities *cap;
  1355. cap = of_device_get_match_data(ddata->dev);
  1356. if (!cap)
  1357. return -EINVAL;
  1358. ddata->cap = cap;
  1359. if (ddata->cap)
  1360. ddata->cfg.quirks |= ddata->cap->mod_quirks;
  1361. return 0;
  1362. }
  1363. static void ti_sysc_idle(struct work_struct *work)
  1364. {
  1365. struct sysc *ddata;
  1366. ddata = container_of(work, struct sysc, idle_work.work);
  1367. if (pm_runtime_active(ddata->dev))
  1368. pm_runtime_put_sync(ddata->dev);
  1369. }
  1370. static const struct of_device_id sysc_match_table[] = {
  1371. { .compatible = "simple-bus", },
  1372. { /* sentinel */ },
  1373. };
  1374. static int sysc_probe(struct platform_device *pdev)
  1375. {
  1376. struct ti_sysc_platform_data *pdata = dev_get_platdata(&pdev->dev);
  1377. struct sysc *ddata;
  1378. int error;
  1379. ddata = devm_kzalloc(&pdev->dev, sizeof(*ddata), GFP_KERNEL);
  1380. if (!ddata)
  1381. return -ENOMEM;
  1382. ddata->dev = &pdev->dev;
  1383. platform_set_drvdata(pdev, ddata);
  1384. error = sysc_init_match(ddata);
  1385. if (error)
  1386. return error;
  1387. error = sysc_init_dts_quirks(ddata);
  1388. if (error)
  1389. return error;
  1390. error = sysc_get_clocks(ddata);
  1391. if (error)
  1392. return error;
  1393. error = sysc_map_and_check_registers(ddata);
  1394. if (error)
  1395. return error;
  1396. error = sysc_init_sysc_mask(ddata);
  1397. if (error)
  1398. return error;
  1399. error = sysc_init_idlemodes(ddata);
  1400. if (error)
  1401. return error;
  1402. error = sysc_init_syss_mask(ddata);
  1403. if (error)
  1404. return error;
  1405. error = sysc_init_pdata(ddata);
  1406. if (error)
  1407. return error;
  1408. error = sysc_init_resets(ddata);
  1409. if (error)
  1410. goto unprepare;
  1411. pm_runtime_enable(ddata->dev);
  1412. error = sysc_init_module(ddata);
  1413. if (error)
  1414. goto unprepare;
  1415. error = pm_runtime_get_sync(ddata->dev);
  1416. if (error < 0) {
  1417. pm_runtime_put_noidle(ddata->dev);
  1418. pm_runtime_disable(ddata->dev);
  1419. goto unprepare;
  1420. }
  1421. sysc_show_registers(ddata);
  1422. ddata->dev->type = &sysc_device_type;
  1423. error = of_platform_populate(ddata->dev->of_node, sysc_match_table,
  1424. pdata ? pdata->auxdata : NULL,
  1425. ddata->dev);
  1426. if (error)
  1427. goto err;
  1428. INIT_DELAYED_WORK(&ddata->idle_work, ti_sysc_idle);
  1429. /* At least earlycon won't survive without deferred idle */
  1430. if (ddata->cfg.quirks & (SYSC_QUIRK_NO_IDLE_ON_INIT |
  1431. SYSC_QUIRK_NO_RESET_ON_INIT)) {
  1432. schedule_delayed_work(&ddata->idle_work, 3000);
  1433. } else {
  1434. pm_runtime_put(&pdev->dev);
  1435. }
  1436. if (!of_get_available_child_count(ddata->dev->of_node))
  1437. reset_control_assert(ddata->rsts);
  1438. return 0;
  1439. err:
  1440. pm_runtime_put_sync(&pdev->dev);
  1441. pm_runtime_disable(&pdev->dev);
  1442. unprepare:
  1443. sysc_unprepare(ddata);
  1444. return error;
  1445. }
  1446. static int sysc_remove(struct platform_device *pdev)
  1447. {
  1448. struct sysc *ddata = platform_get_drvdata(pdev);
  1449. int error;
  1450. cancel_delayed_work_sync(&ddata->idle_work);
  1451. error = pm_runtime_get_sync(ddata->dev);
  1452. if (error < 0) {
  1453. pm_runtime_put_noidle(ddata->dev);
  1454. pm_runtime_disable(ddata->dev);
  1455. goto unprepare;
  1456. }
  1457. of_platform_depopulate(&pdev->dev);
  1458. pm_runtime_put_sync(&pdev->dev);
  1459. pm_runtime_disable(&pdev->dev);
  1460. if (!reset_control_status(ddata->rsts))
  1461. reset_control_assert(ddata->rsts);
  1462. unprepare:
  1463. sysc_unprepare(ddata);
  1464. return 0;
  1465. }
  1466. static const struct of_device_id sysc_match[] = {
  1467. { .compatible = "ti,sysc-omap2", .data = &sysc_omap2, },
  1468. { .compatible = "ti,sysc-omap2-timer", .data = &sysc_omap2_timer, },
  1469. { .compatible = "ti,sysc-omap4", .data = &sysc_omap4, },
  1470. { .compatible = "ti,sysc-omap4-timer", .data = &sysc_omap4_timer, },
  1471. { .compatible = "ti,sysc-omap4-simple", .data = &sysc_omap4_simple, },
  1472. { .compatible = "ti,sysc-omap3430-sr", .data = &sysc_34xx_sr, },
  1473. { .compatible = "ti,sysc-omap3630-sr", .data = &sysc_36xx_sr, },
  1474. { .compatible = "ti,sysc-omap4-sr", .data = &sysc_omap4_sr, },
  1475. { .compatible = "ti,sysc-omap3-sham", .data = &sysc_omap3_sham, },
  1476. { .compatible = "ti,sysc-omap-aes", .data = &sysc_omap3_aes, },
  1477. { .compatible = "ti,sysc-mcasp", .data = &sysc_omap4_mcasp, },
  1478. { .compatible = "ti,sysc-dra7-mcasp", .data = &sysc_dra7_mcasp, },
  1479. { .compatible = "ti,sysc-usb-host-fs",
  1480. .data = &sysc_omap4_usb_host_fs, },
  1481. { .compatible = "ti,sysc-dra7-mcan", .data = &sysc_dra7_mcan, },
  1482. { },
  1483. };
  1484. MODULE_DEVICE_TABLE(of, sysc_match);
  1485. static struct platform_driver sysc_driver = {
  1486. .probe = sysc_probe,
  1487. .remove = sysc_remove,
  1488. .driver = {
  1489. .name = "ti-sysc",
  1490. .of_match_table = sysc_match,
  1491. .pm = &sysc_pm_ops,
  1492. },
  1493. };
  1494. static int __init sysc_init(void)
  1495. {
  1496. bus_register_notifier(&platform_bus_type, &sysc_nb);
  1497. return platform_driver_register(&sysc_driver);
  1498. }
  1499. module_init(sysc_init);
  1500. static void __exit sysc_exit(void)
  1501. {
  1502. bus_unregister_notifier(&platform_bus_type, &sysc_nb);
  1503. platform_driver_unregister(&sysc_driver);
  1504. }
  1505. module_exit(sysc_exit);
  1506. MODULE_DESCRIPTION("TI sysc interconnect target driver");
  1507. MODULE_LICENSE("GPL v2");