i2c-imx-lpi2c.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * This is i.MX low power i2c controller driver.
  4. *
  5. * Copyright 2016 Freescale Semiconductor, Inc.
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/completion.h>
  9. #include <linux/delay.h>
  10. #include <linux/err.h>
  11. #include <linux/errno.h>
  12. #include <linux/i2c.h>
  13. #include <linux/init.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/io.h>
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pinctrl/consumer.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/sched.h>
  24. #include <linux/slab.h>
  25. #define DRIVER_NAME "imx-lpi2c"
  26. #define LPI2C_PARAM 0x04 /* i2c RX/TX FIFO size */
  27. #define LPI2C_MCR 0x10 /* i2c contrl register */
  28. #define LPI2C_MSR 0x14 /* i2c status register */
  29. #define LPI2C_MIER 0x18 /* i2c interrupt enable */
  30. #define LPI2C_MCFGR0 0x20 /* i2c master configuration */
  31. #define LPI2C_MCFGR1 0x24 /* i2c master configuration */
  32. #define LPI2C_MCFGR2 0x28 /* i2c master configuration */
  33. #define LPI2C_MCFGR3 0x2C /* i2c master configuration */
  34. #define LPI2C_MCCR0 0x48 /* i2c master clk configuration */
  35. #define LPI2C_MCCR1 0x50 /* i2c master clk configuration */
  36. #define LPI2C_MFCR 0x58 /* i2c master FIFO control */
  37. #define LPI2C_MFSR 0x5C /* i2c master FIFO status */
  38. #define LPI2C_MTDR 0x60 /* i2c master TX data register */
  39. #define LPI2C_MRDR 0x70 /* i2c master RX data register */
  40. /* i2c command */
  41. #define TRAN_DATA 0X00
  42. #define RECV_DATA 0X01
  43. #define GEN_STOP 0X02
  44. #define RECV_DISCARD 0X03
  45. #define GEN_START 0X04
  46. #define START_NACK 0X05
  47. #define START_HIGH 0X06
  48. #define START_HIGH_NACK 0X07
  49. #define MCR_MEN BIT(0)
  50. #define MCR_RST BIT(1)
  51. #define MCR_DOZEN BIT(2)
  52. #define MCR_DBGEN BIT(3)
  53. #define MCR_RTF BIT(8)
  54. #define MCR_RRF BIT(9)
  55. #define MSR_TDF BIT(0)
  56. #define MSR_RDF BIT(1)
  57. #define MSR_SDF BIT(9)
  58. #define MSR_NDF BIT(10)
  59. #define MSR_ALF BIT(11)
  60. #define MSR_MBF BIT(24)
  61. #define MSR_BBF BIT(25)
  62. #define MIER_TDIE BIT(0)
  63. #define MIER_RDIE BIT(1)
  64. #define MIER_SDIE BIT(9)
  65. #define MIER_NDIE BIT(10)
  66. #define MCFGR1_AUTOSTOP BIT(8)
  67. #define MCFGR1_IGNACK BIT(9)
  68. #define MRDR_RXEMPTY BIT(14)
  69. #define I2C_CLK_RATIO 2
  70. #define CHUNK_DATA 256
  71. #define LPI2C_DEFAULT_RATE 100000
  72. #define STARDARD_MAX_BITRATE 400000
  73. #define FAST_MAX_BITRATE 1000000
  74. #define FAST_PLUS_MAX_BITRATE 3400000
  75. #define HIGHSPEED_MAX_BITRATE 5000000
  76. #define I2C_PM_TIMEOUT 10 /* ms */
  77. enum lpi2c_imx_mode {
  78. STANDARD, /* 100+Kbps */
  79. FAST, /* 400+Kbps */
  80. FAST_PLUS, /* 1.0+Mbps */
  81. HS, /* 3.4+Mbps */
  82. ULTRA_FAST, /* 5.0+Mbps */
  83. };
  84. enum lpi2c_imx_pincfg {
  85. TWO_PIN_OD,
  86. TWO_PIN_OO,
  87. TWO_PIN_PP,
  88. FOUR_PIN_PP,
  89. };
  90. struct lpi2c_imx_struct {
  91. struct i2c_adapter adapter;
  92. struct clk *clk;
  93. void __iomem *base;
  94. __u8 *rx_buf;
  95. __u8 *tx_buf;
  96. struct completion complete;
  97. unsigned int msglen;
  98. unsigned int delivered;
  99. unsigned int block_data;
  100. unsigned int bitrate;
  101. unsigned int txfifosize;
  102. unsigned int rxfifosize;
  103. enum lpi2c_imx_mode mode;
  104. };
  105. static void lpi2c_imx_intctrl(struct lpi2c_imx_struct *lpi2c_imx,
  106. unsigned int enable)
  107. {
  108. writel(enable, lpi2c_imx->base + LPI2C_MIER);
  109. }
  110. static int lpi2c_imx_bus_busy(struct lpi2c_imx_struct *lpi2c_imx)
  111. {
  112. unsigned long orig_jiffies = jiffies;
  113. unsigned int temp;
  114. while (1) {
  115. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  116. /* check for arbitration lost, clear if set */
  117. if (temp & MSR_ALF) {
  118. writel(temp, lpi2c_imx->base + LPI2C_MSR);
  119. return -EAGAIN;
  120. }
  121. if (temp & (MSR_BBF | MSR_MBF))
  122. break;
  123. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  124. dev_dbg(&lpi2c_imx->adapter.dev, "bus not work\n");
  125. return -ETIMEDOUT;
  126. }
  127. schedule();
  128. }
  129. return 0;
  130. }
  131. static void lpi2c_imx_set_mode(struct lpi2c_imx_struct *lpi2c_imx)
  132. {
  133. unsigned int bitrate = lpi2c_imx->bitrate;
  134. enum lpi2c_imx_mode mode;
  135. if (bitrate < STARDARD_MAX_BITRATE)
  136. mode = STANDARD;
  137. else if (bitrate < FAST_MAX_BITRATE)
  138. mode = FAST;
  139. else if (bitrate < FAST_PLUS_MAX_BITRATE)
  140. mode = FAST_PLUS;
  141. else if (bitrate < HIGHSPEED_MAX_BITRATE)
  142. mode = HS;
  143. else
  144. mode = ULTRA_FAST;
  145. lpi2c_imx->mode = mode;
  146. }
  147. static int lpi2c_imx_start(struct lpi2c_imx_struct *lpi2c_imx,
  148. struct i2c_msg *msgs)
  149. {
  150. unsigned int temp;
  151. temp = readl(lpi2c_imx->base + LPI2C_MCR);
  152. temp |= MCR_RRF | MCR_RTF;
  153. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  154. writel(0x7f00, lpi2c_imx->base + LPI2C_MSR);
  155. temp = i2c_8bit_addr_from_msg(msgs) | (GEN_START << 8);
  156. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  157. return lpi2c_imx_bus_busy(lpi2c_imx);
  158. }
  159. static void lpi2c_imx_stop(struct lpi2c_imx_struct *lpi2c_imx)
  160. {
  161. unsigned long orig_jiffies = jiffies;
  162. unsigned int temp;
  163. writel(GEN_STOP << 8, lpi2c_imx->base + LPI2C_MTDR);
  164. do {
  165. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  166. if (temp & MSR_SDF)
  167. break;
  168. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  169. dev_dbg(&lpi2c_imx->adapter.dev, "stop timeout\n");
  170. break;
  171. }
  172. schedule();
  173. } while (1);
  174. }
  175. /* CLKLO = I2C_CLK_RATIO * CLKHI, SETHOLD = CLKHI, DATAVD = CLKHI/2 */
  176. static int lpi2c_imx_config(struct lpi2c_imx_struct *lpi2c_imx)
  177. {
  178. u8 prescale, filt, sethold, clkhi, clklo, datavd;
  179. unsigned int clk_rate, clk_cycle;
  180. enum lpi2c_imx_pincfg pincfg;
  181. unsigned int temp;
  182. lpi2c_imx_set_mode(lpi2c_imx);
  183. clk_rate = clk_get_rate(lpi2c_imx->clk);
  184. if (lpi2c_imx->mode == HS || lpi2c_imx->mode == ULTRA_FAST)
  185. filt = 0;
  186. else
  187. filt = 2;
  188. for (prescale = 0; prescale <= 7; prescale++) {
  189. clk_cycle = clk_rate / ((1 << prescale) * lpi2c_imx->bitrate)
  190. - 3 - (filt >> 1);
  191. clkhi = (clk_cycle + I2C_CLK_RATIO) / (I2C_CLK_RATIO + 1);
  192. clklo = clk_cycle - clkhi;
  193. if (clklo < 64)
  194. break;
  195. }
  196. if (prescale > 7)
  197. return -EINVAL;
  198. /* set MCFGR1: PINCFG, PRESCALE, IGNACK */
  199. if (lpi2c_imx->mode == ULTRA_FAST)
  200. pincfg = TWO_PIN_OO;
  201. else
  202. pincfg = TWO_PIN_OD;
  203. temp = prescale | pincfg << 24;
  204. if (lpi2c_imx->mode == ULTRA_FAST)
  205. temp |= MCFGR1_IGNACK;
  206. writel(temp, lpi2c_imx->base + LPI2C_MCFGR1);
  207. /* set MCFGR2: FILTSDA, FILTSCL */
  208. temp = (filt << 16) | (filt << 24);
  209. writel(temp, lpi2c_imx->base + LPI2C_MCFGR2);
  210. /* set MCCR: DATAVD, SETHOLD, CLKHI, CLKLO */
  211. sethold = clkhi;
  212. datavd = clkhi >> 1;
  213. temp = datavd << 24 | sethold << 16 | clkhi << 8 | clklo;
  214. if (lpi2c_imx->mode == HS)
  215. writel(temp, lpi2c_imx->base + LPI2C_MCCR1);
  216. else
  217. writel(temp, lpi2c_imx->base + LPI2C_MCCR0);
  218. return 0;
  219. }
  220. static int lpi2c_imx_master_enable(struct lpi2c_imx_struct *lpi2c_imx)
  221. {
  222. unsigned int temp;
  223. int ret;
  224. ret = pm_runtime_get_sync(lpi2c_imx->adapter.dev.parent);
  225. if (ret < 0)
  226. return ret;
  227. temp = MCR_RST;
  228. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  229. writel(0, lpi2c_imx->base + LPI2C_MCR);
  230. ret = lpi2c_imx_config(lpi2c_imx);
  231. if (ret)
  232. goto rpm_put;
  233. temp = readl(lpi2c_imx->base + LPI2C_MCR);
  234. temp |= MCR_MEN;
  235. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  236. return 0;
  237. rpm_put:
  238. pm_runtime_mark_last_busy(lpi2c_imx->adapter.dev.parent);
  239. pm_runtime_put_autosuspend(lpi2c_imx->adapter.dev.parent);
  240. return ret;
  241. }
  242. static int lpi2c_imx_master_disable(struct lpi2c_imx_struct *lpi2c_imx)
  243. {
  244. u32 temp;
  245. temp = readl(lpi2c_imx->base + LPI2C_MCR);
  246. temp &= ~MCR_MEN;
  247. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  248. pm_runtime_mark_last_busy(lpi2c_imx->adapter.dev.parent);
  249. pm_runtime_put_autosuspend(lpi2c_imx->adapter.dev.parent);
  250. return 0;
  251. }
  252. static int lpi2c_imx_msg_complete(struct lpi2c_imx_struct *lpi2c_imx)
  253. {
  254. unsigned long timeout;
  255. timeout = wait_for_completion_timeout(&lpi2c_imx->complete, HZ);
  256. return timeout ? 0 : -ETIMEDOUT;
  257. }
  258. static int lpi2c_imx_txfifo_empty(struct lpi2c_imx_struct *lpi2c_imx)
  259. {
  260. unsigned long orig_jiffies = jiffies;
  261. u32 txcnt;
  262. do {
  263. txcnt = readl(lpi2c_imx->base + LPI2C_MFSR) & 0xff;
  264. if (readl(lpi2c_imx->base + LPI2C_MSR) & MSR_NDF) {
  265. dev_dbg(&lpi2c_imx->adapter.dev, "NDF detected\n");
  266. return -EIO;
  267. }
  268. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  269. dev_dbg(&lpi2c_imx->adapter.dev, "txfifo empty timeout\n");
  270. return -ETIMEDOUT;
  271. }
  272. schedule();
  273. } while (txcnt);
  274. return 0;
  275. }
  276. static void lpi2c_imx_set_tx_watermark(struct lpi2c_imx_struct *lpi2c_imx)
  277. {
  278. writel(lpi2c_imx->txfifosize >> 1, lpi2c_imx->base + LPI2C_MFCR);
  279. }
  280. static void lpi2c_imx_set_rx_watermark(struct lpi2c_imx_struct *lpi2c_imx)
  281. {
  282. unsigned int temp, remaining;
  283. remaining = lpi2c_imx->msglen - lpi2c_imx->delivered;
  284. if (remaining > (lpi2c_imx->rxfifosize >> 1))
  285. temp = lpi2c_imx->rxfifosize >> 1;
  286. else
  287. temp = 0;
  288. writel(temp << 16, lpi2c_imx->base + LPI2C_MFCR);
  289. }
  290. static void lpi2c_imx_write_txfifo(struct lpi2c_imx_struct *lpi2c_imx)
  291. {
  292. unsigned int data, txcnt;
  293. txcnt = readl(lpi2c_imx->base + LPI2C_MFSR) & 0xff;
  294. while (txcnt < lpi2c_imx->txfifosize) {
  295. if (lpi2c_imx->delivered == lpi2c_imx->msglen)
  296. break;
  297. data = lpi2c_imx->tx_buf[lpi2c_imx->delivered++];
  298. writel(data, lpi2c_imx->base + LPI2C_MTDR);
  299. txcnt++;
  300. }
  301. if (lpi2c_imx->delivered < lpi2c_imx->msglen)
  302. lpi2c_imx_intctrl(lpi2c_imx, MIER_TDIE | MIER_NDIE);
  303. else
  304. complete(&lpi2c_imx->complete);
  305. }
  306. static void lpi2c_imx_read_rxfifo(struct lpi2c_imx_struct *lpi2c_imx)
  307. {
  308. unsigned int blocklen, remaining;
  309. unsigned int temp, data;
  310. do {
  311. data = readl(lpi2c_imx->base + LPI2C_MRDR);
  312. if (data & MRDR_RXEMPTY)
  313. break;
  314. lpi2c_imx->rx_buf[lpi2c_imx->delivered++] = data & 0xff;
  315. } while (1);
  316. /*
  317. * First byte is the length of remaining packet in the SMBus block
  318. * data read. Add it to msgs->len.
  319. */
  320. if (lpi2c_imx->block_data) {
  321. blocklen = lpi2c_imx->rx_buf[0];
  322. lpi2c_imx->msglen += blocklen;
  323. }
  324. remaining = lpi2c_imx->msglen - lpi2c_imx->delivered;
  325. if (!remaining) {
  326. complete(&lpi2c_imx->complete);
  327. return;
  328. }
  329. /* not finished, still waiting for rx data */
  330. lpi2c_imx_set_rx_watermark(lpi2c_imx);
  331. /* multiple receive commands */
  332. if (lpi2c_imx->block_data) {
  333. lpi2c_imx->block_data = 0;
  334. temp = remaining;
  335. temp |= (RECV_DATA << 8);
  336. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  337. } else if (!(lpi2c_imx->delivered & 0xff)) {
  338. temp = (remaining > CHUNK_DATA ? CHUNK_DATA : remaining) - 1;
  339. temp |= (RECV_DATA << 8);
  340. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  341. }
  342. lpi2c_imx_intctrl(lpi2c_imx, MIER_RDIE);
  343. }
  344. static void lpi2c_imx_write(struct lpi2c_imx_struct *lpi2c_imx,
  345. struct i2c_msg *msgs)
  346. {
  347. lpi2c_imx->tx_buf = msgs->buf;
  348. lpi2c_imx_set_tx_watermark(lpi2c_imx);
  349. lpi2c_imx_write_txfifo(lpi2c_imx);
  350. }
  351. static void lpi2c_imx_read(struct lpi2c_imx_struct *lpi2c_imx,
  352. struct i2c_msg *msgs)
  353. {
  354. unsigned int temp;
  355. lpi2c_imx->rx_buf = msgs->buf;
  356. lpi2c_imx->block_data = msgs->flags & I2C_M_RECV_LEN;
  357. lpi2c_imx_set_rx_watermark(lpi2c_imx);
  358. temp = msgs->len > CHUNK_DATA ? CHUNK_DATA - 1 : msgs->len - 1;
  359. temp |= (RECV_DATA << 8);
  360. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  361. lpi2c_imx_intctrl(lpi2c_imx, MIER_RDIE | MIER_NDIE);
  362. }
  363. static int lpi2c_imx_xfer(struct i2c_adapter *adapter,
  364. struct i2c_msg *msgs, int num)
  365. {
  366. struct lpi2c_imx_struct *lpi2c_imx = i2c_get_adapdata(adapter);
  367. unsigned int temp;
  368. int i, result;
  369. result = lpi2c_imx_master_enable(lpi2c_imx);
  370. if (result)
  371. return result;
  372. for (i = 0; i < num; i++) {
  373. result = lpi2c_imx_start(lpi2c_imx, &msgs[i]);
  374. if (result)
  375. goto disable;
  376. /* quick smbus */
  377. if (num == 1 && msgs[0].len == 0)
  378. goto stop;
  379. lpi2c_imx->delivered = 0;
  380. lpi2c_imx->msglen = msgs[i].len;
  381. init_completion(&lpi2c_imx->complete);
  382. if (msgs[i].flags & I2C_M_RD)
  383. lpi2c_imx_read(lpi2c_imx, &msgs[i]);
  384. else
  385. lpi2c_imx_write(lpi2c_imx, &msgs[i]);
  386. result = lpi2c_imx_msg_complete(lpi2c_imx);
  387. if (result)
  388. goto stop;
  389. if (!(msgs[i].flags & I2C_M_RD)) {
  390. result = lpi2c_imx_txfifo_empty(lpi2c_imx);
  391. if (result)
  392. goto stop;
  393. }
  394. }
  395. stop:
  396. lpi2c_imx_stop(lpi2c_imx);
  397. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  398. if ((temp & MSR_NDF) && !result)
  399. result = -EIO;
  400. disable:
  401. lpi2c_imx_master_disable(lpi2c_imx);
  402. dev_dbg(&lpi2c_imx->adapter.dev, "<%s> exit with: %s: %d\n", __func__,
  403. (result < 0) ? "error" : "success msg",
  404. (result < 0) ? result : num);
  405. return (result < 0) ? result : num;
  406. }
  407. static irqreturn_t lpi2c_imx_isr(int irq, void *dev_id)
  408. {
  409. struct lpi2c_imx_struct *lpi2c_imx = dev_id;
  410. unsigned int temp;
  411. lpi2c_imx_intctrl(lpi2c_imx, 0);
  412. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  413. if (temp & MSR_RDF)
  414. lpi2c_imx_read_rxfifo(lpi2c_imx);
  415. if (temp & MSR_TDF)
  416. lpi2c_imx_write_txfifo(lpi2c_imx);
  417. if (temp & MSR_NDF)
  418. complete(&lpi2c_imx->complete);
  419. return IRQ_HANDLED;
  420. }
  421. static u32 lpi2c_imx_func(struct i2c_adapter *adapter)
  422. {
  423. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  424. I2C_FUNC_SMBUS_READ_BLOCK_DATA;
  425. }
  426. static const struct i2c_algorithm lpi2c_imx_algo = {
  427. .master_xfer = lpi2c_imx_xfer,
  428. .functionality = lpi2c_imx_func,
  429. };
  430. static const struct of_device_id lpi2c_imx_of_match[] = {
  431. { .compatible = "fsl,imx7ulp-lpi2c" },
  432. { },
  433. };
  434. MODULE_DEVICE_TABLE(of, lpi2c_imx_of_match);
  435. static int lpi2c_imx_probe(struct platform_device *pdev)
  436. {
  437. struct lpi2c_imx_struct *lpi2c_imx;
  438. struct resource *res;
  439. unsigned int temp;
  440. int irq, ret;
  441. lpi2c_imx = devm_kzalloc(&pdev->dev, sizeof(*lpi2c_imx), GFP_KERNEL);
  442. if (!lpi2c_imx)
  443. return -ENOMEM;
  444. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  445. lpi2c_imx->base = devm_ioremap_resource(&pdev->dev, res);
  446. if (IS_ERR(lpi2c_imx->base))
  447. return PTR_ERR(lpi2c_imx->base);
  448. irq = platform_get_irq(pdev, 0);
  449. if (irq < 0) {
  450. dev_err(&pdev->dev, "can't get irq number\n");
  451. return irq;
  452. }
  453. lpi2c_imx->adapter.owner = THIS_MODULE;
  454. lpi2c_imx->adapter.algo = &lpi2c_imx_algo;
  455. lpi2c_imx->adapter.dev.parent = &pdev->dev;
  456. lpi2c_imx->adapter.dev.of_node = pdev->dev.of_node;
  457. strlcpy(lpi2c_imx->adapter.name, pdev->name,
  458. sizeof(lpi2c_imx->adapter.name));
  459. lpi2c_imx->clk = devm_clk_get(&pdev->dev, NULL);
  460. if (IS_ERR(lpi2c_imx->clk)) {
  461. dev_err(&pdev->dev, "can't get I2C peripheral clock\n");
  462. return PTR_ERR(lpi2c_imx->clk);
  463. }
  464. ret = of_property_read_u32(pdev->dev.of_node,
  465. "clock-frequency", &lpi2c_imx->bitrate);
  466. if (ret)
  467. lpi2c_imx->bitrate = LPI2C_DEFAULT_RATE;
  468. ret = devm_request_irq(&pdev->dev, irq, lpi2c_imx_isr, 0,
  469. pdev->name, lpi2c_imx);
  470. if (ret) {
  471. dev_err(&pdev->dev, "can't claim irq %d\n", irq);
  472. return ret;
  473. }
  474. i2c_set_adapdata(&lpi2c_imx->adapter, lpi2c_imx);
  475. platform_set_drvdata(pdev, lpi2c_imx);
  476. ret = clk_prepare_enable(lpi2c_imx->clk);
  477. if (ret) {
  478. dev_err(&pdev->dev, "clk enable failed %d\n", ret);
  479. return ret;
  480. }
  481. pm_runtime_set_autosuspend_delay(&pdev->dev, I2C_PM_TIMEOUT);
  482. pm_runtime_use_autosuspend(&pdev->dev);
  483. pm_runtime_get_noresume(&pdev->dev);
  484. pm_runtime_set_active(&pdev->dev);
  485. pm_runtime_enable(&pdev->dev);
  486. temp = readl(lpi2c_imx->base + LPI2C_PARAM);
  487. lpi2c_imx->txfifosize = 1 << (temp & 0x0f);
  488. lpi2c_imx->rxfifosize = 1 << ((temp >> 8) & 0x0f);
  489. ret = i2c_add_adapter(&lpi2c_imx->adapter);
  490. if (ret)
  491. goto rpm_disable;
  492. pm_runtime_mark_last_busy(&pdev->dev);
  493. pm_runtime_put_autosuspend(&pdev->dev);
  494. dev_info(&lpi2c_imx->adapter.dev, "LPI2C adapter registered\n");
  495. return 0;
  496. rpm_disable:
  497. pm_runtime_put(&pdev->dev);
  498. pm_runtime_disable(&pdev->dev);
  499. pm_runtime_dont_use_autosuspend(&pdev->dev);
  500. return ret;
  501. }
  502. static int lpi2c_imx_remove(struct platform_device *pdev)
  503. {
  504. struct lpi2c_imx_struct *lpi2c_imx = platform_get_drvdata(pdev);
  505. i2c_del_adapter(&lpi2c_imx->adapter);
  506. pm_runtime_disable(&pdev->dev);
  507. pm_runtime_dont_use_autosuspend(&pdev->dev);
  508. return 0;
  509. }
  510. #ifdef CONFIG_PM_SLEEP
  511. static int lpi2c_runtime_suspend(struct device *dev)
  512. {
  513. struct lpi2c_imx_struct *lpi2c_imx = dev_get_drvdata(dev);
  514. clk_disable_unprepare(lpi2c_imx->clk);
  515. pinctrl_pm_select_sleep_state(dev);
  516. return 0;
  517. }
  518. static int lpi2c_runtime_resume(struct device *dev)
  519. {
  520. struct lpi2c_imx_struct *lpi2c_imx = dev_get_drvdata(dev);
  521. int ret;
  522. pinctrl_pm_select_default_state(dev);
  523. ret = clk_prepare_enable(lpi2c_imx->clk);
  524. if (ret) {
  525. dev_err(dev, "failed to enable I2C clock, ret=%d\n", ret);
  526. return ret;
  527. }
  528. return 0;
  529. }
  530. static const struct dev_pm_ops lpi2c_pm_ops = {
  531. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  532. pm_runtime_force_resume)
  533. SET_RUNTIME_PM_OPS(lpi2c_runtime_suspend,
  534. lpi2c_runtime_resume, NULL)
  535. };
  536. #define IMX_LPI2C_PM (&lpi2c_pm_ops)
  537. #else
  538. #define IMX_LPI2C_PM NULL
  539. #endif
  540. static struct platform_driver lpi2c_imx_driver = {
  541. .probe = lpi2c_imx_probe,
  542. .remove = lpi2c_imx_remove,
  543. .driver = {
  544. .name = DRIVER_NAME,
  545. .of_match_table = lpi2c_imx_of_match,
  546. .pm = IMX_LPI2C_PM,
  547. },
  548. };
  549. module_platform_driver(lpi2c_imx_driver);
  550. MODULE_AUTHOR("Gao Pan <pandy.gao@nxp.com>");
  551. MODULE_DESCRIPTION("I2C adapter driver for LPI2C bus");
  552. MODULE_LICENSE("GPL");