i2c-mlxcpld.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /*
  2. * Copyright (c) 2016 Mellanox Technologies. All rights reserved.
  3. * Copyright (c) 2016 Michael Shych <michaels@mellanox.com>
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions are met:
  7. *
  8. * 1. Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * 2. Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * 3. Neither the names of the copyright holders nor the names of its
  14. * contributors may be used to endorse or promote products derived from
  15. * this software without specific prior written permission.
  16. *
  17. * Alternatively, this software may be distributed under the terms of the
  18. * GNU General Public License ("GPL") version 2 as published by the Free
  19. * Software Foundation.
  20. *
  21. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  22. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  23. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  24. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  25. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  26. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  27. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  28. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  29. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  30. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  31. * POSSIBILITY OF SUCH DAMAGE.
  32. */
  33. #include <linux/delay.h>
  34. #include <linux/i2c.h>
  35. #include <linux/init.h>
  36. #include <linux/io.h>
  37. #include <linux/kernel.h>
  38. #include <linux/module.h>
  39. #include <linux/platform_device.h>
  40. /* General defines */
  41. #define MLXPLAT_CPLD_LPC_I2C_BASE_ADDR 0x2000
  42. #define MLXCPLD_I2C_DEVICE_NAME "i2c_mlxcpld"
  43. #define MLXCPLD_I2C_VALID_FLAG (I2C_M_RECV_LEN | I2C_M_RD)
  44. #define MLXCPLD_I2C_BUS_NUM 1
  45. #define MLXCPLD_I2C_DATA_REG_SZ 36
  46. #define MLXCPLD_I2C_DATA_SZ_BIT BIT(5)
  47. #define MLXCPLD_I2C_DATA_SZ_MASK GENMASK(6, 5)
  48. #define MLXCPLD_I2C_SMBUS_BLK_BIT BIT(7)
  49. #define MLXCPLD_I2C_MAX_ADDR_LEN 4
  50. #define MLXCPLD_I2C_RETR_NUM 2
  51. #define MLXCPLD_I2C_XFER_TO 500000 /* usec */
  52. #define MLXCPLD_I2C_POLL_TIME 2000 /* usec */
  53. /* LPC I2C registers */
  54. #define MLXCPLD_LPCI2C_CPBLTY_REG 0x0
  55. #define MLXCPLD_LPCI2C_CTRL_REG 0x1
  56. #define MLXCPLD_LPCI2C_HALF_CYC_REG 0x4
  57. #define MLXCPLD_LPCI2C_I2C_HOLD_REG 0x5
  58. #define MLXCPLD_LPCI2C_CMD_REG 0x6
  59. #define MLXCPLD_LPCI2C_NUM_DAT_REG 0x7
  60. #define MLXCPLD_LPCI2C_NUM_ADDR_REG 0x8
  61. #define MLXCPLD_LPCI2C_STATUS_REG 0x9
  62. #define MLXCPLD_LPCI2C_DATA_REG 0xa
  63. /* LPC I2C masks and parametres */
  64. #define MLXCPLD_LPCI2C_RST_SEL_MASK 0x1
  65. #define MLXCPLD_LPCI2C_TRANS_END 0x1
  66. #define MLXCPLD_LPCI2C_STATUS_NACK 0x10
  67. #define MLXCPLD_LPCI2C_NO_IND 0
  68. #define MLXCPLD_LPCI2C_ACK_IND 1
  69. #define MLXCPLD_LPCI2C_NACK_IND 2
  70. struct mlxcpld_i2c_curr_xfer {
  71. u8 cmd;
  72. u8 addr_width;
  73. u8 data_len;
  74. u8 msg_num;
  75. struct i2c_msg *msg;
  76. };
  77. struct mlxcpld_i2c_priv {
  78. struct i2c_adapter adap;
  79. u32 base_addr;
  80. struct mutex lock;
  81. struct mlxcpld_i2c_curr_xfer xfer;
  82. struct device *dev;
  83. bool smbus_block;
  84. };
  85. static void mlxcpld_i2c_lpc_write_buf(u8 *data, u8 len, u32 addr)
  86. {
  87. int i;
  88. for (i = 0; i < len - len % 4; i += 4)
  89. outl(*(u32 *)(data + i), addr + i);
  90. for (; i < len; ++i)
  91. outb(*(data + i), addr + i);
  92. }
  93. static void mlxcpld_i2c_lpc_read_buf(u8 *data, u8 len, u32 addr)
  94. {
  95. int i;
  96. for (i = 0; i < len - len % 4; i += 4)
  97. *(u32 *)(data + i) = inl(addr + i);
  98. for (; i < len; ++i)
  99. *(data + i) = inb(addr + i);
  100. }
  101. static void mlxcpld_i2c_read_comm(struct mlxcpld_i2c_priv *priv, u8 offs,
  102. u8 *data, u8 datalen)
  103. {
  104. u32 addr = priv->base_addr + offs;
  105. switch (datalen) {
  106. case 1:
  107. *(data) = inb(addr);
  108. break;
  109. case 2:
  110. *((u16 *)data) = inw(addr);
  111. break;
  112. case 3:
  113. *((u16 *)data) = inw(addr);
  114. *(data + 2) = inb(addr + 2);
  115. break;
  116. case 4:
  117. *((u32 *)data) = inl(addr);
  118. break;
  119. default:
  120. mlxcpld_i2c_lpc_read_buf(data, datalen, addr);
  121. break;
  122. }
  123. }
  124. static void mlxcpld_i2c_write_comm(struct mlxcpld_i2c_priv *priv, u8 offs,
  125. u8 *data, u8 datalen)
  126. {
  127. u32 addr = priv->base_addr + offs;
  128. switch (datalen) {
  129. case 1:
  130. outb(*(data), addr);
  131. break;
  132. case 2:
  133. outw(*((u16 *)data), addr);
  134. break;
  135. case 3:
  136. outw(*((u16 *)data), addr);
  137. outb(*(data + 2), addr + 2);
  138. break;
  139. case 4:
  140. outl(*((u32 *)data), addr);
  141. break;
  142. default:
  143. mlxcpld_i2c_lpc_write_buf(data, datalen, addr);
  144. break;
  145. }
  146. }
  147. /*
  148. * Check validity of received i2c messages parameters.
  149. * Returns 0 if OK, other - in case of invalid parameters.
  150. */
  151. static int mlxcpld_i2c_check_msg_params(struct mlxcpld_i2c_priv *priv,
  152. struct i2c_msg *msgs, int num)
  153. {
  154. int i;
  155. if (!num) {
  156. dev_err(priv->dev, "Incorrect 0 num of messages\n");
  157. return -EINVAL;
  158. }
  159. if (unlikely(msgs[0].addr > 0x7f)) {
  160. dev_err(priv->dev, "Invalid address 0x%03x\n",
  161. msgs[0].addr);
  162. return -EINVAL;
  163. }
  164. for (i = 0; i < num; ++i) {
  165. if (unlikely(!msgs[i].buf)) {
  166. dev_err(priv->dev, "Invalid buf in msg[%d]\n",
  167. i);
  168. return -EINVAL;
  169. }
  170. if (unlikely(msgs[0].addr != msgs[i].addr)) {
  171. dev_err(priv->dev, "Invalid addr in msg[%d]\n",
  172. i);
  173. return -EINVAL;
  174. }
  175. }
  176. return 0;
  177. }
  178. /*
  179. * Check if transfer is completed and status of operation.
  180. * Returns 0 - transfer completed (both ACK or NACK),
  181. * negative - transfer isn't finished.
  182. */
  183. static int mlxcpld_i2c_check_status(struct mlxcpld_i2c_priv *priv, int *status)
  184. {
  185. u8 val;
  186. mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_STATUS_REG, &val, 1);
  187. if (val & MLXCPLD_LPCI2C_TRANS_END) {
  188. if (val & MLXCPLD_LPCI2C_STATUS_NACK)
  189. /*
  190. * The slave is unable to accept the data. No such
  191. * slave, command not understood, or unable to accept
  192. * any more data.
  193. */
  194. *status = MLXCPLD_LPCI2C_NACK_IND;
  195. else
  196. *status = MLXCPLD_LPCI2C_ACK_IND;
  197. return 0;
  198. }
  199. *status = MLXCPLD_LPCI2C_NO_IND;
  200. return -EIO;
  201. }
  202. static void mlxcpld_i2c_set_transf_data(struct mlxcpld_i2c_priv *priv,
  203. struct i2c_msg *msgs, int num,
  204. u8 comm_len)
  205. {
  206. priv->xfer.msg = msgs;
  207. priv->xfer.msg_num = num;
  208. /*
  209. * All upper layers currently are never use transfer with more than
  210. * 2 messages. Actually, it's also not so relevant in Mellanox systems
  211. * because of HW limitation. Max size of transfer is not more than 32
  212. * or 68 bytes in the current x86 LPCI2C bridge.
  213. */
  214. priv->xfer.cmd = msgs[num - 1].flags & I2C_M_RD;
  215. if (priv->xfer.cmd == I2C_M_RD && comm_len != msgs[0].len) {
  216. priv->xfer.addr_width = msgs[0].len;
  217. priv->xfer.data_len = comm_len - priv->xfer.addr_width;
  218. } else {
  219. priv->xfer.addr_width = 0;
  220. priv->xfer.data_len = comm_len;
  221. }
  222. }
  223. /* Reset CPLD LPCI2C block */
  224. static void mlxcpld_i2c_reset(struct mlxcpld_i2c_priv *priv)
  225. {
  226. u8 val;
  227. mutex_lock(&priv->lock);
  228. mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_CTRL_REG, &val, 1);
  229. val &= ~MLXCPLD_LPCI2C_RST_SEL_MASK;
  230. mlxcpld_i2c_write_comm(priv, MLXCPLD_LPCI2C_CTRL_REG, &val, 1);
  231. mutex_unlock(&priv->lock);
  232. }
  233. /* Make sure the CPLD is ready to start transmitting. */
  234. static int mlxcpld_i2c_check_busy(struct mlxcpld_i2c_priv *priv)
  235. {
  236. u8 val;
  237. mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_STATUS_REG, &val, 1);
  238. if (val & MLXCPLD_LPCI2C_TRANS_END)
  239. return 0;
  240. return -EIO;
  241. }
  242. static int mlxcpld_i2c_wait_for_free(struct mlxcpld_i2c_priv *priv)
  243. {
  244. int timeout = 0;
  245. do {
  246. if (!mlxcpld_i2c_check_busy(priv))
  247. break;
  248. usleep_range(MLXCPLD_I2C_POLL_TIME / 2, MLXCPLD_I2C_POLL_TIME);
  249. timeout += MLXCPLD_I2C_POLL_TIME;
  250. } while (timeout <= MLXCPLD_I2C_XFER_TO);
  251. if (timeout > MLXCPLD_I2C_XFER_TO)
  252. return -ETIMEDOUT;
  253. return 0;
  254. }
  255. /*
  256. * Wait for master transfer to complete.
  257. * It puts current process to sleep until we get interrupt or timeout expires.
  258. * Returns the number of transferred or read bytes or error (<0).
  259. */
  260. static int mlxcpld_i2c_wait_for_tc(struct mlxcpld_i2c_priv *priv)
  261. {
  262. int status, i, timeout = 0;
  263. u8 datalen, val;
  264. do {
  265. usleep_range(MLXCPLD_I2C_POLL_TIME / 2, MLXCPLD_I2C_POLL_TIME);
  266. if (!mlxcpld_i2c_check_status(priv, &status))
  267. break;
  268. timeout += MLXCPLD_I2C_POLL_TIME;
  269. } while (status == 0 && timeout < MLXCPLD_I2C_XFER_TO);
  270. switch (status) {
  271. case MLXCPLD_LPCI2C_NO_IND:
  272. return -ETIMEDOUT;
  273. case MLXCPLD_LPCI2C_ACK_IND:
  274. if (priv->xfer.cmd != I2C_M_RD)
  275. return (priv->xfer.addr_width + priv->xfer.data_len);
  276. if (priv->xfer.msg_num == 1)
  277. i = 0;
  278. else
  279. i = 1;
  280. if (!priv->xfer.msg[i].buf)
  281. return -EINVAL;
  282. /*
  283. * Actual read data len will be always the same as
  284. * requested len. 0xff (line pull-up) will be returned
  285. * if slave has no data to return. Thus don't read
  286. * MLXCPLD_LPCI2C_NUM_DAT_REG reg from CPLD. Only in case of
  287. * SMBus block read transaction data len can be different,
  288. * check this case.
  289. */
  290. mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_NUM_ADDR_REG, &val,
  291. 1);
  292. if (priv->smbus_block && (val & MLXCPLD_I2C_SMBUS_BLK_BIT)) {
  293. mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_NUM_DAT_REG,
  294. &datalen, 1);
  295. if (unlikely(datalen > I2C_SMBUS_BLOCK_MAX)) {
  296. dev_err(priv->dev, "Incorrect smbus block read message len\n");
  297. return -EPROTO;
  298. }
  299. } else {
  300. datalen = priv->xfer.data_len;
  301. }
  302. mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_DATA_REG,
  303. priv->xfer.msg[i].buf, datalen);
  304. return datalen;
  305. case MLXCPLD_LPCI2C_NACK_IND:
  306. return -ENXIO;
  307. default:
  308. return -EINVAL;
  309. }
  310. }
  311. static void mlxcpld_i2c_xfer_msg(struct mlxcpld_i2c_priv *priv)
  312. {
  313. int i, len = 0;
  314. u8 cmd, val;
  315. mlxcpld_i2c_write_comm(priv, MLXCPLD_LPCI2C_NUM_DAT_REG,
  316. &priv->xfer.data_len, 1);
  317. val = priv->xfer.addr_width;
  318. /* Notify HW about SMBus block read transaction */
  319. if (priv->smbus_block && priv->xfer.msg_num >= 2 &&
  320. priv->xfer.msg[1].len == 1 &&
  321. (priv->xfer.msg[1].flags & I2C_M_RECV_LEN) &&
  322. (priv->xfer.msg[1].flags & I2C_M_RD))
  323. val |= MLXCPLD_I2C_SMBUS_BLK_BIT;
  324. mlxcpld_i2c_write_comm(priv, MLXCPLD_LPCI2C_NUM_ADDR_REG, &val, 1);
  325. for (i = 0; i < priv->xfer.msg_num; i++) {
  326. if ((priv->xfer.msg[i].flags & I2C_M_RD) != I2C_M_RD) {
  327. /* Don't write to CPLD buffer in read transaction */
  328. mlxcpld_i2c_write_comm(priv, MLXCPLD_LPCI2C_DATA_REG +
  329. len, priv->xfer.msg[i].buf,
  330. priv->xfer.msg[i].len);
  331. len += priv->xfer.msg[i].len;
  332. }
  333. }
  334. /*
  335. * Set target slave address with command for master transfer.
  336. * It should be latest executed function before CPLD transaction.
  337. */
  338. cmd = (priv->xfer.msg[0].addr << 1) | priv->xfer.cmd;
  339. mlxcpld_i2c_write_comm(priv, MLXCPLD_LPCI2C_CMD_REG, &cmd, 1);
  340. }
  341. /*
  342. * Generic lpc-i2c transfer.
  343. * Returns the number of processed messages or error (<0).
  344. */
  345. static int mlxcpld_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
  346. int num)
  347. {
  348. struct mlxcpld_i2c_priv *priv = i2c_get_adapdata(adap);
  349. u8 comm_len = 0;
  350. int i, err;
  351. err = mlxcpld_i2c_check_msg_params(priv, msgs, num);
  352. if (err) {
  353. dev_err(priv->dev, "Incorrect message\n");
  354. return err;
  355. }
  356. for (i = 0; i < num; ++i)
  357. comm_len += msgs[i].len;
  358. /* Check bus state */
  359. if (mlxcpld_i2c_wait_for_free(priv)) {
  360. dev_err(priv->dev, "LPCI2C bridge is busy\n");
  361. /*
  362. * Usually it means something serious has happened.
  363. * We can not have unfinished previous transfer
  364. * so it doesn't make any sense to try to stop it.
  365. * Probably we were not able to recover from the
  366. * previous error.
  367. * The only reasonable thing - is soft reset.
  368. */
  369. mlxcpld_i2c_reset(priv);
  370. if (mlxcpld_i2c_check_busy(priv)) {
  371. dev_err(priv->dev, "LPCI2C bridge is busy after reset\n");
  372. return -EIO;
  373. }
  374. }
  375. mlxcpld_i2c_set_transf_data(priv, msgs, num, comm_len);
  376. mutex_lock(&priv->lock);
  377. /* Do real transfer. Can't fail */
  378. mlxcpld_i2c_xfer_msg(priv);
  379. /* Wait for transaction complete */
  380. err = mlxcpld_i2c_wait_for_tc(priv);
  381. mutex_unlock(&priv->lock);
  382. return err < 0 ? err : num;
  383. }
  384. static u32 mlxcpld_i2c_func(struct i2c_adapter *adap)
  385. {
  386. struct mlxcpld_i2c_priv *priv = i2c_get_adapdata(adap);
  387. if (priv->smbus_block)
  388. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  389. I2C_FUNC_SMBUS_I2C_BLOCK | I2C_FUNC_SMBUS_BLOCK_DATA;
  390. else
  391. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  392. I2C_FUNC_SMBUS_I2C_BLOCK;
  393. }
  394. static const struct i2c_algorithm mlxcpld_i2c_algo = {
  395. .master_xfer = mlxcpld_i2c_xfer,
  396. .functionality = mlxcpld_i2c_func
  397. };
  398. static const struct i2c_adapter_quirks mlxcpld_i2c_quirks = {
  399. .flags = I2C_AQ_COMB_WRITE_THEN_READ,
  400. .max_read_len = MLXCPLD_I2C_DATA_REG_SZ - MLXCPLD_I2C_MAX_ADDR_LEN,
  401. .max_write_len = MLXCPLD_I2C_DATA_REG_SZ,
  402. .max_comb_1st_msg_len = 4,
  403. };
  404. static const struct i2c_adapter_quirks mlxcpld_i2c_quirks_ext = {
  405. .flags = I2C_AQ_COMB_WRITE_THEN_READ,
  406. .max_read_len = MLXCPLD_I2C_DATA_REG_SZ * 2 - MLXCPLD_I2C_MAX_ADDR_LEN,
  407. .max_write_len = MLXCPLD_I2C_DATA_REG_SZ * 2,
  408. .max_comb_1st_msg_len = 4,
  409. };
  410. static struct i2c_adapter mlxcpld_i2c_adapter = {
  411. .owner = THIS_MODULE,
  412. .name = "i2c-mlxcpld",
  413. .class = I2C_CLASS_HWMON | I2C_CLASS_SPD,
  414. .algo = &mlxcpld_i2c_algo,
  415. .quirks = &mlxcpld_i2c_quirks,
  416. .retries = MLXCPLD_I2C_RETR_NUM,
  417. .nr = MLXCPLD_I2C_BUS_NUM,
  418. };
  419. static int mlxcpld_i2c_probe(struct platform_device *pdev)
  420. {
  421. struct mlxcpld_i2c_priv *priv;
  422. int err;
  423. u8 val;
  424. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  425. if (!priv)
  426. return -ENOMEM;
  427. mutex_init(&priv->lock);
  428. platform_set_drvdata(pdev, priv);
  429. priv->dev = &pdev->dev;
  430. priv->base_addr = MLXPLAT_CPLD_LPC_I2C_BASE_ADDR;
  431. /* Register with i2c layer */
  432. mlxcpld_i2c_adapter.timeout = usecs_to_jiffies(MLXCPLD_I2C_XFER_TO);
  433. /* Read capability register */
  434. mlxcpld_i2c_read_comm(priv, MLXCPLD_LPCI2C_CPBLTY_REG, &val, 1);
  435. /* Check support for extended transaction length */
  436. if ((val & MLXCPLD_I2C_DATA_SZ_MASK) == MLXCPLD_I2C_DATA_SZ_BIT)
  437. mlxcpld_i2c_adapter.quirks = &mlxcpld_i2c_quirks_ext;
  438. /* Check support for smbus block transaction */
  439. if (val & MLXCPLD_I2C_SMBUS_BLK_BIT)
  440. priv->smbus_block = true;
  441. if (pdev->id >= -1)
  442. mlxcpld_i2c_adapter.nr = pdev->id;
  443. priv->adap = mlxcpld_i2c_adapter;
  444. priv->adap.dev.parent = &pdev->dev;
  445. i2c_set_adapdata(&priv->adap, priv);
  446. err = i2c_add_numbered_adapter(&priv->adap);
  447. if (err)
  448. mutex_destroy(&priv->lock);
  449. return err;
  450. }
  451. static int mlxcpld_i2c_remove(struct platform_device *pdev)
  452. {
  453. struct mlxcpld_i2c_priv *priv = platform_get_drvdata(pdev);
  454. i2c_del_adapter(&priv->adap);
  455. mutex_destroy(&priv->lock);
  456. return 0;
  457. }
  458. static struct platform_driver mlxcpld_i2c_driver = {
  459. .probe = mlxcpld_i2c_probe,
  460. .remove = mlxcpld_i2c_remove,
  461. .driver = {
  462. .name = MLXCPLD_I2C_DEVICE_NAME,
  463. },
  464. };
  465. module_platform_driver(mlxcpld_i2c_driver);
  466. MODULE_AUTHOR("Michael Shych <michaels@mellanox.com>");
  467. MODULE_DESCRIPTION("Mellanox I2C-CPLD controller driver");
  468. MODULE_LICENSE("Dual BSD/GPL");
  469. MODULE_ALIAS("platform:i2c-mlxcpld");