i2c-qcom-geni.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
  3. #include <linux/clk.h>
  4. #include <linux/dma-mapping.h>
  5. #include <linux/err.h>
  6. #include <linux/i2c.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/io.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_platform.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/qcom-geni-se.h>
  15. #include <linux/spinlock.h>
  16. #define SE_I2C_TX_TRANS_LEN 0x26c
  17. #define SE_I2C_RX_TRANS_LEN 0x270
  18. #define SE_I2C_SCL_COUNTERS 0x278
  19. #define SE_I2C_ERR (M_CMD_OVERRUN_EN | M_ILLEGAL_CMD_EN | M_CMD_FAILURE_EN |\
  20. M_GP_IRQ_1_EN | M_GP_IRQ_3_EN | M_GP_IRQ_4_EN)
  21. #define SE_I2C_ABORT BIT(1)
  22. /* M_CMD OP codes for I2C */
  23. #define I2C_WRITE 0x1
  24. #define I2C_READ 0x2
  25. #define I2C_WRITE_READ 0x3
  26. #define I2C_ADDR_ONLY 0x4
  27. #define I2C_BUS_CLEAR 0x6
  28. #define I2C_STOP_ON_BUS 0x7
  29. /* M_CMD params for I2C */
  30. #define PRE_CMD_DELAY BIT(0)
  31. #define TIMESTAMP_BEFORE BIT(1)
  32. #define STOP_STRETCH BIT(2)
  33. #define TIMESTAMP_AFTER BIT(3)
  34. #define POST_COMMAND_DELAY BIT(4)
  35. #define IGNORE_ADD_NACK BIT(6)
  36. #define READ_FINISHED_WITH_ACK BIT(7)
  37. #define BYPASS_ADDR_PHASE BIT(8)
  38. #define SLV_ADDR_MSK GENMASK(15, 9)
  39. #define SLV_ADDR_SHFT 9
  40. /* I2C SCL COUNTER fields */
  41. #define HIGH_COUNTER_MSK GENMASK(29, 20)
  42. #define HIGH_COUNTER_SHFT 20
  43. #define LOW_COUNTER_MSK GENMASK(19, 10)
  44. #define LOW_COUNTER_SHFT 10
  45. #define CYCLE_COUNTER_MSK GENMASK(9, 0)
  46. enum geni_i2c_err_code {
  47. GP_IRQ0,
  48. NACK,
  49. GP_IRQ2,
  50. BUS_PROTO,
  51. ARB_LOST,
  52. GP_IRQ5,
  53. GENI_OVERRUN,
  54. GENI_ILLEGAL_CMD,
  55. GENI_ABORT_DONE,
  56. GENI_TIMEOUT,
  57. };
  58. #define DM_I2C_CB_ERR ((BIT(NACK) | BIT(BUS_PROTO) | BIT(ARB_LOST)) \
  59. << 5)
  60. #define I2C_AUTO_SUSPEND_DELAY 250
  61. #define KHZ(freq) (1000 * freq)
  62. #define PACKING_BYTES_PW 4
  63. #define ABORT_TIMEOUT HZ
  64. #define XFER_TIMEOUT HZ
  65. #define RST_TIMEOUT HZ
  66. struct geni_i2c_dev {
  67. struct geni_se se;
  68. u32 tx_wm;
  69. int irq;
  70. int err;
  71. struct i2c_adapter adap;
  72. struct completion done;
  73. struct i2c_msg *cur;
  74. int cur_wr;
  75. int cur_rd;
  76. spinlock_t lock;
  77. u32 clk_freq_out;
  78. const struct geni_i2c_clk_fld *clk_fld;
  79. int suspended;
  80. };
  81. struct geni_i2c_err_log {
  82. int err;
  83. const char *msg;
  84. };
  85. static const struct geni_i2c_err_log gi2c_log[] = {
  86. [GP_IRQ0] = {-EIO, "Unknown I2C err GP_IRQ0"},
  87. [NACK] = {-ENXIO, "NACK: slv unresponsive, check its power/reset-ln"},
  88. [GP_IRQ2] = {-EIO, "Unknown I2C err GP IRQ2"},
  89. [BUS_PROTO] = {-EPROTO, "Bus proto err, noisy/unepxected start/stop"},
  90. [ARB_LOST] = {-EAGAIN, "Bus arbitration lost, clock line undriveable"},
  91. [GP_IRQ5] = {-EIO, "Unknown I2C err GP IRQ5"},
  92. [GENI_OVERRUN] = {-EIO, "Cmd overrun, check GENI cmd-state machine"},
  93. [GENI_ILLEGAL_CMD] = {-EIO, "Illegal cmd, check GENI cmd-state machine"},
  94. [GENI_ABORT_DONE] = {-ETIMEDOUT, "Abort after timeout successful"},
  95. [GENI_TIMEOUT] = {-ETIMEDOUT, "I2C TXN timed out"},
  96. };
  97. struct geni_i2c_clk_fld {
  98. u32 clk_freq_out;
  99. u8 clk_div;
  100. u8 t_high_cnt;
  101. u8 t_low_cnt;
  102. u8 t_cycle_cnt;
  103. };
  104. /*
  105. * Hardware uses the underlying formula to calculate time periods of
  106. * SCL clock cycle. Firmware uses some additional cycles excluded from the
  107. * below formula and it is confirmed that the time periods are within
  108. * specification limits.
  109. *
  110. * time of high period of SCL: t_high = (t_high_cnt * clk_div) / source_clock
  111. * time of low period of SCL: t_low = (t_low_cnt * clk_div) / source_clock
  112. * time of full period of SCL: t_cycle = (t_cycle_cnt * clk_div) / source_clock
  113. * clk_freq_out = t / t_cycle
  114. * source_clock = 19.2 MHz
  115. */
  116. static const struct geni_i2c_clk_fld geni_i2c_clk_map[] = {
  117. {KHZ(100), 7, 10, 11, 26},
  118. {KHZ(400), 2, 5, 12, 24},
  119. {KHZ(1000), 1, 3, 9, 18},
  120. };
  121. static int geni_i2c_clk_map_idx(struct geni_i2c_dev *gi2c)
  122. {
  123. int i;
  124. const struct geni_i2c_clk_fld *itr = geni_i2c_clk_map;
  125. for (i = 0; i < ARRAY_SIZE(geni_i2c_clk_map); i++, itr++) {
  126. if (itr->clk_freq_out == gi2c->clk_freq_out) {
  127. gi2c->clk_fld = itr;
  128. return 0;
  129. }
  130. }
  131. return -EINVAL;
  132. }
  133. static void qcom_geni_i2c_conf(struct geni_i2c_dev *gi2c)
  134. {
  135. const struct geni_i2c_clk_fld *itr = gi2c->clk_fld;
  136. u32 val;
  137. writel_relaxed(0, gi2c->se.base + SE_GENI_CLK_SEL);
  138. val = (itr->clk_div << CLK_DIV_SHFT) | SER_CLK_EN;
  139. writel_relaxed(val, gi2c->se.base + GENI_SER_M_CLK_CFG);
  140. val = itr->t_high_cnt << HIGH_COUNTER_SHFT;
  141. val |= itr->t_low_cnt << LOW_COUNTER_SHFT;
  142. val |= itr->t_cycle_cnt;
  143. writel_relaxed(val, gi2c->se.base + SE_I2C_SCL_COUNTERS);
  144. }
  145. static void geni_i2c_err_misc(struct geni_i2c_dev *gi2c)
  146. {
  147. u32 m_cmd = readl_relaxed(gi2c->se.base + SE_GENI_M_CMD0);
  148. u32 m_stat = readl_relaxed(gi2c->se.base + SE_GENI_M_IRQ_STATUS);
  149. u32 geni_s = readl_relaxed(gi2c->se.base + SE_GENI_STATUS);
  150. u32 geni_ios = readl_relaxed(gi2c->se.base + SE_GENI_IOS);
  151. u32 dma = readl_relaxed(gi2c->se.base + SE_GENI_DMA_MODE_EN);
  152. u32 rx_st, tx_st;
  153. if (dma) {
  154. rx_st = readl_relaxed(gi2c->se.base + SE_DMA_RX_IRQ_STAT);
  155. tx_st = readl_relaxed(gi2c->se.base + SE_DMA_TX_IRQ_STAT);
  156. } else {
  157. rx_st = readl_relaxed(gi2c->se.base + SE_GENI_RX_FIFO_STATUS);
  158. tx_st = readl_relaxed(gi2c->se.base + SE_GENI_TX_FIFO_STATUS);
  159. }
  160. dev_dbg(gi2c->se.dev, "DMA:%d tx_stat:0x%x, rx_stat:0x%x, irq-stat:0x%x\n",
  161. dma, tx_st, rx_st, m_stat);
  162. dev_dbg(gi2c->se.dev, "m_cmd:0x%x, geni_status:0x%x, geni_ios:0x%x\n",
  163. m_cmd, geni_s, geni_ios);
  164. }
  165. static void geni_i2c_err(struct geni_i2c_dev *gi2c, int err)
  166. {
  167. if (!gi2c->err)
  168. gi2c->err = gi2c_log[err].err;
  169. if (gi2c->cur)
  170. dev_dbg(gi2c->se.dev, "len:%d, slv-addr:0x%x, RD/WR:%d\n",
  171. gi2c->cur->len, gi2c->cur->addr, gi2c->cur->flags);
  172. if (err != NACK && err != GENI_ABORT_DONE) {
  173. dev_err(gi2c->se.dev, "%s\n", gi2c_log[err].msg);
  174. geni_i2c_err_misc(gi2c);
  175. }
  176. }
  177. static irqreturn_t geni_i2c_irq(int irq, void *dev)
  178. {
  179. struct geni_i2c_dev *gi2c = dev;
  180. int j;
  181. u32 m_stat;
  182. u32 rx_st;
  183. u32 dm_tx_st;
  184. u32 dm_rx_st;
  185. u32 dma;
  186. struct i2c_msg *cur;
  187. unsigned long flags;
  188. spin_lock_irqsave(&gi2c->lock, flags);
  189. m_stat = readl_relaxed(gi2c->se.base + SE_GENI_M_IRQ_STATUS);
  190. rx_st = readl_relaxed(gi2c->se.base + SE_GENI_RX_FIFO_STATUS);
  191. dm_tx_st = readl_relaxed(gi2c->se.base + SE_DMA_TX_IRQ_STAT);
  192. dm_rx_st = readl_relaxed(gi2c->se.base + SE_DMA_RX_IRQ_STAT);
  193. dma = readl_relaxed(gi2c->se.base + SE_GENI_DMA_MODE_EN);
  194. cur = gi2c->cur;
  195. if (!cur ||
  196. m_stat & (M_CMD_FAILURE_EN | M_CMD_ABORT_EN) ||
  197. dm_rx_st & (DM_I2C_CB_ERR)) {
  198. if (m_stat & M_GP_IRQ_1_EN)
  199. geni_i2c_err(gi2c, NACK);
  200. if (m_stat & M_GP_IRQ_3_EN)
  201. geni_i2c_err(gi2c, BUS_PROTO);
  202. if (m_stat & M_GP_IRQ_4_EN)
  203. geni_i2c_err(gi2c, ARB_LOST);
  204. if (m_stat & M_CMD_OVERRUN_EN)
  205. geni_i2c_err(gi2c, GENI_OVERRUN);
  206. if (m_stat & M_ILLEGAL_CMD_EN)
  207. geni_i2c_err(gi2c, GENI_ILLEGAL_CMD);
  208. if (m_stat & M_CMD_ABORT_EN)
  209. geni_i2c_err(gi2c, GENI_ABORT_DONE);
  210. if (m_stat & M_GP_IRQ_0_EN)
  211. geni_i2c_err(gi2c, GP_IRQ0);
  212. /* Disable the TX Watermark interrupt to stop TX */
  213. if (!dma)
  214. writel_relaxed(0, gi2c->se.base +
  215. SE_GENI_TX_WATERMARK_REG);
  216. goto irqret;
  217. }
  218. if (dma) {
  219. dev_dbg(gi2c->se.dev, "i2c dma tx:0x%x, dma rx:0x%x\n",
  220. dm_tx_st, dm_rx_st);
  221. goto irqret;
  222. }
  223. if (cur->flags & I2C_M_RD &&
  224. m_stat & (M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN)) {
  225. u32 rxcnt = rx_st & RX_FIFO_WC_MSK;
  226. for (j = 0; j < rxcnt; j++) {
  227. u32 val;
  228. int p = 0;
  229. val = readl_relaxed(gi2c->se.base + SE_GENI_RX_FIFOn);
  230. while (gi2c->cur_rd < cur->len && p < sizeof(val)) {
  231. cur->buf[gi2c->cur_rd++] = val & 0xff;
  232. val >>= 8;
  233. p++;
  234. }
  235. if (gi2c->cur_rd == cur->len)
  236. break;
  237. }
  238. } else if (!(cur->flags & I2C_M_RD) &&
  239. m_stat & M_TX_FIFO_WATERMARK_EN) {
  240. for (j = 0; j < gi2c->tx_wm; j++) {
  241. u32 temp;
  242. u32 val = 0;
  243. int p = 0;
  244. while (gi2c->cur_wr < cur->len && p < sizeof(val)) {
  245. temp = cur->buf[gi2c->cur_wr++];
  246. val |= temp << (p * 8);
  247. p++;
  248. }
  249. writel_relaxed(val, gi2c->se.base + SE_GENI_TX_FIFOn);
  250. /* TX Complete, Disable the TX Watermark interrupt */
  251. if (gi2c->cur_wr == cur->len) {
  252. writel_relaxed(0, gi2c->se.base +
  253. SE_GENI_TX_WATERMARK_REG);
  254. break;
  255. }
  256. }
  257. }
  258. irqret:
  259. if (m_stat)
  260. writel_relaxed(m_stat, gi2c->se.base + SE_GENI_M_IRQ_CLEAR);
  261. if (dma) {
  262. if (dm_tx_st)
  263. writel_relaxed(dm_tx_st, gi2c->se.base +
  264. SE_DMA_TX_IRQ_CLR);
  265. if (dm_rx_st)
  266. writel_relaxed(dm_rx_st, gi2c->se.base +
  267. SE_DMA_RX_IRQ_CLR);
  268. }
  269. /* if this is err with done-bit not set, handle that through timeout. */
  270. if (m_stat & M_CMD_DONE_EN || m_stat & M_CMD_ABORT_EN)
  271. complete(&gi2c->done);
  272. else if (dm_tx_st & TX_DMA_DONE || dm_tx_st & TX_RESET_DONE)
  273. complete(&gi2c->done);
  274. else if (dm_rx_st & RX_DMA_DONE || dm_rx_st & RX_RESET_DONE)
  275. complete(&gi2c->done);
  276. spin_unlock_irqrestore(&gi2c->lock, flags);
  277. return IRQ_HANDLED;
  278. }
  279. static void geni_i2c_abort_xfer(struct geni_i2c_dev *gi2c)
  280. {
  281. u32 val;
  282. unsigned long time_left = ABORT_TIMEOUT;
  283. unsigned long flags;
  284. spin_lock_irqsave(&gi2c->lock, flags);
  285. geni_i2c_err(gi2c, GENI_TIMEOUT);
  286. gi2c->cur = NULL;
  287. geni_se_abort_m_cmd(&gi2c->se);
  288. spin_unlock_irqrestore(&gi2c->lock, flags);
  289. do {
  290. time_left = wait_for_completion_timeout(&gi2c->done, time_left);
  291. val = readl_relaxed(gi2c->se.base + SE_GENI_M_IRQ_STATUS);
  292. } while (!(val & M_CMD_ABORT_EN) && time_left);
  293. if (!(val & M_CMD_ABORT_EN))
  294. dev_err(gi2c->se.dev, "Timeout abort_m_cmd\n");
  295. }
  296. static void geni_i2c_rx_fsm_rst(struct geni_i2c_dev *gi2c)
  297. {
  298. u32 val;
  299. unsigned long time_left = RST_TIMEOUT;
  300. writel_relaxed(1, gi2c->se.base + SE_DMA_RX_FSM_RST);
  301. do {
  302. time_left = wait_for_completion_timeout(&gi2c->done, time_left);
  303. val = readl_relaxed(gi2c->se.base + SE_DMA_RX_IRQ_STAT);
  304. } while (!(val & RX_RESET_DONE) && time_left);
  305. if (!(val & RX_RESET_DONE))
  306. dev_err(gi2c->se.dev, "Timeout resetting RX_FSM\n");
  307. }
  308. static void geni_i2c_tx_fsm_rst(struct geni_i2c_dev *gi2c)
  309. {
  310. u32 val;
  311. unsigned long time_left = RST_TIMEOUT;
  312. writel_relaxed(1, gi2c->se.base + SE_DMA_TX_FSM_RST);
  313. do {
  314. time_left = wait_for_completion_timeout(&gi2c->done, time_left);
  315. val = readl_relaxed(gi2c->se.base + SE_DMA_TX_IRQ_STAT);
  316. } while (!(val & TX_RESET_DONE) && time_left);
  317. if (!(val & TX_RESET_DONE))
  318. dev_err(gi2c->se.dev, "Timeout resetting TX_FSM\n");
  319. }
  320. static int geni_i2c_rx_one_msg(struct geni_i2c_dev *gi2c, struct i2c_msg *msg,
  321. u32 m_param)
  322. {
  323. dma_addr_t rx_dma;
  324. enum geni_se_xfer_mode mode;
  325. unsigned long time_left = XFER_TIMEOUT;
  326. void *dma_buf;
  327. gi2c->cur = msg;
  328. mode = GENI_SE_FIFO;
  329. dma_buf = i2c_get_dma_safe_msg_buf(msg, 32);
  330. if (dma_buf)
  331. mode = GENI_SE_DMA;
  332. geni_se_select_mode(&gi2c->se, mode);
  333. writel_relaxed(msg->len, gi2c->se.base + SE_I2C_RX_TRANS_LEN);
  334. geni_se_setup_m_cmd(&gi2c->se, I2C_READ, m_param);
  335. if (mode == GENI_SE_DMA) {
  336. int ret;
  337. ret = geni_se_rx_dma_prep(&gi2c->se, dma_buf, msg->len,
  338. &rx_dma);
  339. if (ret) {
  340. mode = GENI_SE_FIFO;
  341. geni_se_select_mode(&gi2c->se, mode);
  342. i2c_put_dma_safe_msg_buf(dma_buf, msg, false);
  343. }
  344. }
  345. time_left = wait_for_completion_timeout(&gi2c->done, XFER_TIMEOUT);
  346. if (!time_left)
  347. geni_i2c_abort_xfer(gi2c);
  348. gi2c->cur_rd = 0;
  349. if (mode == GENI_SE_DMA) {
  350. if (gi2c->err)
  351. geni_i2c_rx_fsm_rst(gi2c);
  352. geni_se_rx_dma_unprep(&gi2c->se, rx_dma, msg->len);
  353. i2c_put_dma_safe_msg_buf(dma_buf, msg, !gi2c->err);
  354. }
  355. return gi2c->err;
  356. }
  357. static int geni_i2c_tx_one_msg(struct geni_i2c_dev *gi2c, struct i2c_msg *msg,
  358. u32 m_param)
  359. {
  360. dma_addr_t tx_dma;
  361. enum geni_se_xfer_mode mode;
  362. unsigned long time_left;
  363. void *dma_buf;
  364. gi2c->cur = msg;
  365. mode = GENI_SE_FIFO;
  366. dma_buf = i2c_get_dma_safe_msg_buf(msg, 32);
  367. if (dma_buf)
  368. mode = GENI_SE_DMA;
  369. geni_se_select_mode(&gi2c->se, mode);
  370. writel_relaxed(msg->len, gi2c->se.base + SE_I2C_TX_TRANS_LEN);
  371. geni_se_setup_m_cmd(&gi2c->se, I2C_WRITE, m_param);
  372. if (mode == GENI_SE_DMA) {
  373. int ret;
  374. ret = geni_se_tx_dma_prep(&gi2c->se, dma_buf, msg->len,
  375. &tx_dma);
  376. if (ret) {
  377. mode = GENI_SE_FIFO;
  378. geni_se_select_mode(&gi2c->se, mode);
  379. i2c_put_dma_safe_msg_buf(dma_buf, msg, false);
  380. }
  381. }
  382. if (mode == GENI_SE_FIFO) /* Get FIFO IRQ */
  383. writel_relaxed(1, gi2c->se.base + SE_GENI_TX_WATERMARK_REG);
  384. time_left = wait_for_completion_timeout(&gi2c->done, XFER_TIMEOUT);
  385. if (!time_left)
  386. geni_i2c_abort_xfer(gi2c);
  387. gi2c->cur_wr = 0;
  388. if (mode == GENI_SE_DMA) {
  389. if (gi2c->err)
  390. geni_i2c_tx_fsm_rst(gi2c);
  391. geni_se_tx_dma_unprep(&gi2c->se, tx_dma, msg->len);
  392. i2c_put_dma_safe_msg_buf(dma_buf, msg, !gi2c->err);
  393. }
  394. return gi2c->err;
  395. }
  396. static int geni_i2c_xfer(struct i2c_adapter *adap,
  397. struct i2c_msg msgs[],
  398. int num)
  399. {
  400. struct geni_i2c_dev *gi2c = i2c_get_adapdata(adap);
  401. int i, ret;
  402. gi2c->err = 0;
  403. reinit_completion(&gi2c->done);
  404. ret = pm_runtime_get_sync(gi2c->se.dev);
  405. if (ret < 0) {
  406. dev_err(gi2c->se.dev, "error turning SE resources:%d\n", ret);
  407. pm_runtime_put_noidle(gi2c->se.dev);
  408. /* Set device in suspended since resume failed */
  409. pm_runtime_set_suspended(gi2c->se.dev);
  410. return ret;
  411. }
  412. qcom_geni_i2c_conf(gi2c);
  413. for (i = 0; i < num; i++) {
  414. u32 m_param = i < (num - 1) ? STOP_STRETCH : 0;
  415. m_param |= ((msgs[i].addr << SLV_ADDR_SHFT) & SLV_ADDR_MSK);
  416. if (msgs[i].flags & I2C_M_RD)
  417. ret = geni_i2c_rx_one_msg(gi2c, &msgs[i], m_param);
  418. else
  419. ret = geni_i2c_tx_one_msg(gi2c, &msgs[i], m_param);
  420. if (ret)
  421. break;
  422. }
  423. if (ret == 0)
  424. ret = num;
  425. pm_runtime_mark_last_busy(gi2c->se.dev);
  426. pm_runtime_put_autosuspend(gi2c->se.dev);
  427. gi2c->cur = NULL;
  428. gi2c->err = 0;
  429. return ret;
  430. }
  431. static u32 geni_i2c_func(struct i2c_adapter *adap)
  432. {
  433. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  434. }
  435. static const struct i2c_algorithm geni_i2c_algo = {
  436. .master_xfer = geni_i2c_xfer,
  437. .functionality = geni_i2c_func,
  438. };
  439. static int geni_i2c_probe(struct platform_device *pdev)
  440. {
  441. struct geni_i2c_dev *gi2c;
  442. struct resource *res;
  443. u32 proto, tx_depth;
  444. int ret;
  445. gi2c = devm_kzalloc(&pdev->dev, sizeof(*gi2c), GFP_KERNEL);
  446. if (!gi2c)
  447. return -ENOMEM;
  448. gi2c->se.dev = &pdev->dev;
  449. gi2c->se.wrapper = dev_get_drvdata(pdev->dev.parent);
  450. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  451. gi2c->se.base = devm_ioremap_resource(&pdev->dev, res);
  452. if (IS_ERR(gi2c->se.base))
  453. return PTR_ERR(gi2c->se.base);
  454. gi2c->se.clk = devm_clk_get(&pdev->dev, "se");
  455. if (IS_ERR(gi2c->se.clk)) {
  456. ret = PTR_ERR(gi2c->se.clk);
  457. dev_err(&pdev->dev, "Err getting SE Core clk %d\n", ret);
  458. return ret;
  459. }
  460. ret = device_property_read_u32(&pdev->dev, "clock-frequency",
  461. &gi2c->clk_freq_out);
  462. if (ret) {
  463. dev_info(&pdev->dev,
  464. "Bus frequency not specified, default to 100kHz.\n");
  465. gi2c->clk_freq_out = KHZ(100);
  466. }
  467. gi2c->irq = platform_get_irq(pdev, 0);
  468. if (gi2c->irq < 0) {
  469. dev_err(&pdev->dev, "IRQ error for i2c-geni\n");
  470. return gi2c->irq;
  471. }
  472. ret = geni_i2c_clk_map_idx(gi2c);
  473. if (ret) {
  474. dev_err(&pdev->dev, "Invalid clk frequency %d Hz: %d\n",
  475. gi2c->clk_freq_out, ret);
  476. return ret;
  477. }
  478. gi2c->adap.algo = &geni_i2c_algo;
  479. init_completion(&gi2c->done);
  480. spin_lock_init(&gi2c->lock);
  481. platform_set_drvdata(pdev, gi2c);
  482. ret = devm_request_irq(&pdev->dev, gi2c->irq, geni_i2c_irq,
  483. IRQF_TRIGGER_HIGH, "i2c_geni", gi2c);
  484. if (ret) {
  485. dev_err(&pdev->dev, "Request_irq failed:%d: err:%d\n",
  486. gi2c->irq, ret);
  487. return ret;
  488. }
  489. /* Disable the interrupt so that the system can enter low-power mode */
  490. disable_irq(gi2c->irq);
  491. i2c_set_adapdata(&gi2c->adap, gi2c);
  492. gi2c->adap.dev.parent = &pdev->dev;
  493. gi2c->adap.dev.of_node = pdev->dev.of_node;
  494. strlcpy(gi2c->adap.name, "Geni-I2C", sizeof(gi2c->adap.name));
  495. ret = geni_se_resources_on(&gi2c->se);
  496. if (ret) {
  497. dev_err(&pdev->dev, "Error turning on resources %d\n", ret);
  498. return ret;
  499. }
  500. proto = geni_se_read_proto(&gi2c->se);
  501. tx_depth = geni_se_get_tx_fifo_depth(&gi2c->se);
  502. if (proto != GENI_SE_I2C) {
  503. dev_err(&pdev->dev, "Invalid proto %d\n", proto);
  504. geni_se_resources_off(&gi2c->se);
  505. return -ENXIO;
  506. }
  507. gi2c->tx_wm = tx_depth - 1;
  508. geni_se_init(&gi2c->se, gi2c->tx_wm, tx_depth);
  509. geni_se_config_packing(&gi2c->se, BITS_PER_BYTE, PACKING_BYTES_PW,
  510. true, true, true);
  511. ret = geni_se_resources_off(&gi2c->se);
  512. if (ret) {
  513. dev_err(&pdev->dev, "Error turning off resources %d\n", ret);
  514. return ret;
  515. }
  516. dev_dbg(&pdev->dev, "i2c fifo/se-dma mode. fifo depth:%d\n", tx_depth);
  517. gi2c->suspended = 1;
  518. pm_runtime_set_suspended(gi2c->se.dev);
  519. pm_runtime_set_autosuspend_delay(gi2c->se.dev, I2C_AUTO_SUSPEND_DELAY);
  520. pm_runtime_use_autosuspend(gi2c->se.dev);
  521. pm_runtime_enable(gi2c->se.dev);
  522. ret = i2c_add_adapter(&gi2c->adap);
  523. if (ret) {
  524. dev_err(&pdev->dev, "Error adding i2c adapter %d\n", ret);
  525. pm_runtime_disable(gi2c->se.dev);
  526. return ret;
  527. }
  528. return 0;
  529. }
  530. static int geni_i2c_remove(struct platform_device *pdev)
  531. {
  532. struct geni_i2c_dev *gi2c = platform_get_drvdata(pdev);
  533. i2c_del_adapter(&gi2c->adap);
  534. pm_runtime_disable(gi2c->se.dev);
  535. return 0;
  536. }
  537. static int __maybe_unused geni_i2c_runtime_suspend(struct device *dev)
  538. {
  539. int ret;
  540. struct geni_i2c_dev *gi2c = dev_get_drvdata(dev);
  541. disable_irq(gi2c->irq);
  542. ret = geni_se_resources_off(&gi2c->se);
  543. if (ret) {
  544. enable_irq(gi2c->irq);
  545. return ret;
  546. } else {
  547. gi2c->suspended = 1;
  548. }
  549. return 0;
  550. }
  551. static int __maybe_unused geni_i2c_runtime_resume(struct device *dev)
  552. {
  553. int ret;
  554. struct geni_i2c_dev *gi2c = dev_get_drvdata(dev);
  555. ret = geni_se_resources_on(&gi2c->se);
  556. if (ret)
  557. return ret;
  558. enable_irq(gi2c->irq);
  559. gi2c->suspended = 0;
  560. return 0;
  561. }
  562. static int __maybe_unused geni_i2c_suspend_noirq(struct device *dev)
  563. {
  564. struct geni_i2c_dev *gi2c = dev_get_drvdata(dev);
  565. if (!gi2c->suspended) {
  566. geni_i2c_runtime_suspend(dev);
  567. pm_runtime_disable(dev);
  568. pm_runtime_set_suspended(dev);
  569. pm_runtime_enable(dev);
  570. }
  571. return 0;
  572. }
  573. static const struct dev_pm_ops geni_i2c_pm_ops = {
  574. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(geni_i2c_suspend_noirq, NULL)
  575. SET_RUNTIME_PM_OPS(geni_i2c_runtime_suspend, geni_i2c_runtime_resume,
  576. NULL)
  577. };
  578. static const struct of_device_id geni_i2c_dt_match[] = {
  579. { .compatible = "qcom,geni-i2c" },
  580. {}
  581. };
  582. MODULE_DEVICE_TABLE(of, geni_i2c_dt_match);
  583. static struct platform_driver geni_i2c_driver = {
  584. .probe = geni_i2c_probe,
  585. .remove = geni_i2c_remove,
  586. .driver = {
  587. .name = "geni_i2c",
  588. .pm = &geni_i2c_pm_ops,
  589. .of_match_table = geni_i2c_dt_match,
  590. },
  591. };
  592. module_platform_driver(geni_i2c_driver);
  593. MODULE_DESCRIPTION("I2C Controller Driver for GENI based QUP cores");
  594. MODULE_LICENSE("GPL v2");