i2c-synquacer.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2012 FUJITSU SEMICONDUCTOR LIMITED
  4. */
  5. #include <linux/acpi.h>
  6. #include <linux/clk.h>
  7. #include <linux/delay.h>
  8. #include <linux/device.h>
  9. #include <linux/err.h>
  10. #include <linux/errno.h>
  11. #include <linux/i2c.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/sched.h>
  18. #include <linux/slab.h>
  19. #include <linux/spinlock.h>
  20. #define WAIT_PCLK(n, rate) \
  21. ndelay(DIV_ROUND_UP(DIV_ROUND_UP(1000000000, rate), n) + 10)
  22. /* I2C register address definitions */
  23. #define SYNQUACER_I2C_REG_BSR (0x00 << 2) // Bus Status
  24. #define SYNQUACER_I2C_REG_BCR (0x01 << 2) // Bus Control
  25. #define SYNQUACER_I2C_REG_CCR (0x02 << 2) // Clock Control
  26. #define SYNQUACER_I2C_REG_ADR (0x03 << 2) // Address
  27. #define SYNQUACER_I2C_REG_DAR (0x04 << 2) // Data
  28. #define SYNQUACER_I2C_REG_CSR (0x05 << 2) // Expansion CS
  29. #define SYNQUACER_I2C_REG_FSR (0x06 << 2) // Bus Clock Freq
  30. #define SYNQUACER_I2C_REG_BC2R (0x07 << 2) // Bus Control 2
  31. /* I2C register bit definitions */
  32. #define SYNQUACER_I2C_BSR_FBT BIT(0) // First Byte Transfer
  33. #define SYNQUACER_I2C_BSR_GCA BIT(1) // General Call Address
  34. #define SYNQUACER_I2C_BSR_AAS BIT(2) // Address as Slave
  35. #define SYNQUACER_I2C_BSR_TRX BIT(3) // Transfer/Receive
  36. #define SYNQUACER_I2C_BSR_LRB BIT(4) // Last Received Bit
  37. #define SYNQUACER_I2C_BSR_AL BIT(5) // Arbitration Lost
  38. #define SYNQUACER_I2C_BSR_RSC BIT(6) // Repeated Start Cond.
  39. #define SYNQUACER_I2C_BSR_BB BIT(7) // Bus Busy
  40. #define SYNQUACER_I2C_BCR_INT BIT(0) // Interrupt
  41. #define SYNQUACER_I2C_BCR_INTE BIT(1) // Interrupt Enable
  42. #define SYNQUACER_I2C_BCR_GCAA BIT(2) // Gen. Call Access Ack.
  43. #define SYNQUACER_I2C_BCR_ACK BIT(3) // Acknowledge
  44. #define SYNQUACER_I2C_BCR_MSS BIT(4) // Master Slave Select
  45. #define SYNQUACER_I2C_BCR_SCC BIT(5) // Start Condition Cont.
  46. #define SYNQUACER_I2C_BCR_BEIE BIT(6) // Bus Error Int Enable
  47. #define SYNQUACER_I2C_BCR_BER BIT(7) // Bus Error
  48. #define SYNQUACER_I2C_CCR_CS_MASK (0x1f) // CCR Clock Period Sel.
  49. #define SYNQUACER_I2C_CCR_EN BIT(5) // Enable
  50. #define SYNQUACER_I2C_CCR_FM BIT(6) // Speed Mode Select
  51. #define SYNQUACER_I2C_CSR_CS_MASK (0x3f) // CSR Clock Period Sel.
  52. #define SYNQUACER_I2C_BC2R_SCLL BIT(0) // SCL Low Drive
  53. #define SYNQUACER_I2C_BC2R_SDAL BIT(1) // SDA Low Drive
  54. #define SYNQUACER_I2C_BC2R_SCLS BIT(4) // SCL Status
  55. #define SYNQUACER_I2C_BC2R_SDAS BIT(5) // SDA Status
  56. /* PCLK frequency */
  57. #define SYNQUACER_I2C_BUS_CLK_FR(rate) (((rate) / 20000000) + 1)
  58. /* STANDARD MODE frequency */
  59. #define SYNQUACER_I2C_CLK_MASTER_STD(rate) \
  60. DIV_ROUND_UP(DIV_ROUND_UP((rate), 100000) - 2, 2)
  61. /* FAST MODE frequency */
  62. #define SYNQUACER_I2C_CLK_MASTER_FAST(rate) \
  63. DIV_ROUND_UP((DIV_ROUND_UP((rate), 400000) - 2) * 2, 3)
  64. /* (clkrate <= 18000000) */
  65. /* calculate the value of CS bits in CCR register on standard mode */
  66. #define SYNQUACER_I2C_CCR_CS_STD_MAX_18M(rate) \
  67. ((SYNQUACER_I2C_CLK_MASTER_STD(rate) - 65) \
  68. & SYNQUACER_I2C_CCR_CS_MASK)
  69. /* calculate the value of CS bits in CSR register on standard mode */
  70. #define SYNQUACER_I2C_CSR_CS_STD_MAX_18M(rate) 0x00
  71. /* calculate the value of CS bits in CCR register on fast mode */
  72. #define SYNQUACER_I2C_CCR_CS_FAST_MAX_18M(rate) \
  73. ((SYNQUACER_I2C_CLK_MASTER_FAST(rate) - 1) \
  74. & SYNQUACER_I2C_CCR_CS_MASK)
  75. /* calculate the value of CS bits in CSR register on fast mode */
  76. #define SYNQUACER_I2C_CSR_CS_FAST_MAX_18M(rate) 0x00
  77. /* (clkrate > 18000000) */
  78. /* calculate the value of CS bits in CCR register on standard mode */
  79. #define SYNQUACER_I2C_CCR_CS_STD_MIN_18M(rate) \
  80. ((SYNQUACER_I2C_CLK_MASTER_STD(rate) - 1) \
  81. & SYNQUACER_I2C_CCR_CS_MASK)
  82. /* calculate the value of CS bits in CSR register on standard mode */
  83. #define SYNQUACER_I2C_CSR_CS_STD_MIN_18M(rate) \
  84. (((SYNQUACER_I2C_CLK_MASTER_STD(rate) - 1) >> 5) \
  85. & SYNQUACER_I2C_CSR_CS_MASK)
  86. /* calculate the value of CS bits in CCR register on fast mode */
  87. #define SYNQUACER_I2C_CCR_CS_FAST_MIN_18M(rate) \
  88. ((SYNQUACER_I2C_CLK_MASTER_FAST(rate) - 1) \
  89. & SYNQUACER_I2C_CCR_CS_MASK)
  90. /* calculate the value of CS bits in CSR register on fast mode */
  91. #define SYNQUACER_I2C_CSR_CS_FAST_MIN_18M(rate) \
  92. (((SYNQUACER_I2C_CLK_MASTER_FAST(rate) - 1) >> 5) \
  93. & SYNQUACER_I2C_CSR_CS_MASK)
  94. /* min I2C clock frequency 14M */
  95. #define SYNQUACER_I2C_MIN_CLK_RATE (14 * 1000000)
  96. /* max I2C clock frequency 200M */
  97. #define SYNQUACER_I2C_MAX_CLK_RATE (200 * 1000000)
  98. /* I2C clock frequency 18M */
  99. #define SYNQUACER_I2C_CLK_RATE_18M (18 * 1000000)
  100. #define SYNQUACER_I2C_SPEED_FM 400 // Fast Mode
  101. #define SYNQUACER_I2C_SPEED_SM 100 // Standard Mode
  102. enum i2c_state {
  103. STATE_IDLE,
  104. STATE_START,
  105. STATE_READ,
  106. STATE_WRITE
  107. };
  108. struct synquacer_i2c {
  109. struct completion completion;
  110. struct i2c_msg *msg;
  111. u32 msg_num;
  112. u32 msg_idx;
  113. u32 msg_ptr;
  114. int irq;
  115. struct device *dev;
  116. void __iomem *base;
  117. struct clk *pclk;
  118. u32 pclkrate;
  119. u32 speed_khz;
  120. u32 timeout_ms;
  121. enum i2c_state state;
  122. struct i2c_adapter adapter;
  123. bool is_suspended;
  124. };
  125. static inline int is_lastmsg(struct synquacer_i2c *i2c)
  126. {
  127. return i2c->msg_idx >= (i2c->msg_num - 1);
  128. }
  129. static inline int is_msglast(struct synquacer_i2c *i2c)
  130. {
  131. return i2c->msg_ptr == (i2c->msg->len - 1);
  132. }
  133. static inline int is_msgend(struct synquacer_i2c *i2c)
  134. {
  135. return i2c->msg_ptr >= i2c->msg->len;
  136. }
  137. static inline unsigned long calc_timeout_ms(struct synquacer_i2c *i2c,
  138. struct i2c_msg *msgs,
  139. int num)
  140. {
  141. unsigned long bit_count = 0;
  142. int i;
  143. for (i = 0; i < num; i++, msgs++)
  144. bit_count += msgs->len;
  145. return DIV_ROUND_UP((bit_count * 9 + num * 10) * 3, 200) + 10;
  146. }
  147. static void synquacer_i2c_stop(struct synquacer_i2c *i2c, int ret)
  148. {
  149. /*
  150. * clear IRQ (INT=0, BER=0)
  151. * set Stop Condition (MSS=0)
  152. * Interrupt Disable
  153. */
  154. writeb(0, i2c->base + SYNQUACER_I2C_REG_BCR);
  155. i2c->state = STATE_IDLE;
  156. i2c->msg_ptr = 0;
  157. i2c->msg = NULL;
  158. i2c->msg_idx++;
  159. i2c->msg_num = 0;
  160. if (ret)
  161. i2c->msg_idx = ret;
  162. complete(&i2c->completion);
  163. }
  164. static void synquacer_i2c_hw_init(struct synquacer_i2c *i2c)
  165. {
  166. unsigned char ccr_cs, csr_cs;
  167. u32 rt = i2c->pclkrate;
  168. /* Set own Address */
  169. writeb(0, i2c->base + SYNQUACER_I2C_REG_ADR);
  170. /* Set PCLK frequency */
  171. writeb(SYNQUACER_I2C_BUS_CLK_FR(i2c->pclkrate),
  172. i2c->base + SYNQUACER_I2C_REG_FSR);
  173. switch (i2c->speed_khz) {
  174. case SYNQUACER_I2C_SPEED_FM:
  175. if (i2c->pclkrate <= SYNQUACER_I2C_CLK_RATE_18M) {
  176. ccr_cs = SYNQUACER_I2C_CCR_CS_FAST_MAX_18M(rt);
  177. csr_cs = SYNQUACER_I2C_CSR_CS_FAST_MAX_18M(rt);
  178. } else {
  179. ccr_cs = SYNQUACER_I2C_CCR_CS_FAST_MIN_18M(rt);
  180. csr_cs = SYNQUACER_I2C_CSR_CS_FAST_MIN_18M(rt);
  181. }
  182. /* Set Clock and enable, Set fast mode */
  183. writeb(ccr_cs | SYNQUACER_I2C_CCR_FM |
  184. SYNQUACER_I2C_CCR_EN,
  185. i2c->base + SYNQUACER_I2C_REG_CCR);
  186. writeb(csr_cs, i2c->base + SYNQUACER_I2C_REG_CSR);
  187. break;
  188. case SYNQUACER_I2C_SPEED_SM:
  189. if (i2c->pclkrate <= SYNQUACER_I2C_CLK_RATE_18M) {
  190. ccr_cs = SYNQUACER_I2C_CCR_CS_STD_MAX_18M(rt);
  191. csr_cs = SYNQUACER_I2C_CSR_CS_STD_MAX_18M(rt);
  192. } else {
  193. ccr_cs = SYNQUACER_I2C_CCR_CS_STD_MIN_18M(rt);
  194. csr_cs = SYNQUACER_I2C_CSR_CS_STD_MIN_18M(rt);
  195. }
  196. /* Set Clock and enable, Set standard mode */
  197. writeb(ccr_cs | SYNQUACER_I2C_CCR_EN,
  198. i2c->base + SYNQUACER_I2C_REG_CCR);
  199. writeb(csr_cs, i2c->base + SYNQUACER_I2C_REG_CSR);
  200. break;
  201. default:
  202. WARN_ON(1);
  203. }
  204. /* clear IRQ (INT=0, BER=0), Interrupt Disable */
  205. writeb(0, i2c->base + SYNQUACER_I2C_REG_BCR);
  206. writeb(0, i2c->base + SYNQUACER_I2C_REG_BC2R);
  207. }
  208. static void synquacer_i2c_hw_reset(struct synquacer_i2c *i2c)
  209. {
  210. /* Disable clock */
  211. writeb(0, i2c->base + SYNQUACER_I2C_REG_CCR);
  212. writeb(0, i2c->base + SYNQUACER_I2C_REG_CSR);
  213. WAIT_PCLK(100, i2c->pclkrate);
  214. }
  215. static int synquacer_i2c_master_start(struct synquacer_i2c *i2c,
  216. struct i2c_msg *pmsg)
  217. {
  218. unsigned char bsr, bcr;
  219. writeb(i2c_8bit_addr_from_msg(pmsg), i2c->base + SYNQUACER_I2C_REG_DAR);
  220. dev_dbg(i2c->dev, "slave:0x%02x\n", pmsg->addr);
  221. /* Generate Start Condition */
  222. bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
  223. bcr = readb(i2c->base + SYNQUACER_I2C_REG_BCR);
  224. dev_dbg(i2c->dev, "bsr:0x%02x, bcr:0x%02x\n", bsr, bcr);
  225. if ((bsr & SYNQUACER_I2C_BSR_BB) &&
  226. !(bcr & SYNQUACER_I2C_BCR_MSS)) {
  227. dev_dbg(i2c->dev, "bus is busy");
  228. return -EBUSY;
  229. }
  230. if (bsr & SYNQUACER_I2C_BSR_BB) { /* Bus is busy */
  231. dev_dbg(i2c->dev, "Continuous Start");
  232. writeb(bcr | SYNQUACER_I2C_BCR_SCC,
  233. i2c->base + SYNQUACER_I2C_REG_BCR);
  234. } else {
  235. if (bcr & SYNQUACER_I2C_BCR_MSS) {
  236. dev_dbg(i2c->dev, "not in master mode");
  237. return -EAGAIN;
  238. }
  239. dev_dbg(i2c->dev, "Start Condition");
  240. /* Start Condition + Enable Interrupts */
  241. writeb(bcr | SYNQUACER_I2C_BCR_MSS |
  242. SYNQUACER_I2C_BCR_INTE | SYNQUACER_I2C_BCR_BEIE,
  243. i2c->base + SYNQUACER_I2C_REG_BCR);
  244. }
  245. WAIT_PCLK(10, i2c->pclkrate);
  246. /* get BSR & BCR registers */
  247. bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
  248. bcr = readb(i2c->base + SYNQUACER_I2C_REG_BCR);
  249. dev_dbg(i2c->dev, "bsr:0x%02x, bcr:0x%02x\n", bsr, bcr);
  250. if ((bsr & SYNQUACER_I2C_BSR_AL) ||
  251. !(bcr & SYNQUACER_I2C_BCR_MSS)) {
  252. dev_dbg(i2c->dev, "arbitration lost\n");
  253. return -EAGAIN;
  254. }
  255. return 0;
  256. }
  257. static int synquacer_i2c_doxfer(struct synquacer_i2c *i2c,
  258. struct i2c_msg *msgs, int num)
  259. {
  260. unsigned char bsr;
  261. unsigned long timeout;
  262. int ret;
  263. if (i2c->is_suspended)
  264. return -EBUSY;
  265. synquacer_i2c_hw_init(i2c);
  266. bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
  267. if (bsr & SYNQUACER_I2C_BSR_BB) {
  268. dev_err(i2c->dev, "cannot get bus (bus busy)\n");
  269. return -EBUSY;
  270. }
  271. reinit_completion(&i2c->completion);
  272. i2c->msg = msgs;
  273. i2c->msg_num = num;
  274. i2c->msg_ptr = 0;
  275. i2c->msg_idx = 0;
  276. i2c->state = STATE_START;
  277. ret = synquacer_i2c_master_start(i2c, i2c->msg);
  278. if (ret < 0) {
  279. dev_dbg(i2c->dev, "Address failed: (%d)\n", ret);
  280. return ret;
  281. }
  282. timeout = wait_for_completion_timeout(&i2c->completion,
  283. msecs_to_jiffies(i2c->timeout_ms));
  284. if (timeout == 0) {
  285. dev_dbg(i2c->dev, "timeout\n");
  286. return -EAGAIN;
  287. }
  288. ret = i2c->msg_idx;
  289. if (ret != num) {
  290. dev_dbg(i2c->dev, "incomplete xfer (%d)\n", ret);
  291. return -EAGAIN;
  292. }
  293. /* wait 2 clock periods to ensure the stop has been through the bus */
  294. udelay(DIV_ROUND_UP(2 * 1000, i2c->speed_khz));
  295. return ret;
  296. }
  297. static irqreturn_t synquacer_i2c_isr(int irq, void *dev_id)
  298. {
  299. struct synquacer_i2c *i2c = dev_id;
  300. unsigned char byte;
  301. unsigned char bsr, bcr;
  302. int ret;
  303. bcr = readb(i2c->base + SYNQUACER_I2C_REG_BCR);
  304. bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
  305. dev_dbg(i2c->dev, "bsr:0x%02x, bcr:0x%02x\n", bsr, bcr);
  306. if (bcr & SYNQUACER_I2C_BCR_BER) {
  307. dev_err(i2c->dev, "bus error\n");
  308. synquacer_i2c_stop(i2c, -EAGAIN);
  309. goto out;
  310. }
  311. if ((bsr & SYNQUACER_I2C_BSR_AL) ||
  312. !(bcr & SYNQUACER_I2C_BCR_MSS)) {
  313. dev_dbg(i2c->dev, "arbitration lost\n");
  314. synquacer_i2c_stop(i2c, -EAGAIN);
  315. goto out;
  316. }
  317. switch (i2c->state) {
  318. case STATE_START:
  319. if (bsr & SYNQUACER_I2C_BSR_LRB) {
  320. dev_dbg(i2c->dev, "ack was not received\n");
  321. synquacer_i2c_stop(i2c, -EAGAIN);
  322. goto out;
  323. }
  324. if (i2c->msg->flags & I2C_M_RD)
  325. i2c->state = STATE_READ;
  326. else
  327. i2c->state = STATE_WRITE;
  328. if (is_lastmsg(i2c) && i2c->msg->len == 0) {
  329. synquacer_i2c_stop(i2c, 0);
  330. goto out;
  331. }
  332. if (i2c->state == STATE_READ)
  333. goto prepare_read;
  334. /* fallthru */
  335. case STATE_WRITE:
  336. if (bsr & SYNQUACER_I2C_BSR_LRB) {
  337. dev_dbg(i2c->dev, "WRITE: No Ack\n");
  338. synquacer_i2c_stop(i2c, -EAGAIN);
  339. goto out;
  340. }
  341. if (!is_msgend(i2c)) {
  342. writeb(i2c->msg->buf[i2c->msg_ptr++],
  343. i2c->base + SYNQUACER_I2C_REG_DAR);
  344. /* clear IRQ, and continue */
  345. writeb(SYNQUACER_I2C_BCR_BEIE |
  346. SYNQUACER_I2C_BCR_MSS |
  347. SYNQUACER_I2C_BCR_INTE,
  348. i2c->base + SYNQUACER_I2C_REG_BCR);
  349. break;
  350. }
  351. if (is_lastmsg(i2c)) {
  352. synquacer_i2c_stop(i2c, 0);
  353. break;
  354. }
  355. dev_dbg(i2c->dev, "WRITE: Next Message\n");
  356. i2c->msg_ptr = 0;
  357. i2c->msg_idx++;
  358. i2c->msg++;
  359. /* send the new start */
  360. ret = synquacer_i2c_master_start(i2c, i2c->msg);
  361. if (ret < 0) {
  362. dev_dbg(i2c->dev, "restart error (%d)\n", ret);
  363. synquacer_i2c_stop(i2c, -EAGAIN);
  364. break;
  365. }
  366. i2c->state = STATE_START;
  367. break;
  368. case STATE_READ:
  369. byte = readb(i2c->base + SYNQUACER_I2C_REG_DAR);
  370. if (!(bsr & SYNQUACER_I2C_BSR_FBT)) /* data */
  371. i2c->msg->buf[i2c->msg_ptr++] = byte;
  372. else /* address */
  373. dev_dbg(i2c->dev, "address:0x%02x. ignore it.\n", byte);
  374. prepare_read:
  375. if (is_msglast(i2c)) {
  376. writeb(SYNQUACER_I2C_BCR_MSS |
  377. SYNQUACER_I2C_BCR_BEIE |
  378. SYNQUACER_I2C_BCR_INTE,
  379. i2c->base + SYNQUACER_I2C_REG_BCR);
  380. break;
  381. }
  382. if (!is_msgend(i2c)) {
  383. writeb(SYNQUACER_I2C_BCR_MSS |
  384. SYNQUACER_I2C_BCR_BEIE |
  385. SYNQUACER_I2C_BCR_INTE |
  386. SYNQUACER_I2C_BCR_ACK,
  387. i2c->base + SYNQUACER_I2C_REG_BCR);
  388. break;
  389. }
  390. if (is_lastmsg(i2c)) {
  391. /* last message, send stop and complete */
  392. dev_dbg(i2c->dev, "READ: Send Stop\n");
  393. synquacer_i2c_stop(i2c, 0);
  394. break;
  395. }
  396. dev_dbg(i2c->dev, "READ: Next Transfer\n");
  397. i2c->msg_ptr = 0;
  398. i2c->msg_idx++;
  399. i2c->msg++;
  400. ret = synquacer_i2c_master_start(i2c, i2c->msg);
  401. if (ret < 0) {
  402. dev_dbg(i2c->dev, "restart error (%d)\n", ret);
  403. synquacer_i2c_stop(i2c, -EAGAIN);
  404. } else {
  405. i2c->state = STATE_START;
  406. }
  407. break;
  408. default:
  409. dev_err(i2c->dev, "called in err STATE (%d)\n", i2c->state);
  410. break;
  411. }
  412. out:
  413. WAIT_PCLK(10, i2c->pclkrate);
  414. return IRQ_HANDLED;
  415. }
  416. static int synquacer_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
  417. int num)
  418. {
  419. struct synquacer_i2c *i2c;
  420. int retry;
  421. int ret;
  422. i2c = i2c_get_adapdata(adap);
  423. i2c->timeout_ms = calc_timeout_ms(i2c, msgs, num);
  424. dev_dbg(i2c->dev, "calculated timeout %d ms\n", i2c->timeout_ms);
  425. for (retry = 0; retry <= adap->retries; retry++) {
  426. ret = synquacer_i2c_doxfer(i2c, msgs, num);
  427. if (ret != -EAGAIN)
  428. return ret;
  429. dev_dbg(i2c->dev, "Retrying transmission (%d)\n", retry);
  430. synquacer_i2c_hw_reset(i2c);
  431. }
  432. return -EIO;
  433. }
  434. static u32 synquacer_i2c_functionality(struct i2c_adapter *adap)
  435. {
  436. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  437. }
  438. static const struct i2c_algorithm synquacer_i2c_algo = {
  439. .master_xfer = synquacer_i2c_xfer,
  440. .functionality = synquacer_i2c_functionality,
  441. };
  442. static struct i2c_adapter synquacer_i2c_ops = {
  443. .owner = THIS_MODULE,
  444. .name = "synquacer_i2c-adapter",
  445. .algo = &synquacer_i2c_algo,
  446. .retries = 5,
  447. };
  448. static int synquacer_i2c_probe(struct platform_device *pdev)
  449. {
  450. struct synquacer_i2c *i2c;
  451. struct resource *r;
  452. u32 bus_speed;
  453. int ret;
  454. i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
  455. if (!i2c)
  456. return -ENOMEM;
  457. bus_speed = i2c_acpi_find_bus_speed(&pdev->dev);
  458. if (!bus_speed)
  459. device_property_read_u32(&pdev->dev, "clock-frequency",
  460. &bus_speed);
  461. device_property_read_u32(&pdev->dev, "socionext,pclk-rate",
  462. &i2c->pclkrate);
  463. i2c->pclk = devm_clk_get(&pdev->dev, "pclk");
  464. if (IS_ERR(i2c->pclk) && PTR_ERR(i2c->pclk) == -EPROBE_DEFER)
  465. return -EPROBE_DEFER;
  466. if (!IS_ERR_OR_NULL(i2c->pclk)) {
  467. dev_dbg(&pdev->dev, "clock source %p\n", i2c->pclk);
  468. ret = clk_prepare_enable(i2c->pclk);
  469. if (ret) {
  470. dev_err(&pdev->dev, "failed to enable clock (%d)\n",
  471. ret);
  472. return ret;
  473. }
  474. i2c->pclkrate = clk_get_rate(i2c->pclk);
  475. }
  476. if (i2c->pclkrate < SYNQUACER_I2C_MIN_CLK_RATE ||
  477. i2c->pclkrate > SYNQUACER_I2C_MAX_CLK_RATE) {
  478. dev_err(&pdev->dev, "PCLK missing or out of range (%d)\n",
  479. i2c->pclkrate);
  480. return -EINVAL;
  481. }
  482. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  483. i2c->base = devm_ioremap_resource(&pdev->dev, r);
  484. if (IS_ERR(i2c->base))
  485. return PTR_ERR(i2c->base);
  486. i2c->irq = platform_get_irq(pdev, 0);
  487. if (i2c->irq < 0) {
  488. dev_err(&pdev->dev, "no IRQ resource found\n");
  489. return -ENODEV;
  490. }
  491. ret = devm_request_irq(&pdev->dev, i2c->irq, synquacer_i2c_isr,
  492. 0, dev_name(&pdev->dev), i2c);
  493. if (ret < 0) {
  494. dev_err(&pdev->dev, "cannot claim IRQ %d\n", i2c->irq);
  495. return ret;
  496. }
  497. i2c->state = STATE_IDLE;
  498. i2c->dev = &pdev->dev;
  499. i2c->adapter = synquacer_i2c_ops;
  500. i2c_set_adapdata(&i2c->adapter, i2c);
  501. i2c->adapter.dev.parent = &pdev->dev;
  502. i2c->adapter.dev.of_node = pdev->dev.of_node;
  503. ACPI_COMPANION_SET(&i2c->adapter.dev, ACPI_COMPANION(&pdev->dev));
  504. i2c->adapter.nr = pdev->id;
  505. init_completion(&i2c->completion);
  506. if (bus_speed < 400000)
  507. i2c->speed_khz = SYNQUACER_I2C_SPEED_SM;
  508. else
  509. i2c->speed_khz = SYNQUACER_I2C_SPEED_FM;
  510. synquacer_i2c_hw_init(i2c);
  511. ret = i2c_add_numbered_adapter(&i2c->adapter);
  512. if (ret) {
  513. dev_err(&pdev->dev, "failed to add bus to i2c core\n");
  514. return ret;
  515. }
  516. platform_set_drvdata(pdev, i2c);
  517. dev_info(&pdev->dev, "%s: synquacer_i2c adapter\n",
  518. dev_name(&i2c->adapter.dev));
  519. return 0;
  520. }
  521. static int synquacer_i2c_remove(struct platform_device *pdev)
  522. {
  523. struct synquacer_i2c *i2c = platform_get_drvdata(pdev);
  524. i2c_del_adapter(&i2c->adapter);
  525. if (!IS_ERR(i2c->pclk))
  526. clk_disable_unprepare(i2c->pclk);
  527. return 0;
  528. };
  529. static const struct of_device_id synquacer_i2c_dt_ids[] = {
  530. { .compatible = "socionext,synquacer-i2c" },
  531. { /* sentinel */ }
  532. };
  533. MODULE_DEVICE_TABLE(of, synquacer_i2c_dt_ids);
  534. #ifdef CONFIG_ACPI
  535. static const struct acpi_device_id synquacer_i2c_acpi_ids[] = {
  536. { "SCX0003" },
  537. { /* sentinel */ }
  538. };
  539. MODULE_DEVICE_TABLE(acpi, synquacer_i2c_acpi_ids);
  540. #endif
  541. static struct platform_driver synquacer_i2c_driver = {
  542. .probe = synquacer_i2c_probe,
  543. .remove = synquacer_i2c_remove,
  544. .driver = {
  545. .name = "synquacer_i2c",
  546. .of_match_table = of_match_ptr(synquacer_i2c_dt_ids),
  547. .acpi_match_table = ACPI_PTR(synquacer_i2c_acpi_ids),
  548. },
  549. };
  550. module_platform_driver(synquacer_i2c_driver);
  551. MODULE_AUTHOR("Fujitsu Semiconductor Ltd");
  552. MODULE_DESCRIPTION("Socionext SynQuacer I2C Driver");
  553. MODULE_LICENSE("GPL v2");