bcm-flexrm-mailbox.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724
  1. /*
  2. * Copyright (C) 2017 Broadcom
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation version 2.
  7. *
  8. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  9. * kind, whether express or implied; without even the implied warranty
  10. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. /*
  14. * Broadcom FlexRM Mailbox Driver
  15. *
  16. * Each Broadcom FlexSparx4 offload engine is implemented as an
  17. * extension to Broadcom FlexRM ring manager. The FlexRM ring
  18. * manager provides a set of rings which can be used to submit
  19. * work to a FlexSparx4 offload engine.
  20. *
  21. * This driver creates a mailbox controller using a set of FlexRM
  22. * rings where each mailbox channel represents a separate FlexRM ring.
  23. */
  24. #include <asm/barrier.h>
  25. #include <asm/byteorder.h>
  26. #include <linux/atomic.h>
  27. #include <linux/bitmap.h>
  28. #include <linux/debugfs.h>
  29. #include <linux/delay.h>
  30. #include <linux/device.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/dmapool.h>
  33. #include <linux/err.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/kernel.h>
  36. #include <linux/mailbox_controller.h>
  37. #include <linux/mailbox_client.h>
  38. #include <linux/mailbox/brcm-message.h>
  39. #include <linux/module.h>
  40. #include <linux/msi.h>
  41. #include <linux/of_address.h>
  42. #include <linux/of_irq.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/spinlock.h>
  45. /* ====== FlexRM register defines ===== */
  46. /* FlexRM configuration */
  47. #define RING_REGS_SIZE 0x10000
  48. #define RING_DESC_SIZE 8
  49. #define RING_DESC_INDEX(offset) \
  50. ((offset) / RING_DESC_SIZE)
  51. #define RING_DESC_OFFSET(index) \
  52. ((index) * RING_DESC_SIZE)
  53. #define RING_MAX_REQ_COUNT 1024
  54. #define RING_BD_ALIGN_ORDER 12
  55. #define RING_BD_ALIGN_CHECK(addr) \
  56. (!((addr) & ((0x1 << RING_BD_ALIGN_ORDER) - 1)))
  57. #define RING_BD_TOGGLE_INVALID(offset) \
  58. (((offset) >> RING_BD_ALIGN_ORDER) & 0x1)
  59. #define RING_BD_TOGGLE_VALID(offset) \
  60. (!RING_BD_TOGGLE_INVALID(offset))
  61. #define RING_BD_DESC_PER_REQ 32
  62. #define RING_BD_DESC_COUNT \
  63. (RING_MAX_REQ_COUNT * RING_BD_DESC_PER_REQ)
  64. #define RING_BD_SIZE \
  65. (RING_BD_DESC_COUNT * RING_DESC_SIZE)
  66. #define RING_CMPL_ALIGN_ORDER 13
  67. #define RING_CMPL_DESC_COUNT RING_MAX_REQ_COUNT
  68. #define RING_CMPL_SIZE \
  69. (RING_CMPL_DESC_COUNT * RING_DESC_SIZE)
  70. #define RING_VER_MAGIC 0x76303031
  71. /* Per-Ring register offsets */
  72. #define RING_VER 0x000
  73. #define RING_BD_START_ADDR 0x004
  74. #define RING_BD_READ_PTR 0x008
  75. #define RING_BD_WRITE_PTR 0x00c
  76. #define RING_BD_READ_PTR_DDR_LS 0x010
  77. #define RING_BD_READ_PTR_DDR_MS 0x014
  78. #define RING_CMPL_START_ADDR 0x018
  79. #define RING_CMPL_WRITE_PTR 0x01c
  80. #define RING_NUM_REQ_RECV_LS 0x020
  81. #define RING_NUM_REQ_RECV_MS 0x024
  82. #define RING_NUM_REQ_TRANS_LS 0x028
  83. #define RING_NUM_REQ_TRANS_MS 0x02c
  84. #define RING_NUM_REQ_OUTSTAND 0x030
  85. #define RING_CONTROL 0x034
  86. #define RING_FLUSH_DONE 0x038
  87. #define RING_MSI_ADDR_LS 0x03c
  88. #define RING_MSI_ADDR_MS 0x040
  89. #define RING_MSI_CONTROL 0x048
  90. #define RING_BD_READ_PTR_DDR_CONTROL 0x04c
  91. #define RING_MSI_DATA_VALUE 0x064
  92. /* Register RING_BD_START_ADDR fields */
  93. #define BD_LAST_UPDATE_HW_SHIFT 28
  94. #define BD_LAST_UPDATE_HW_MASK 0x1
  95. #define BD_START_ADDR_VALUE(pa) \
  96. ((u32)((((dma_addr_t)(pa)) >> RING_BD_ALIGN_ORDER) & 0x0fffffff))
  97. #define BD_START_ADDR_DECODE(val) \
  98. ((dma_addr_t)((val) & 0x0fffffff) << RING_BD_ALIGN_ORDER)
  99. /* Register RING_CMPL_START_ADDR fields */
  100. #define CMPL_START_ADDR_VALUE(pa) \
  101. ((u32)((((u64)(pa)) >> RING_CMPL_ALIGN_ORDER) & 0x07ffffff))
  102. /* Register RING_CONTROL fields */
  103. #define CONTROL_MASK_DISABLE_CONTROL 12
  104. #define CONTROL_FLUSH_SHIFT 5
  105. #define CONTROL_ACTIVE_SHIFT 4
  106. #define CONTROL_RATE_ADAPT_MASK 0xf
  107. #define CONTROL_RATE_DYNAMIC 0x0
  108. #define CONTROL_RATE_FAST 0x8
  109. #define CONTROL_RATE_MEDIUM 0x9
  110. #define CONTROL_RATE_SLOW 0xa
  111. #define CONTROL_RATE_IDLE 0xb
  112. /* Register RING_FLUSH_DONE fields */
  113. #define FLUSH_DONE_MASK 0x1
  114. /* Register RING_MSI_CONTROL fields */
  115. #define MSI_TIMER_VAL_SHIFT 16
  116. #define MSI_TIMER_VAL_MASK 0xffff
  117. #define MSI_ENABLE_SHIFT 15
  118. #define MSI_ENABLE_MASK 0x1
  119. #define MSI_COUNT_SHIFT 0
  120. #define MSI_COUNT_MASK 0x3ff
  121. /* Register RING_BD_READ_PTR_DDR_CONTROL fields */
  122. #define BD_READ_PTR_DDR_TIMER_VAL_SHIFT 16
  123. #define BD_READ_PTR_DDR_TIMER_VAL_MASK 0xffff
  124. #define BD_READ_PTR_DDR_ENABLE_SHIFT 15
  125. #define BD_READ_PTR_DDR_ENABLE_MASK 0x1
  126. /* ====== FlexRM ring descriptor defines ===== */
  127. /* Completion descriptor format */
  128. #define CMPL_OPAQUE_SHIFT 0
  129. #define CMPL_OPAQUE_MASK 0xffff
  130. #define CMPL_ENGINE_STATUS_SHIFT 16
  131. #define CMPL_ENGINE_STATUS_MASK 0xffff
  132. #define CMPL_DME_STATUS_SHIFT 32
  133. #define CMPL_DME_STATUS_MASK 0xffff
  134. #define CMPL_RM_STATUS_SHIFT 48
  135. #define CMPL_RM_STATUS_MASK 0xffff
  136. /* Completion DME status code */
  137. #define DME_STATUS_MEM_COR_ERR BIT(0)
  138. #define DME_STATUS_MEM_UCOR_ERR BIT(1)
  139. #define DME_STATUS_FIFO_UNDERFLOW BIT(2)
  140. #define DME_STATUS_FIFO_OVERFLOW BIT(3)
  141. #define DME_STATUS_RRESP_ERR BIT(4)
  142. #define DME_STATUS_BRESP_ERR BIT(5)
  143. #define DME_STATUS_ERROR_MASK (DME_STATUS_MEM_COR_ERR | \
  144. DME_STATUS_MEM_UCOR_ERR | \
  145. DME_STATUS_FIFO_UNDERFLOW | \
  146. DME_STATUS_FIFO_OVERFLOW | \
  147. DME_STATUS_RRESP_ERR | \
  148. DME_STATUS_BRESP_ERR)
  149. /* Completion RM status code */
  150. #define RM_STATUS_CODE_SHIFT 0
  151. #define RM_STATUS_CODE_MASK 0x3ff
  152. #define RM_STATUS_CODE_GOOD 0x0
  153. #define RM_STATUS_CODE_AE_TIMEOUT 0x3ff
  154. /* General descriptor format */
  155. #define DESC_TYPE_SHIFT 60
  156. #define DESC_TYPE_MASK 0xf
  157. #define DESC_PAYLOAD_SHIFT 0
  158. #define DESC_PAYLOAD_MASK 0x0fffffffffffffff
  159. /* Null descriptor format */
  160. #define NULL_TYPE 0
  161. #define NULL_TOGGLE_SHIFT 58
  162. #define NULL_TOGGLE_MASK 0x1
  163. /* Header descriptor format */
  164. #define HEADER_TYPE 1
  165. #define HEADER_TOGGLE_SHIFT 58
  166. #define HEADER_TOGGLE_MASK 0x1
  167. #define HEADER_ENDPKT_SHIFT 57
  168. #define HEADER_ENDPKT_MASK 0x1
  169. #define HEADER_STARTPKT_SHIFT 56
  170. #define HEADER_STARTPKT_MASK 0x1
  171. #define HEADER_BDCOUNT_SHIFT 36
  172. #define HEADER_BDCOUNT_MASK 0x1f
  173. #define HEADER_BDCOUNT_MAX HEADER_BDCOUNT_MASK
  174. #define HEADER_FLAGS_SHIFT 16
  175. #define HEADER_FLAGS_MASK 0xffff
  176. #define HEADER_OPAQUE_SHIFT 0
  177. #define HEADER_OPAQUE_MASK 0xffff
  178. /* Source (SRC) descriptor format */
  179. #define SRC_TYPE 2
  180. #define SRC_LENGTH_SHIFT 44
  181. #define SRC_LENGTH_MASK 0xffff
  182. #define SRC_ADDR_SHIFT 0
  183. #define SRC_ADDR_MASK 0x00000fffffffffff
  184. /* Destination (DST) descriptor format */
  185. #define DST_TYPE 3
  186. #define DST_LENGTH_SHIFT 44
  187. #define DST_LENGTH_MASK 0xffff
  188. #define DST_ADDR_SHIFT 0
  189. #define DST_ADDR_MASK 0x00000fffffffffff
  190. /* Immediate (IMM) descriptor format */
  191. #define IMM_TYPE 4
  192. #define IMM_DATA_SHIFT 0
  193. #define IMM_DATA_MASK 0x0fffffffffffffff
  194. /* Next pointer (NPTR) descriptor format */
  195. #define NPTR_TYPE 5
  196. #define NPTR_TOGGLE_SHIFT 58
  197. #define NPTR_TOGGLE_MASK 0x1
  198. #define NPTR_ADDR_SHIFT 0
  199. #define NPTR_ADDR_MASK 0x00000fffffffffff
  200. /* Mega source (MSRC) descriptor format */
  201. #define MSRC_TYPE 6
  202. #define MSRC_LENGTH_SHIFT 44
  203. #define MSRC_LENGTH_MASK 0xffff
  204. #define MSRC_ADDR_SHIFT 0
  205. #define MSRC_ADDR_MASK 0x00000fffffffffff
  206. /* Mega destination (MDST) descriptor format */
  207. #define MDST_TYPE 7
  208. #define MDST_LENGTH_SHIFT 44
  209. #define MDST_LENGTH_MASK 0xffff
  210. #define MDST_ADDR_SHIFT 0
  211. #define MDST_ADDR_MASK 0x00000fffffffffff
  212. /* Source with tlast (SRCT) descriptor format */
  213. #define SRCT_TYPE 8
  214. #define SRCT_LENGTH_SHIFT 44
  215. #define SRCT_LENGTH_MASK 0xffff
  216. #define SRCT_ADDR_SHIFT 0
  217. #define SRCT_ADDR_MASK 0x00000fffffffffff
  218. /* Destination with tlast (DSTT) descriptor format */
  219. #define DSTT_TYPE 9
  220. #define DSTT_LENGTH_SHIFT 44
  221. #define DSTT_LENGTH_MASK 0xffff
  222. #define DSTT_ADDR_SHIFT 0
  223. #define DSTT_ADDR_MASK 0x00000fffffffffff
  224. /* Immediate with tlast (IMMT) descriptor format */
  225. #define IMMT_TYPE 10
  226. #define IMMT_DATA_SHIFT 0
  227. #define IMMT_DATA_MASK 0x0fffffffffffffff
  228. /* Descriptor helper macros */
  229. #define DESC_DEC(_d, _s, _m) (((_d) >> (_s)) & (_m))
  230. #define DESC_ENC(_d, _v, _s, _m) \
  231. do { \
  232. (_d) &= ~((u64)(_m) << (_s)); \
  233. (_d) |= (((u64)(_v) & (_m)) << (_s)); \
  234. } while (0)
  235. /* ====== FlexRM data structures ===== */
  236. struct flexrm_ring {
  237. /* Unprotected members */
  238. int num;
  239. struct flexrm_mbox *mbox;
  240. void __iomem *regs;
  241. bool irq_requested;
  242. unsigned int irq;
  243. cpumask_t irq_aff_hint;
  244. unsigned int msi_timer_val;
  245. unsigned int msi_count_threshold;
  246. struct brcm_message *requests[RING_MAX_REQ_COUNT];
  247. void *bd_base;
  248. dma_addr_t bd_dma_base;
  249. u32 bd_write_offset;
  250. void *cmpl_base;
  251. dma_addr_t cmpl_dma_base;
  252. /* Atomic stats */
  253. atomic_t msg_send_count;
  254. atomic_t msg_cmpl_count;
  255. /* Protected members */
  256. spinlock_t lock;
  257. DECLARE_BITMAP(requests_bmap, RING_MAX_REQ_COUNT);
  258. u32 cmpl_read_offset;
  259. };
  260. struct flexrm_mbox {
  261. struct device *dev;
  262. void __iomem *regs;
  263. u32 num_rings;
  264. struct flexrm_ring *rings;
  265. struct dma_pool *bd_pool;
  266. struct dma_pool *cmpl_pool;
  267. struct dentry *root;
  268. struct dentry *config;
  269. struct dentry *stats;
  270. struct mbox_controller controller;
  271. };
  272. /* ====== FlexRM ring descriptor helper routines ===== */
  273. static u64 flexrm_read_desc(void *desc_ptr)
  274. {
  275. return le64_to_cpu(*((u64 *)desc_ptr));
  276. }
  277. static void flexrm_write_desc(void *desc_ptr, u64 desc)
  278. {
  279. *((u64 *)desc_ptr) = cpu_to_le64(desc);
  280. }
  281. static u32 flexrm_cmpl_desc_to_reqid(u64 cmpl_desc)
  282. {
  283. return (u32)(cmpl_desc & CMPL_OPAQUE_MASK);
  284. }
  285. static int flexrm_cmpl_desc_to_error(u64 cmpl_desc)
  286. {
  287. u32 status;
  288. status = DESC_DEC(cmpl_desc, CMPL_DME_STATUS_SHIFT,
  289. CMPL_DME_STATUS_MASK);
  290. if (status & DME_STATUS_ERROR_MASK)
  291. return -EIO;
  292. status = DESC_DEC(cmpl_desc, CMPL_RM_STATUS_SHIFT,
  293. CMPL_RM_STATUS_MASK);
  294. status &= RM_STATUS_CODE_MASK;
  295. if (status == RM_STATUS_CODE_AE_TIMEOUT)
  296. return -ETIMEDOUT;
  297. return 0;
  298. }
  299. static bool flexrm_is_next_table_desc(void *desc_ptr)
  300. {
  301. u64 desc = flexrm_read_desc(desc_ptr);
  302. u32 type = DESC_DEC(desc, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  303. return (type == NPTR_TYPE) ? true : false;
  304. }
  305. static u64 flexrm_next_table_desc(u32 toggle, dma_addr_t next_addr)
  306. {
  307. u64 desc = 0;
  308. DESC_ENC(desc, NPTR_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  309. DESC_ENC(desc, toggle, NPTR_TOGGLE_SHIFT, NPTR_TOGGLE_MASK);
  310. DESC_ENC(desc, next_addr, NPTR_ADDR_SHIFT, NPTR_ADDR_MASK);
  311. return desc;
  312. }
  313. static u64 flexrm_null_desc(u32 toggle)
  314. {
  315. u64 desc = 0;
  316. DESC_ENC(desc, NULL_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  317. DESC_ENC(desc, toggle, NULL_TOGGLE_SHIFT, NULL_TOGGLE_MASK);
  318. return desc;
  319. }
  320. static u32 flexrm_estimate_header_desc_count(u32 nhcnt)
  321. {
  322. u32 hcnt = nhcnt / HEADER_BDCOUNT_MAX;
  323. if (!(nhcnt % HEADER_BDCOUNT_MAX))
  324. hcnt += 1;
  325. return hcnt;
  326. }
  327. static void flexrm_flip_header_toogle(void *desc_ptr)
  328. {
  329. u64 desc = flexrm_read_desc(desc_ptr);
  330. if (desc & ((u64)0x1 << HEADER_TOGGLE_SHIFT))
  331. desc &= ~((u64)0x1 << HEADER_TOGGLE_SHIFT);
  332. else
  333. desc |= ((u64)0x1 << HEADER_TOGGLE_SHIFT);
  334. flexrm_write_desc(desc_ptr, desc);
  335. }
  336. static u64 flexrm_header_desc(u32 toggle, u32 startpkt, u32 endpkt,
  337. u32 bdcount, u32 flags, u32 opaque)
  338. {
  339. u64 desc = 0;
  340. DESC_ENC(desc, HEADER_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  341. DESC_ENC(desc, toggle, HEADER_TOGGLE_SHIFT, HEADER_TOGGLE_MASK);
  342. DESC_ENC(desc, startpkt, HEADER_STARTPKT_SHIFT, HEADER_STARTPKT_MASK);
  343. DESC_ENC(desc, endpkt, HEADER_ENDPKT_SHIFT, HEADER_ENDPKT_MASK);
  344. DESC_ENC(desc, bdcount, HEADER_BDCOUNT_SHIFT, HEADER_BDCOUNT_MASK);
  345. DESC_ENC(desc, flags, HEADER_FLAGS_SHIFT, HEADER_FLAGS_MASK);
  346. DESC_ENC(desc, opaque, HEADER_OPAQUE_SHIFT, HEADER_OPAQUE_MASK);
  347. return desc;
  348. }
  349. static void flexrm_enqueue_desc(u32 nhpos, u32 nhcnt, u32 reqid,
  350. u64 desc, void **desc_ptr, u32 *toggle,
  351. void *start_desc, void *end_desc)
  352. {
  353. u64 d;
  354. u32 nhavail, _toggle, _startpkt, _endpkt, _bdcount;
  355. /* Sanity check */
  356. if (nhcnt <= nhpos)
  357. return;
  358. /*
  359. * Each request or packet start with a HEADER descriptor followed
  360. * by one or more non-HEADER descriptors (SRC, SRCT, MSRC, DST,
  361. * DSTT, MDST, IMM, and IMMT). The number of non-HEADER descriptors
  362. * following a HEADER descriptor is represented by BDCOUNT field
  363. * of HEADER descriptor. The max value of BDCOUNT field is 31 which
  364. * means we can only have 31 non-HEADER descriptors following one
  365. * HEADER descriptor.
  366. *
  367. * In general use, number of non-HEADER descriptors can easily go
  368. * beyond 31. To tackle this situation, we have packet (or request)
  369. * extenstion bits (STARTPKT and ENDPKT) in the HEADER descriptor.
  370. *
  371. * To use packet extension, the first HEADER descriptor of request
  372. * (or packet) will have STARTPKT=1 and ENDPKT=0. The intermediate
  373. * HEADER descriptors will have STARTPKT=0 and ENDPKT=0. The last
  374. * HEADER descriptor will have STARTPKT=0 and ENDPKT=1. Also, the
  375. * TOGGLE bit of the first HEADER will be set to invalid state to
  376. * ensure that FlexRM does not start fetching descriptors till all
  377. * descriptors are enqueued. The user of this function will flip
  378. * the TOGGLE bit of first HEADER after all descriptors are
  379. * enqueued.
  380. */
  381. if ((nhpos % HEADER_BDCOUNT_MAX == 0) && (nhcnt - nhpos)) {
  382. /* Prepare the header descriptor */
  383. nhavail = (nhcnt - nhpos);
  384. _toggle = (nhpos == 0) ? !(*toggle) : (*toggle);
  385. _startpkt = (nhpos == 0) ? 0x1 : 0x0;
  386. _endpkt = (nhavail <= HEADER_BDCOUNT_MAX) ? 0x1 : 0x0;
  387. _bdcount = (nhavail <= HEADER_BDCOUNT_MAX) ?
  388. nhavail : HEADER_BDCOUNT_MAX;
  389. if (nhavail <= HEADER_BDCOUNT_MAX)
  390. _bdcount = nhavail;
  391. else
  392. _bdcount = HEADER_BDCOUNT_MAX;
  393. d = flexrm_header_desc(_toggle, _startpkt, _endpkt,
  394. _bdcount, 0x0, reqid);
  395. /* Write header descriptor */
  396. flexrm_write_desc(*desc_ptr, d);
  397. /* Point to next descriptor */
  398. *desc_ptr += sizeof(desc);
  399. if (*desc_ptr == end_desc)
  400. *desc_ptr = start_desc;
  401. /* Skip next pointer descriptors */
  402. while (flexrm_is_next_table_desc(*desc_ptr)) {
  403. *toggle = (*toggle) ? 0 : 1;
  404. *desc_ptr += sizeof(desc);
  405. if (*desc_ptr == end_desc)
  406. *desc_ptr = start_desc;
  407. }
  408. }
  409. /* Write desired descriptor */
  410. flexrm_write_desc(*desc_ptr, desc);
  411. /* Point to next descriptor */
  412. *desc_ptr += sizeof(desc);
  413. if (*desc_ptr == end_desc)
  414. *desc_ptr = start_desc;
  415. /* Skip next pointer descriptors */
  416. while (flexrm_is_next_table_desc(*desc_ptr)) {
  417. *toggle = (*toggle) ? 0 : 1;
  418. *desc_ptr += sizeof(desc);
  419. if (*desc_ptr == end_desc)
  420. *desc_ptr = start_desc;
  421. }
  422. }
  423. static u64 flexrm_src_desc(dma_addr_t addr, unsigned int length)
  424. {
  425. u64 desc = 0;
  426. DESC_ENC(desc, SRC_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  427. DESC_ENC(desc, length, SRC_LENGTH_SHIFT, SRC_LENGTH_MASK);
  428. DESC_ENC(desc, addr, SRC_ADDR_SHIFT, SRC_ADDR_MASK);
  429. return desc;
  430. }
  431. static u64 flexrm_msrc_desc(dma_addr_t addr, unsigned int length_div_16)
  432. {
  433. u64 desc = 0;
  434. DESC_ENC(desc, MSRC_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  435. DESC_ENC(desc, length_div_16, MSRC_LENGTH_SHIFT, MSRC_LENGTH_MASK);
  436. DESC_ENC(desc, addr, MSRC_ADDR_SHIFT, MSRC_ADDR_MASK);
  437. return desc;
  438. }
  439. static u64 flexrm_dst_desc(dma_addr_t addr, unsigned int length)
  440. {
  441. u64 desc = 0;
  442. DESC_ENC(desc, DST_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  443. DESC_ENC(desc, length, DST_LENGTH_SHIFT, DST_LENGTH_MASK);
  444. DESC_ENC(desc, addr, DST_ADDR_SHIFT, DST_ADDR_MASK);
  445. return desc;
  446. }
  447. static u64 flexrm_mdst_desc(dma_addr_t addr, unsigned int length_div_16)
  448. {
  449. u64 desc = 0;
  450. DESC_ENC(desc, MDST_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  451. DESC_ENC(desc, length_div_16, MDST_LENGTH_SHIFT, MDST_LENGTH_MASK);
  452. DESC_ENC(desc, addr, MDST_ADDR_SHIFT, MDST_ADDR_MASK);
  453. return desc;
  454. }
  455. static u64 flexrm_imm_desc(u64 data)
  456. {
  457. u64 desc = 0;
  458. DESC_ENC(desc, IMM_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  459. DESC_ENC(desc, data, IMM_DATA_SHIFT, IMM_DATA_MASK);
  460. return desc;
  461. }
  462. static u64 flexrm_srct_desc(dma_addr_t addr, unsigned int length)
  463. {
  464. u64 desc = 0;
  465. DESC_ENC(desc, SRCT_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  466. DESC_ENC(desc, length, SRCT_LENGTH_SHIFT, SRCT_LENGTH_MASK);
  467. DESC_ENC(desc, addr, SRCT_ADDR_SHIFT, SRCT_ADDR_MASK);
  468. return desc;
  469. }
  470. static u64 flexrm_dstt_desc(dma_addr_t addr, unsigned int length)
  471. {
  472. u64 desc = 0;
  473. DESC_ENC(desc, DSTT_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  474. DESC_ENC(desc, length, DSTT_LENGTH_SHIFT, DSTT_LENGTH_MASK);
  475. DESC_ENC(desc, addr, DSTT_ADDR_SHIFT, DSTT_ADDR_MASK);
  476. return desc;
  477. }
  478. static u64 flexrm_immt_desc(u64 data)
  479. {
  480. u64 desc = 0;
  481. DESC_ENC(desc, IMMT_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  482. DESC_ENC(desc, data, IMMT_DATA_SHIFT, IMMT_DATA_MASK);
  483. return desc;
  484. }
  485. static bool flexrm_spu_sanity_check(struct brcm_message *msg)
  486. {
  487. struct scatterlist *sg;
  488. if (!msg->spu.src || !msg->spu.dst)
  489. return false;
  490. for (sg = msg->spu.src; sg; sg = sg_next(sg)) {
  491. if (sg->length & 0xf) {
  492. if (sg->length > SRC_LENGTH_MASK)
  493. return false;
  494. } else {
  495. if (sg->length > (MSRC_LENGTH_MASK * 16))
  496. return false;
  497. }
  498. }
  499. for (sg = msg->spu.dst; sg; sg = sg_next(sg)) {
  500. if (sg->length & 0xf) {
  501. if (sg->length > DST_LENGTH_MASK)
  502. return false;
  503. } else {
  504. if (sg->length > (MDST_LENGTH_MASK * 16))
  505. return false;
  506. }
  507. }
  508. return true;
  509. }
  510. static u32 flexrm_spu_estimate_nonheader_desc_count(struct brcm_message *msg)
  511. {
  512. u32 cnt = 0;
  513. unsigned int dst_target = 0;
  514. struct scatterlist *src_sg = msg->spu.src, *dst_sg = msg->spu.dst;
  515. while (src_sg || dst_sg) {
  516. if (src_sg) {
  517. cnt++;
  518. dst_target = src_sg->length;
  519. src_sg = sg_next(src_sg);
  520. } else
  521. dst_target = UINT_MAX;
  522. while (dst_target && dst_sg) {
  523. cnt++;
  524. if (dst_sg->length < dst_target)
  525. dst_target -= dst_sg->length;
  526. else
  527. dst_target = 0;
  528. dst_sg = sg_next(dst_sg);
  529. }
  530. }
  531. return cnt;
  532. }
  533. static int flexrm_spu_dma_map(struct device *dev, struct brcm_message *msg)
  534. {
  535. int rc;
  536. rc = dma_map_sg(dev, msg->spu.src, sg_nents(msg->spu.src),
  537. DMA_TO_DEVICE);
  538. if (rc < 0)
  539. return rc;
  540. rc = dma_map_sg(dev, msg->spu.dst, sg_nents(msg->spu.dst),
  541. DMA_FROM_DEVICE);
  542. if (rc < 0) {
  543. dma_unmap_sg(dev, msg->spu.src, sg_nents(msg->spu.src),
  544. DMA_TO_DEVICE);
  545. return rc;
  546. }
  547. return 0;
  548. }
  549. static void flexrm_spu_dma_unmap(struct device *dev, struct brcm_message *msg)
  550. {
  551. dma_unmap_sg(dev, msg->spu.dst, sg_nents(msg->spu.dst),
  552. DMA_FROM_DEVICE);
  553. dma_unmap_sg(dev, msg->spu.src, sg_nents(msg->spu.src),
  554. DMA_TO_DEVICE);
  555. }
  556. static void *flexrm_spu_write_descs(struct brcm_message *msg, u32 nhcnt,
  557. u32 reqid, void *desc_ptr, u32 toggle,
  558. void *start_desc, void *end_desc)
  559. {
  560. u64 d;
  561. u32 nhpos = 0;
  562. void *orig_desc_ptr = desc_ptr;
  563. unsigned int dst_target = 0;
  564. struct scatterlist *src_sg = msg->spu.src, *dst_sg = msg->spu.dst;
  565. while (src_sg || dst_sg) {
  566. if (src_sg) {
  567. if (sg_dma_len(src_sg) & 0xf)
  568. d = flexrm_src_desc(sg_dma_address(src_sg),
  569. sg_dma_len(src_sg));
  570. else
  571. d = flexrm_msrc_desc(sg_dma_address(src_sg),
  572. sg_dma_len(src_sg)/16);
  573. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  574. d, &desc_ptr, &toggle,
  575. start_desc, end_desc);
  576. nhpos++;
  577. dst_target = sg_dma_len(src_sg);
  578. src_sg = sg_next(src_sg);
  579. } else
  580. dst_target = UINT_MAX;
  581. while (dst_target && dst_sg) {
  582. if (sg_dma_len(dst_sg) & 0xf)
  583. d = flexrm_dst_desc(sg_dma_address(dst_sg),
  584. sg_dma_len(dst_sg));
  585. else
  586. d = flexrm_mdst_desc(sg_dma_address(dst_sg),
  587. sg_dma_len(dst_sg)/16);
  588. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  589. d, &desc_ptr, &toggle,
  590. start_desc, end_desc);
  591. nhpos++;
  592. if (sg_dma_len(dst_sg) < dst_target)
  593. dst_target -= sg_dma_len(dst_sg);
  594. else
  595. dst_target = 0;
  596. dst_sg = sg_next(dst_sg);
  597. }
  598. }
  599. /* Null descriptor with invalid toggle bit */
  600. flexrm_write_desc(desc_ptr, flexrm_null_desc(!toggle));
  601. /* Ensure that descriptors have been written to memory */
  602. wmb();
  603. /* Flip toggle bit in header */
  604. flexrm_flip_header_toogle(orig_desc_ptr);
  605. return desc_ptr;
  606. }
  607. static bool flexrm_sba_sanity_check(struct brcm_message *msg)
  608. {
  609. u32 i;
  610. if (!msg->sba.cmds || !msg->sba.cmds_count)
  611. return false;
  612. for (i = 0; i < msg->sba.cmds_count; i++) {
  613. if (((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_B) ||
  614. (msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_C)) &&
  615. (msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_OUTPUT))
  616. return false;
  617. if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_B) &&
  618. (msg->sba.cmds[i].data_len > SRCT_LENGTH_MASK))
  619. return false;
  620. if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_C) &&
  621. (msg->sba.cmds[i].data_len > SRCT_LENGTH_MASK))
  622. return false;
  623. if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_RESP) &&
  624. (msg->sba.cmds[i].resp_len > DSTT_LENGTH_MASK))
  625. return false;
  626. if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_OUTPUT) &&
  627. (msg->sba.cmds[i].data_len > DSTT_LENGTH_MASK))
  628. return false;
  629. }
  630. return true;
  631. }
  632. static u32 flexrm_sba_estimate_nonheader_desc_count(struct brcm_message *msg)
  633. {
  634. u32 i, cnt;
  635. cnt = 0;
  636. for (i = 0; i < msg->sba.cmds_count; i++) {
  637. cnt++;
  638. if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_B) ||
  639. (msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_C))
  640. cnt++;
  641. if (msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_RESP)
  642. cnt++;
  643. if (msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_OUTPUT)
  644. cnt++;
  645. }
  646. return cnt;
  647. }
  648. static void *flexrm_sba_write_descs(struct brcm_message *msg, u32 nhcnt,
  649. u32 reqid, void *desc_ptr, u32 toggle,
  650. void *start_desc, void *end_desc)
  651. {
  652. u64 d;
  653. u32 i, nhpos = 0;
  654. struct brcm_sba_command *c;
  655. void *orig_desc_ptr = desc_ptr;
  656. /* Convert SBA commands into descriptors */
  657. for (i = 0; i < msg->sba.cmds_count; i++) {
  658. c = &msg->sba.cmds[i];
  659. if ((c->flags & BRCM_SBA_CMD_HAS_RESP) &&
  660. (c->flags & BRCM_SBA_CMD_HAS_OUTPUT)) {
  661. /* Destination response descriptor */
  662. d = flexrm_dst_desc(c->resp, c->resp_len);
  663. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  664. d, &desc_ptr, &toggle,
  665. start_desc, end_desc);
  666. nhpos++;
  667. } else if (c->flags & BRCM_SBA_CMD_HAS_RESP) {
  668. /* Destination response with tlast descriptor */
  669. d = flexrm_dstt_desc(c->resp, c->resp_len);
  670. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  671. d, &desc_ptr, &toggle,
  672. start_desc, end_desc);
  673. nhpos++;
  674. }
  675. if (c->flags & BRCM_SBA_CMD_HAS_OUTPUT) {
  676. /* Destination with tlast descriptor */
  677. d = flexrm_dstt_desc(c->data, c->data_len);
  678. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  679. d, &desc_ptr, &toggle,
  680. start_desc, end_desc);
  681. nhpos++;
  682. }
  683. if (c->flags & BRCM_SBA_CMD_TYPE_B) {
  684. /* Command as immediate descriptor */
  685. d = flexrm_imm_desc(c->cmd);
  686. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  687. d, &desc_ptr, &toggle,
  688. start_desc, end_desc);
  689. nhpos++;
  690. } else {
  691. /* Command as immediate descriptor with tlast */
  692. d = flexrm_immt_desc(c->cmd);
  693. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  694. d, &desc_ptr, &toggle,
  695. start_desc, end_desc);
  696. nhpos++;
  697. }
  698. if ((c->flags & BRCM_SBA_CMD_TYPE_B) ||
  699. (c->flags & BRCM_SBA_CMD_TYPE_C)) {
  700. /* Source with tlast descriptor */
  701. d = flexrm_srct_desc(c->data, c->data_len);
  702. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  703. d, &desc_ptr, &toggle,
  704. start_desc, end_desc);
  705. nhpos++;
  706. }
  707. }
  708. /* Null descriptor with invalid toggle bit */
  709. flexrm_write_desc(desc_ptr, flexrm_null_desc(!toggle));
  710. /* Ensure that descriptors have been written to memory */
  711. wmb();
  712. /* Flip toggle bit in header */
  713. flexrm_flip_header_toogle(orig_desc_ptr);
  714. return desc_ptr;
  715. }
  716. static bool flexrm_sanity_check(struct brcm_message *msg)
  717. {
  718. if (!msg)
  719. return false;
  720. switch (msg->type) {
  721. case BRCM_MESSAGE_SPU:
  722. return flexrm_spu_sanity_check(msg);
  723. case BRCM_MESSAGE_SBA:
  724. return flexrm_sba_sanity_check(msg);
  725. default:
  726. return false;
  727. };
  728. }
  729. static u32 flexrm_estimate_nonheader_desc_count(struct brcm_message *msg)
  730. {
  731. if (!msg)
  732. return 0;
  733. switch (msg->type) {
  734. case BRCM_MESSAGE_SPU:
  735. return flexrm_spu_estimate_nonheader_desc_count(msg);
  736. case BRCM_MESSAGE_SBA:
  737. return flexrm_sba_estimate_nonheader_desc_count(msg);
  738. default:
  739. return 0;
  740. };
  741. }
  742. static int flexrm_dma_map(struct device *dev, struct brcm_message *msg)
  743. {
  744. if (!dev || !msg)
  745. return -EINVAL;
  746. switch (msg->type) {
  747. case BRCM_MESSAGE_SPU:
  748. return flexrm_spu_dma_map(dev, msg);
  749. default:
  750. break;
  751. }
  752. return 0;
  753. }
  754. static void flexrm_dma_unmap(struct device *dev, struct brcm_message *msg)
  755. {
  756. if (!dev || !msg)
  757. return;
  758. switch (msg->type) {
  759. case BRCM_MESSAGE_SPU:
  760. flexrm_spu_dma_unmap(dev, msg);
  761. break;
  762. default:
  763. break;
  764. }
  765. }
  766. static void *flexrm_write_descs(struct brcm_message *msg, u32 nhcnt,
  767. u32 reqid, void *desc_ptr, u32 toggle,
  768. void *start_desc, void *end_desc)
  769. {
  770. if (!msg || !desc_ptr || !start_desc || !end_desc)
  771. return ERR_PTR(-ENOTSUPP);
  772. if ((desc_ptr < start_desc) || (end_desc <= desc_ptr))
  773. return ERR_PTR(-ERANGE);
  774. switch (msg->type) {
  775. case BRCM_MESSAGE_SPU:
  776. return flexrm_spu_write_descs(msg, nhcnt, reqid,
  777. desc_ptr, toggle,
  778. start_desc, end_desc);
  779. case BRCM_MESSAGE_SBA:
  780. return flexrm_sba_write_descs(msg, nhcnt, reqid,
  781. desc_ptr, toggle,
  782. start_desc, end_desc);
  783. default:
  784. return ERR_PTR(-ENOTSUPP);
  785. };
  786. }
  787. /* ====== FlexRM driver helper routines ===== */
  788. static void flexrm_write_config_in_seqfile(struct flexrm_mbox *mbox,
  789. struct seq_file *file)
  790. {
  791. int i;
  792. const char *state;
  793. struct flexrm_ring *ring;
  794. seq_printf(file, "%-5s %-9s %-18s %-10s %-18s %-10s\n",
  795. "Ring#", "State", "BD_Addr", "BD_Size",
  796. "Cmpl_Addr", "Cmpl_Size");
  797. for (i = 0; i < mbox->num_rings; i++) {
  798. ring = &mbox->rings[i];
  799. if (readl(ring->regs + RING_CONTROL) &
  800. BIT(CONTROL_ACTIVE_SHIFT))
  801. state = "active";
  802. else
  803. state = "inactive";
  804. seq_printf(file,
  805. "%-5d %-9s 0x%016llx 0x%08x 0x%016llx 0x%08x\n",
  806. ring->num, state,
  807. (unsigned long long)ring->bd_dma_base,
  808. (u32)RING_BD_SIZE,
  809. (unsigned long long)ring->cmpl_dma_base,
  810. (u32)RING_CMPL_SIZE);
  811. }
  812. }
  813. static void flexrm_write_stats_in_seqfile(struct flexrm_mbox *mbox,
  814. struct seq_file *file)
  815. {
  816. int i;
  817. u32 val, bd_read_offset;
  818. struct flexrm_ring *ring;
  819. seq_printf(file, "%-5s %-10s %-10s %-10s %-11s %-11s\n",
  820. "Ring#", "BD_Read", "BD_Write",
  821. "Cmpl_Read", "Submitted", "Completed");
  822. for (i = 0; i < mbox->num_rings; i++) {
  823. ring = &mbox->rings[i];
  824. bd_read_offset = readl_relaxed(ring->regs + RING_BD_READ_PTR);
  825. val = readl_relaxed(ring->regs + RING_BD_START_ADDR);
  826. bd_read_offset *= RING_DESC_SIZE;
  827. bd_read_offset += (u32)(BD_START_ADDR_DECODE(val) -
  828. ring->bd_dma_base);
  829. seq_printf(file, "%-5d 0x%08x 0x%08x 0x%08x %-11d %-11d\n",
  830. ring->num,
  831. (u32)bd_read_offset,
  832. (u32)ring->bd_write_offset,
  833. (u32)ring->cmpl_read_offset,
  834. (u32)atomic_read(&ring->msg_send_count),
  835. (u32)atomic_read(&ring->msg_cmpl_count));
  836. }
  837. }
  838. static int flexrm_new_request(struct flexrm_ring *ring,
  839. struct brcm_message *batch_msg,
  840. struct brcm_message *msg)
  841. {
  842. void *next;
  843. unsigned long flags;
  844. u32 val, count, nhcnt;
  845. u32 read_offset, write_offset;
  846. bool exit_cleanup = false;
  847. int ret = 0, reqid;
  848. /* Do sanity check on message */
  849. if (!flexrm_sanity_check(msg))
  850. return -EIO;
  851. msg->error = 0;
  852. /* If no requests possible then save data pointer and goto done. */
  853. spin_lock_irqsave(&ring->lock, flags);
  854. reqid = bitmap_find_free_region(ring->requests_bmap,
  855. RING_MAX_REQ_COUNT, 0);
  856. spin_unlock_irqrestore(&ring->lock, flags);
  857. if (reqid < 0)
  858. return -ENOSPC;
  859. ring->requests[reqid] = msg;
  860. /* Do DMA mappings for the message */
  861. ret = flexrm_dma_map(ring->mbox->dev, msg);
  862. if (ret < 0) {
  863. ring->requests[reqid] = NULL;
  864. spin_lock_irqsave(&ring->lock, flags);
  865. bitmap_release_region(ring->requests_bmap, reqid, 0);
  866. spin_unlock_irqrestore(&ring->lock, flags);
  867. return ret;
  868. }
  869. /* Determine current HW BD read offset */
  870. read_offset = readl_relaxed(ring->regs + RING_BD_READ_PTR);
  871. val = readl_relaxed(ring->regs + RING_BD_START_ADDR);
  872. read_offset *= RING_DESC_SIZE;
  873. read_offset += (u32)(BD_START_ADDR_DECODE(val) - ring->bd_dma_base);
  874. /*
  875. * Number required descriptors = number of non-header descriptors +
  876. * number of header descriptors +
  877. * 1x null descriptor
  878. */
  879. nhcnt = flexrm_estimate_nonheader_desc_count(msg);
  880. count = flexrm_estimate_header_desc_count(nhcnt) + nhcnt + 1;
  881. /* Check for available descriptor space. */
  882. write_offset = ring->bd_write_offset;
  883. while (count) {
  884. if (!flexrm_is_next_table_desc(ring->bd_base + write_offset))
  885. count--;
  886. write_offset += RING_DESC_SIZE;
  887. if (write_offset == RING_BD_SIZE)
  888. write_offset = 0x0;
  889. if (write_offset == read_offset)
  890. break;
  891. }
  892. if (count) {
  893. ret = -ENOSPC;
  894. exit_cleanup = true;
  895. goto exit;
  896. }
  897. /* Write descriptors to ring */
  898. next = flexrm_write_descs(msg, nhcnt, reqid,
  899. ring->bd_base + ring->bd_write_offset,
  900. RING_BD_TOGGLE_VALID(ring->bd_write_offset),
  901. ring->bd_base, ring->bd_base + RING_BD_SIZE);
  902. if (IS_ERR(next)) {
  903. ret = PTR_ERR(next);
  904. exit_cleanup = true;
  905. goto exit;
  906. }
  907. /* Save ring BD write offset */
  908. ring->bd_write_offset = (unsigned long)(next - ring->bd_base);
  909. /* Increment number of messages sent */
  910. atomic_inc_return(&ring->msg_send_count);
  911. exit:
  912. /* Update error status in message */
  913. msg->error = ret;
  914. /* Cleanup if we failed */
  915. if (exit_cleanup) {
  916. flexrm_dma_unmap(ring->mbox->dev, msg);
  917. ring->requests[reqid] = NULL;
  918. spin_lock_irqsave(&ring->lock, flags);
  919. bitmap_release_region(ring->requests_bmap, reqid, 0);
  920. spin_unlock_irqrestore(&ring->lock, flags);
  921. }
  922. return ret;
  923. }
  924. static int flexrm_process_completions(struct flexrm_ring *ring)
  925. {
  926. u64 desc;
  927. int err, count = 0;
  928. unsigned long flags;
  929. struct brcm_message *msg = NULL;
  930. u32 reqid, cmpl_read_offset, cmpl_write_offset;
  931. struct mbox_chan *chan = &ring->mbox->controller.chans[ring->num];
  932. spin_lock_irqsave(&ring->lock, flags);
  933. /*
  934. * Get current completion read and write offset
  935. *
  936. * Note: We should read completion write pointer atleast once
  937. * after we get a MSI interrupt because HW maintains internal
  938. * MSI status which will allow next MSI interrupt only after
  939. * completion write pointer is read.
  940. */
  941. cmpl_write_offset = readl_relaxed(ring->regs + RING_CMPL_WRITE_PTR);
  942. cmpl_write_offset *= RING_DESC_SIZE;
  943. cmpl_read_offset = ring->cmpl_read_offset;
  944. ring->cmpl_read_offset = cmpl_write_offset;
  945. spin_unlock_irqrestore(&ring->lock, flags);
  946. /* For each completed request notify mailbox clients */
  947. reqid = 0;
  948. while (cmpl_read_offset != cmpl_write_offset) {
  949. /* Dequeue next completion descriptor */
  950. desc = *((u64 *)(ring->cmpl_base + cmpl_read_offset));
  951. /* Next read offset */
  952. cmpl_read_offset += RING_DESC_SIZE;
  953. if (cmpl_read_offset == RING_CMPL_SIZE)
  954. cmpl_read_offset = 0;
  955. /* Decode error from completion descriptor */
  956. err = flexrm_cmpl_desc_to_error(desc);
  957. if (err < 0) {
  958. dev_warn(ring->mbox->dev,
  959. "ring%d got completion desc=0x%lx with error %d\n",
  960. ring->num, (unsigned long)desc, err);
  961. }
  962. /* Determine request id from completion descriptor */
  963. reqid = flexrm_cmpl_desc_to_reqid(desc);
  964. /* Determine message pointer based on reqid */
  965. msg = ring->requests[reqid];
  966. if (!msg) {
  967. dev_warn(ring->mbox->dev,
  968. "ring%d null msg pointer for completion desc=0x%lx\n",
  969. ring->num, (unsigned long)desc);
  970. continue;
  971. }
  972. /* Release reqid for recycling */
  973. ring->requests[reqid] = NULL;
  974. spin_lock_irqsave(&ring->lock, flags);
  975. bitmap_release_region(ring->requests_bmap, reqid, 0);
  976. spin_unlock_irqrestore(&ring->lock, flags);
  977. /* Unmap DMA mappings */
  978. flexrm_dma_unmap(ring->mbox->dev, msg);
  979. /* Give-back message to mailbox client */
  980. msg->error = err;
  981. mbox_chan_received_data(chan, msg);
  982. /* Increment number of completions processed */
  983. atomic_inc_return(&ring->msg_cmpl_count);
  984. count++;
  985. }
  986. return count;
  987. }
  988. /* ====== FlexRM Debugfs callbacks ====== */
  989. static int flexrm_debugfs_conf_show(struct seq_file *file, void *offset)
  990. {
  991. struct platform_device *pdev = to_platform_device(file->private);
  992. struct flexrm_mbox *mbox = platform_get_drvdata(pdev);
  993. /* Write config in file */
  994. flexrm_write_config_in_seqfile(mbox, file);
  995. return 0;
  996. }
  997. static int flexrm_debugfs_stats_show(struct seq_file *file, void *offset)
  998. {
  999. struct platform_device *pdev = to_platform_device(file->private);
  1000. struct flexrm_mbox *mbox = platform_get_drvdata(pdev);
  1001. /* Write stats in file */
  1002. flexrm_write_stats_in_seqfile(mbox, file);
  1003. return 0;
  1004. }
  1005. /* ====== FlexRM interrupt handler ===== */
  1006. static irqreturn_t flexrm_irq_event(int irq, void *dev_id)
  1007. {
  1008. /* We only have MSI for completions so just wakeup IRQ thread */
  1009. /* Ring related errors will be informed via completion descriptors */
  1010. return IRQ_WAKE_THREAD;
  1011. }
  1012. static irqreturn_t flexrm_irq_thread(int irq, void *dev_id)
  1013. {
  1014. flexrm_process_completions(dev_id);
  1015. return IRQ_HANDLED;
  1016. }
  1017. /* ====== FlexRM mailbox callbacks ===== */
  1018. static int flexrm_send_data(struct mbox_chan *chan, void *data)
  1019. {
  1020. int i, rc;
  1021. struct flexrm_ring *ring = chan->con_priv;
  1022. struct brcm_message *msg = data;
  1023. if (msg->type == BRCM_MESSAGE_BATCH) {
  1024. for (i = msg->batch.msgs_queued;
  1025. i < msg->batch.msgs_count; i++) {
  1026. rc = flexrm_new_request(ring, msg,
  1027. &msg->batch.msgs[i]);
  1028. if (rc) {
  1029. msg->error = rc;
  1030. return rc;
  1031. }
  1032. msg->batch.msgs_queued++;
  1033. }
  1034. return 0;
  1035. }
  1036. return flexrm_new_request(ring, NULL, data);
  1037. }
  1038. static bool flexrm_peek_data(struct mbox_chan *chan)
  1039. {
  1040. int cnt = flexrm_process_completions(chan->con_priv);
  1041. return (cnt > 0) ? true : false;
  1042. }
  1043. static int flexrm_startup(struct mbox_chan *chan)
  1044. {
  1045. u64 d;
  1046. u32 val, off;
  1047. int ret = 0;
  1048. dma_addr_t next_addr;
  1049. struct flexrm_ring *ring = chan->con_priv;
  1050. /* Allocate BD memory */
  1051. ring->bd_base = dma_pool_alloc(ring->mbox->bd_pool,
  1052. GFP_KERNEL, &ring->bd_dma_base);
  1053. if (!ring->bd_base) {
  1054. dev_err(ring->mbox->dev,
  1055. "can't allocate BD memory for ring%d\n",
  1056. ring->num);
  1057. ret = -ENOMEM;
  1058. goto fail;
  1059. }
  1060. /* Configure next table pointer entries in BD memory */
  1061. for (off = 0; off < RING_BD_SIZE; off += RING_DESC_SIZE) {
  1062. next_addr = off + RING_DESC_SIZE;
  1063. if (next_addr == RING_BD_SIZE)
  1064. next_addr = 0;
  1065. next_addr += ring->bd_dma_base;
  1066. if (RING_BD_ALIGN_CHECK(next_addr))
  1067. d = flexrm_next_table_desc(RING_BD_TOGGLE_VALID(off),
  1068. next_addr);
  1069. else
  1070. d = flexrm_null_desc(RING_BD_TOGGLE_INVALID(off));
  1071. flexrm_write_desc(ring->bd_base + off, d);
  1072. }
  1073. /* Allocate completion memory */
  1074. ring->cmpl_base = dma_pool_zalloc(ring->mbox->cmpl_pool,
  1075. GFP_KERNEL, &ring->cmpl_dma_base);
  1076. if (!ring->cmpl_base) {
  1077. dev_err(ring->mbox->dev,
  1078. "can't allocate completion memory for ring%d\n",
  1079. ring->num);
  1080. ret = -ENOMEM;
  1081. goto fail_free_bd_memory;
  1082. }
  1083. /* Request IRQ */
  1084. if (ring->irq == UINT_MAX) {
  1085. dev_err(ring->mbox->dev,
  1086. "ring%d IRQ not available\n", ring->num);
  1087. ret = -ENODEV;
  1088. goto fail_free_cmpl_memory;
  1089. }
  1090. ret = request_threaded_irq(ring->irq,
  1091. flexrm_irq_event,
  1092. flexrm_irq_thread,
  1093. 0, dev_name(ring->mbox->dev), ring);
  1094. if (ret) {
  1095. dev_err(ring->mbox->dev,
  1096. "failed to request ring%d IRQ\n", ring->num);
  1097. goto fail_free_cmpl_memory;
  1098. }
  1099. ring->irq_requested = true;
  1100. /* Set IRQ affinity hint */
  1101. ring->irq_aff_hint = CPU_MASK_NONE;
  1102. val = ring->mbox->num_rings;
  1103. val = (num_online_cpus() < val) ? val / num_online_cpus() : 1;
  1104. cpumask_set_cpu((ring->num / val) % num_online_cpus(),
  1105. &ring->irq_aff_hint);
  1106. ret = irq_set_affinity_hint(ring->irq, &ring->irq_aff_hint);
  1107. if (ret) {
  1108. dev_err(ring->mbox->dev,
  1109. "failed to set IRQ affinity hint for ring%d\n",
  1110. ring->num);
  1111. goto fail_free_irq;
  1112. }
  1113. /* Disable/inactivate ring */
  1114. writel_relaxed(0x0, ring->regs + RING_CONTROL);
  1115. /* Program BD start address */
  1116. val = BD_START_ADDR_VALUE(ring->bd_dma_base);
  1117. writel_relaxed(val, ring->regs + RING_BD_START_ADDR);
  1118. /* BD write pointer will be same as HW write pointer */
  1119. ring->bd_write_offset =
  1120. readl_relaxed(ring->regs + RING_BD_WRITE_PTR);
  1121. ring->bd_write_offset *= RING_DESC_SIZE;
  1122. /* Program completion start address */
  1123. val = CMPL_START_ADDR_VALUE(ring->cmpl_dma_base);
  1124. writel_relaxed(val, ring->regs + RING_CMPL_START_ADDR);
  1125. /* Completion read pointer will be same as HW write pointer */
  1126. ring->cmpl_read_offset =
  1127. readl_relaxed(ring->regs + RING_CMPL_WRITE_PTR);
  1128. ring->cmpl_read_offset *= RING_DESC_SIZE;
  1129. /* Read ring Tx, Rx, and Outstanding counts to clear */
  1130. readl_relaxed(ring->regs + RING_NUM_REQ_RECV_LS);
  1131. readl_relaxed(ring->regs + RING_NUM_REQ_RECV_MS);
  1132. readl_relaxed(ring->regs + RING_NUM_REQ_TRANS_LS);
  1133. readl_relaxed(ring->regs + RING_NUM_REQ_TRANS_MS);
  1134. readl_relaxed(ring->regs + RING_NUM_REQ_OUTSTAND);
  1135. /* Configure RING_MSI_CONTROL */
  1136. val = 0;
  1137. val |= (ring->msi_timer_val << MSI_TIMER_VAL_SHIFT);
  1138. val |= BIT(MSI_ENABLE_SHIFT);
  1139. val |= (ring->msi_count_threshold & MSI_COUNT_MASK) << MSI_COUNT_SHIFT;
  1140. writel_relaxed(val, ring->regs + RING_MSI_CONTROL);
  1141. /* Enable/activate ring */
  1142. val = BIT(CONTROL_ACTIVE_SHIFT);
  1143. writel_relaxed(val, ring->regs + RING_CONTROL);
  1144. /* Reset stats to zero */
  1145. atomic_set(&ring->msg_send_count, 0);
  1146. atomic_set(&ring->msg_cmpl_count, 0);
  1147. return 0;
  1148. fail_free_irq:
  1149. free_irq(ring->irq, ring);
  1150. ring->irq_requested = false;
  1151. fail_free_cmpl_memory:
  1152. dma_pool_free(ring->mbox->cmpl_pool,
  1153. ring->cmpl_base, ring->cmpl_dma_base);
  1154. ring->cmpl_base = NULL;
  1155. fail_free_bd_memory:
  1156. dma_pool_free(ring->mbox->bd_pool,
  1157. ring->bd_base, ring->bd_dma_base);
  1158. ring->bd_base = NULL;
  1159. fail:
  1160. return ret;
  1161. }
  1162. static void flexrm_shutdown(struct mbox_chan *chan)
  1163. {
  1164. u32 reqid;
  1165. unsigned int timeout;
  1166. struct brcm_message *msg;
  1167. struct flexrm_ring *ring = chan->con_priv;
  1168. /* Disable/inactivate ring */
  1169. writel_relaxed(0x0, ring->regs + RING_CONTROL);
  1170. /* Set ring flush state */
  1171. timeout = 1000; /* timeout of 1s */
  1172. writel_relaxed(BIT(CONTROL_FLUSH_SHIFT),
  1173. ring->regs + RING_CONTROL);
  1174. do {
  1175. if (readl_relaxed(ring->regs + RING_FLUSH_DONE) &
  1176. FLUSH_DONE_MASK)
  1177. break;
  1178. mdelay(1);
  1179. } while (--timeout);
  1180. if (!timeout)
  1181. dev_err(ring->mbox->dev,
  1182. "setting ring%d flush state timedout\n", ring->num);
  1183. /* Clear ring flush state */
  1184. timeout = 1000; /* timeout of 1s */
  1185. writel_relaxed(0x0, ring->regs + RING_CONTROL);
  1186. do {
  1187. if (!(readl_relaxed(ring->regs + RING_FLUSH_DONE) &
  1188. FLUSH_DONE_MASK))
  1189. break;
  1190. mdelay(1);
  1191. } while (--timeout);
  1192. if (!timeout)
  1193. dev_err(ring->mbox->dev,
  1194. "clearing ring%d flush state timedout\n", ring->num);
  1195. /* Abort all in-flight requests */
  1196. for (reqid = 0; reqid < RING_MAX_REQ_COUNT; reqid++) {
  1197. msg = ring->requests[reqid];
  1198. if (!msg)
  1199. continue;
  1200. /* Release reqid for recycling */
  1201. ring->requests[reqid] = NULL;
  1202. /* Unmap DMA mappings */
  1203. flexrm_dma_unmap(ring->mbox->dev, msg);
  1204. /* Give-back message to mailbox client */
  1205. msg->error = -EIO;
  1206. mbox_chan_received_data(chan, msg);
  1207. }
  1208. /* Clear requests bitmap */
  1209. bitmap_zero(ring->requests_bmap, RING_MAX_REQ_COUNT);
  1210. /* Release IRQ */
  1211. if (ring->irq_requested) {
  1212. irq_set_affinity_hint(ring->irq, NULL);
  1213. free_irq(ring->irq, ring);
  1214. ring->irq_requested = false;
  1215. }
  1216. /* Free-up completion descriptor ring */
  1217. if (ring->cmpl_base) {
  1218. dma_pool_free(ring->mbox->cmpl_pool,
  1219. ring->cmpl_base, ring->cmpl_dma_base);
  1220. ring->cmpl_base = NULL;
  1221. }
  1222. /* Free-up BD descriptor ring */
  1223. if (ring->bd_base) {
  1224. dma_pool_free(ring->mbox->bd_pool,
  1225. ring->bd_base, ring->bd_dma_base);
  1226. ring->bd_base = NULL;
  1227. }
  1228. }
  1229. static const struct mbox_chan_ops flexrm_mbox_chan_ops = {
  1230. .send_data = flexrm_send_data,
  1231. .startup = flexrm_startup,
  1232. .shutdown = flexrm_shutdown,
  1233. .peek_data = flexrm_peek_data,
  1234. };
  1235. static struct mbox_chan *flexrm_mbox_of_xlate(struct mbox_controller *cntlr,
  1236. const struct of_phandle_args *pa)
  1237. {
  1238. struct mbox_chan *chan;
  1239. struct flexrm_ring *ring;
  1240. if (pa->args_count < 3)
  1241. return ERR_PTR(-EINVAL);
  1242. if (pa->args[0] >= cntlr->num_chans)
  1243. return ERR_PTR(-ENOENT);
  1244. if (pa->args[1] > MSI_COUNT_MASK)
  1245. return ERR_PTR(-EINVAL);
  1246. if (pa->args[2] > MSI_TIMER_VAL_MASK)
  1247. return ERR_PTR(-EINVAL);
  1248. chan = &cntlr->chans[pa->args[0]];
  1249. ring = chan->con_priv;
  1250. ring->msi_count_threshold = pa->args[1];
  1251. ring->msi_timer_val = pa->args[2];
  1252. return chan;
  1253. }
  1254. /* ====== FlexRM platform driver ===== */
  1255. static void flexrm_mbox_msi_write(struct msi_desc *desc, struct msi_msg *msg)
  1256. {
  1257. struct device *dev = msi_desc_to_dev(desc);
  1258. struct flexrm_mbox *mbox = dev_get_drvdata(dev);
  1259. struct flexrm_ring *ring = &mbox->rings[desc->platform.msi_index];
  1260. /* Configure per-Ring MSI registers */
  1261. writel_relaxed(msg->address_lo, ring->regs + RING_MSI_ADDR_LS);
  1262. writel_relaxed(msg->address_hi, ring->regs + RING_MSI_ADDR_MS);
  1263. writel_relaxed(msg->data, ring->regs + RING_MSI_DATA_VALUE);
  1264. }
  1265. static int flexrm_mbox_probe(struct platform_device *pdev)
  1266. {
  1267. int index, ret = 0;
  1268. void __iomem *regs;
  1269. void __iomem *regs_end;
  1270. struct msi_desc *desc;
  1271. struct resource *iomem;
  1272. struct flexrm_ring *ring;
  1273. struct flexrm_mbox *mbox;
  1274. struct device *dev = &pdev->dev;
  1275. /* Allocate driver mailbox struct */
  1276. mbox = devm_kzalloc(dev, sizeof(*mbox), GFP_KERNEL);
  1277. if (!mbox) {
  1278. ret = -ENOMEM;
  1279. goto fail;
  1280. }
  1281. mbox->dev = dev;
  1282. platform_set_drvdata(pdev, mbox);
  1283. /* Get resource for registers */
  1284. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1285. if (!iomem || (resource_size(iomem) < RING_REGS_SIZE)) {
  1286. ret = -ENODEV;
  1287. goto fail;
  1288. }
  1289. /* Map registers of all rings */
  1290. mbox->regs = devm_ioremap_resource(&pdev->dev, iomem);
  1291. if (IS_ERR(mbox->regs)) {
  1292. ret = PTR_ERR(mbox->regs);
  1293. dev_err(&pdev->dev, "Failed to remap mailbox regs: %d\n", ret);
  1294. goto fail;
  1295. }
  1296. regs_end = mbox->regs + resource_size(iomem);
  1297. /* Scan and count available rings */
  1298. mbox->num_rings = 0;
  1299. for (regs = mbox->regs; regs < regs_end; regs += RING_REGS_SIZE) {
  1300. if (readl_relaxed(regs + RING_VER) == RING_VER_MAGIC)
  1301. mbox->num_rings++;
  1302. }
  1303. if (!mbox->num_rings) {
  1304. ret = -ENODEV;
  1305. goto fail;
  1306. }
  1307. /* Allocate driver ring structs */
  1308. ring = devm_kcalloc(dev, mbox->num_rings, sizeof(*ring), GFP_KERNEL);
  1309. if (!ring) {
  1310. ret = -ENOMEM;
  1311. goto fail;
  1312. }
  1313. mbox->rings = ring;
  1314. /* Initialize members of driver ring structs */
  1315. regs = mbox->regs;
  1316. for (index = 0; index < mbox->num_rings; index++) {
  1317. ring = &mbox->rings[index];
  1318. ring->num = index;
  1319. ring->mbox = mbox;
  1320. while ((regs < regs_end) &&
  1321. (readl_relaxed(regs + RING_VER) != RING_VER_MAGIC))
  1322. regs += RING_REGS_SIZE;
  1323. if (regs_end <= regs) {
  1324. ret = -ENODEV;
  1325. goto fail;
  1326. }
  1327. ring->regs = regs;
  1328. regs += RING_REGS_SIZE;
  1329. ring->irq = UINT_MAX;
  1330. ring->irq_requested = false;
  1331. ring->msi_timer_val = MSI_TIMER_VAL_MASK;
  1332. ring->msi_count_threshold = 0x1;
  1333. memset(ring->requests, 0, sizeof(ring->requests));
  1334. ring->bd_base = NULL;
  1335. ring->bd_dma_base = 0;
  1336. ring->cmpl_base = NULL;
  1337. ring->cmpl_dma_base = 0;
  1338. atomic_set(&ring->msg_send_count, 0);
  1339. atomic_set(&ring->msg_cmpl_count, 0);
  1340. spin_lock_init(&ring->lock);
  1341. bitmap_zero(ring->requests_bmap, RING_MAX_REQ_COUNT);
  1342. ring->cmpl_read_offset = 0;
  1343. }
  1344. /* FlexRM is capable of 40-bit physical addresses only */
  1345. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(40));
  1346. if (ret) {
  1347. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  1348. if (ret)
  1349. goto fail;
  1350. }
  1351. /* Create DMA pool for ring BD memory */
  1352. mbox->bd_pool = dma_pool_create("bd", dev, RING_BD_SIZE,
  1353. 1 << RING_BD_ALIGN_ORDER, 0);
  1354. if (!mbox->bd_pool) {
  1355. ret = -ENOMEM;
  1356. goto fail;
  1357. }
  1358. /* Create DMA pool for ring completion memory */
  1359. mbox->cmpl_pool = dma_pool_create("cmpl", dev, RING_CMPL_SIZE,
  1360. 1 << RING_CMPL_ALIGN_ORDER, 0);
  1361. if (!mbox->cmpl_pool) {
  1362. ret = -ENOMEM;
  1363. goto fail_destroy_bd_pool;
  1364. }
  1365. /* Allocate platform MSIs for each ring */
  1366. ret = platform_msi_domain_alloc_irqs(dev, mbox->num_rings,
  1367. flexrm_mbox_msi_write);
  1368. if (ret)
  1369. goto fail_destroy_cmpl_pool;
  1370. /* Save alloced IRQ numbers for each ring */
  1371. for_each_msi_entry(desc, dev) {
  1372. ring = &mbox->rings[desc->platform.msi_index];
  1373. ring->irq = desc->irq;
  1374. }
  1375. /* Check availability of debugfs */
  1376. if (!debugfs_initialized())
  1377. goto skip_debugfs;
  1378. /* Create debugfs root entry */
  1379. mbox->root = debugfs_create_dir(dev_name(mbox->dev), NULL);
  1380. if (IS_ERR_OR_NULL(mbox->root)) {
  1381. ret = PTR_ERR_OR_ZERO(mbox->root);
  1382. goto fail_free_msis;
  1383. }
  1384. /* Create debugfs config entry */
  1385. mbox->config = debugfs_create_devm_seqfile(mbox->dev,
  1386. "config", mbox->root,
  1387. flexrm_debugfs_conf_show);
  1388. if (IS_ERR_OR_NULL(mbox->config)) {
  1389. ret = PTR_ERR_OR_ZERO(mbox->config);
  1390. goto fail_free_debugfs_root;
  1391. }
  1392. /* Create debugfs stats entry */
  1393. mbox->stats = debugfs_create_devm_seqfile(mbox->dev,
  1394. "stats", mbox->root,
  1395. flexrm_debugfs_stats_show);
  1396. if (IS_ERR_OR_NULL(mbox->stats)) {
  1397. ret = PTR_ERR_OR_ZERO(mbox->stats);
  1398. goto fail_free_debugfs_root;
  1399. }
  1400. skip_debugfs:
  1401. /* Initialize mailbox controller */
  1402. mbox->controller.txdone_irq = false;
  1403. mbox->controller.txdone_poll = false;
  1404. mbox->controller.ops = &flexrm_mbox_chan_ops;
  1405. mbox->controller.dev = dev;
  1406. mbox->controller.num_chans = mbox->num_rings;
  1407. mbox->controller.of_xlate = flexrm_mbox_of_xlate;
  1408. mbox->controller.chans = devm_kcalloc(dev, mbox->num_rings,
  1409. sizeof(*mbox->controller.chans), GFP_KERNEL);
  1410. if (!mbox->controller.chans) {
  1411. ret = -ENOMEM;
  1412. goto fail_free_debugfs_root;
  1413. }
  1414. for (index = 0; index < mbox->num_rings; index++)
  1415. mbox->controller.chans[index].con_priv = &mbox->rings[index];
  1416. /* Register mailbox controller */
  1417. ret = mbox_controller_register(&mbox->controller);
  1418. if (ret)
  1419. goto fail_free_debugfs_root;
  1420. dev_info(dev, "registered flexrm mailbox with %d channels\n",
  1421. mbox->controller.num_chans);
  1422. return 0;
  1423. fail_free_debugfs_root:
  1424. debugfs_remove_recursive(mbox->root);
  1425. fail_free_msis:
  1426. platform_msi_domain_free_irqs(dev);
  1427. fail_destroy_cmpl_pool:
  1428. dma_pool_destroy(mbox->cmpl_pool);
  1429. fail_destroy_bd_pool:
  1430. dma_pool_destroy(mbox->bd_pool);
  1431. fail:
  1432. return ret;
  1433. }
  1434. static int flexrm_mbox_remove(struct platform_device *pdev)
  1435. {
  1436. struct device *dev = &pdev->dev;
  1437. struct flexrm_mbox *mbox = platform_get_drvdata(pdev);
  1438. mbox_controller_unregister(&mbox->controller);
  1439. debugfs_remove_recursive(mbox->root);
  1440. platform_msi_domain_free_irqs(dev);
  1441. dma_pool_destroy(mbox->cmpl_pool);
  1442. dma_pool_destroy(mbox->bd_pool);
  1443. return 0;
  1444. }
  1445. static const struct of_device_id flexrm_mbox_of_match[] = {
  1446. { .compatible = "brcm,iproc-flexrm-mbox", },
  1447. {},
  1448. };
  1449. MODULE_DEVICE_TABLE(of, flexrm_mbox_of_match);
  1450. static struct platform_driver flexrm_mbox_driver = {
  1451. .driver = {
  1452. .name = "brcm-flexrm-mbox",
  1453. .of_match_table = flexrm_mbox_of_match,
  1454. },
  1455. .probe = flexrm_mbox_probe,
  1456. .remove = flexrm_mbox_remove,
  1457. };
  1458. module_platform_driver(flexrm_mbox_driver);
  1459. MODULE_AUTHOR("Anup Patel <anup.patel@broadcom.com>");
  1460. MODULE_DESCRIPTION("Broadcom FlexRM mailbox driver");
  1461. MODULE_LICENSE("GPL v2");