mt9t112.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163
  1. /*
  2. * mt9t112 Camera Driver
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on ov772x driver, mt9m111 driver,
  8. *
  9. * Copyright (C) 2008 Kuninori Morimoto <morimoto.kuninori@renesas.com>
  10. * Copyright (C) 2008, Robert Jarzmik <robert.jarzmik@free.fr>
  11. * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
  12. * Copyright (C) 2008 Magnus Damm
  13. * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/i2c.h>
  21. #include <linux/init.h>
  22. #include <linux/module.h>
  23. #include <linux/slab.h>
  24. #include <linux/v4l2-mediabus.h>
  25. #include <linux/videodev2.h>
  26. #include <media/i2c/mt9t112.h>
  27. #include <media/soc_camera.h>
  28. #include <media/v4l2-clk.h>
  29. #include <media/v4l2-common.h>
  30. #include <media/v4l2-image-sizes.h>
  31. /* you can check PLL/clock info */
  32. /* #define EXT_CLOCK 24000000 */
  33. /************************************************************************
  34. macro
  35. ************************************************************************/
  36. /*
  37. * frame size
  38. */
  39. #define MAX_WIDTH 2048
  40. #define MAX_HEIGHT 1536
  41. /*
  42. * macro of read/write
  43. */
  44. #define ECHECKER(ret, x) \
  45. do { \
  46. (ret) = (x); \
  47. if ((ret) < 0) \
  48. return (ret); \
  49. } while (0)
  50. #define mt9t112_reg_write(ret, client, a, b) \
  51. ECHECKER(ret, __mt9t112_reg_write(client, a, b))
  52. #define mt9t112_mcu_write(ret, client, a, b) \
  53. ECHECKER(ret, __mt9t112_mcu_write(client, a, b))
  54. #define mt9t112_reg_mask_set(ret, client, a, b, c) \
  55. ECHECKER(ret, __mt9t112_reg_mask_set(client, a, b, c))
  56. #define mt9t112_mcu_mask_set(ret, client, a, b, c) \
  57. ECHECKER(ret, __mt9t112_mcu_mask_set(client, a, b, c))
  58. #define mt9t112_reg_read(ret, client, a) \
  59. ECHECKER(ret, __mt9t112_reg_read(client, a))
  60. /*
  61. * Logical address
  62. */
  63. #define _VAR(id, offset, base) (base | (id & 0x1f) << 10 | (offset & 0x3ff))
  64. #define VAR(id, offset) _VAR(id, offset, 0x0000)
  65. #define VAR8(id, offset) _VAR(id, offset, 0x8000)
  66. /************************************************************************
  67. struct
  68. ************************************************************************/
  69. struct mt9t112_format {
  70. u32 code;
  71. enum v4l2_colorspace colorspace;
  72. u16 fmt;
  73. u16 order;
  74. };
  75. struct mt9t112_priv {
  76. struct v4l2_subdev subdev;
  77. struct mt9t112_platform_data *info;
  78. struct i2c_client *client;
  79. struct v4l2_rect frame;
  80. struct v4l2_clk *clk;
  81. const struct mt9t112_format *format;
  82. int num_formats;
  83. u32 flags;
  84. /* for flags */
  85. #define INIT_DONE (1 << 0)
  86. #define PCLK_RISING (1 << 1)
  87. };
  88. /************************************************************************
  89. supported format
  90. ************************************************************************/
  91. static const struct mt9t112_format mt9t112_cfmts[] = {
  92. {
  93. .code = MEDIA_BUS_FMT_UYVY8_2X8,
  94. .colorspace = V4L2_COLORSPACE_SRGB,
  95. .fmt = 1,
  96. .order = 0,
  97. }, {
  98. .code = MEDIA_BUS_FMT_VYUY8_2X8,
  99. .colorspace = V4L2_COLORSPACE_SRGB,
  100. .fmt = 1,
  101. .order = 1,
  102. }, {
  103. .code = MEDIA_BUS_FMT_YUYV8_2X8,
  104. .colorspace = V4L2_COLORSPACE_SRGB,
  105. .fmt = 1,
  106. .order = 2,
  107. }, {
  108. .code = MEDIA_BUS_FMT_YVYU8_2X8,
  109. .colorspace = V4L2_COLORSPACE_SRGB,
  110. .fmt = 1,
  111. .order = 3,
  112. }, {
  113. .code = MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE,
  114. .colorspace = V4L2_COLORSPACE_SRGB,
  115. .fmt = 8,
  116. .order = 2,
  117. }, {
  118. .code = MEDIA_BUS_FMT_RGB565_2X8_LE,
  119. .colorspace = V4L2_COLORSPACE_SRGB,
  120. .fmt = 4,
  121. .order = 2,
  122. },
  123. };
  124. /************************************************************************
  125. general function
  126. ************************************************************************/
  127. static struct mt9t112_priv *to_mt9t112(const struct i2c_client *client)
  128. {
  129. return container_of(i2c_get_clientdata(client),
  130. struct mt9t112_priv,
  131. subdev);
  132. }
  133. static int __mt9t112_reg_read(const struct i2c_client *client, u16 command)
  134. {
  135. struct i2c_msg msg[2];
  136. u8 buf[2];
  137. int ret;
  138. command = swab16(command);
  139. msg[0].addr = client->addr;
  140. msg[0].flags = 0;
  141. msg[0].len = 2;
  142. msg[0].buf = (u8 *)&command;
  143. msg[1].addr = client->addr;
  144. msg[1].flags = I2C_M_RD;
  145. msg[1].len = 2;
  146. msg[1].buf = buf;
  147. /*
  148. * if return value of this function is < 0,
  149. * it mean error.
  150. * else, under 16bit is valid data.
  151. */
  152. ret = i2c_transfer(client->adapter, msg, 2);
  153. if (ret < 0)
  154. return ret;
  155. memcpy(&ret, buf, 2);
  156. return swab16(ret);
  157. }
  158. static int __mt9t112_reg_write(const struct i2c_client *client,
  159. u16 command, u16 data)
  160. {
  161. struct i2c_msg msg;
  162. u8 buf[4];
  163. int ret;
  164. command = swab16(command);
  165. data = swab16(data);
  166. memcpy(buf + 0, &command, 2);
  167. memcpy(buf + 2, &data, 2);
  168. msg.addr = client->addr;
  169. msg.flags = 0;
  170. msg.len = 4;
  171. msg.buf = buf;
  172. /*
  173. * i2c_transfer return message length,
  174. * but this function should return 0 if correct case
  175. */
  176. ret = i2c_transfer(client->adapter, &msg, 1);
  177. if (ret >= 0)
  178. ret = 0;
  179. return ret;
  180. }
  181. static int __mt9t112_reg_mask_set(const struct i2c_client *client,
  182. u16 command,
  183. u16 mask,
  184. u16 set)
  185. {
  186. int val = __mt9t112_reg_read(client, command);
  187. if (val < 0)
  188. return val;
  189. val &= ~mask;
  190. val |= set & mask;
  191. return __mt9t112_reg_write(client, command, val);
  192. }
  193. /* mcu access */
  194. static int __mt9t112_mcu_read(const struct i2c_client *client, u16 command)
  195. {
  196. int ret;
  197. ret = __mt9t112_reg_write(client, 0x098E, command);
  198. if (ret < 0)
  199. return ret;
  200. return __mt9t112_reg_read(client, 0x0990);
  201. }
  202. static int __mt9t112_mcu_write(const struct i2c_client *client,
  203. u16 command, u16 data)
  204. {
  205. int ret;
  206. ret = __mt9t112_reg_write(client, 0x098E, command);
  207. if (ret < 0)
  208. return ret;
  209. return __mt9t112_reg_write(client, 0x0990, data);
  210. }
  211. static int __mt9t112_mcu_mask_set(const struct i2c_client *client,
  212. u16 command,
  213. u16 mask,
  214. u16 set)
  215. {
  216. int val = __mt9t112_mcu_read(client, command);
  217. if (val < 0)
  218. return val;
  219. val &= ~mask;
  220. val |= set & mask;
  221. return __mt9t112_mcu_write(client, command, val);
  222. }
  223. static int mt9t112_reset(const struct i2c_client *client)
  224. {
  225. int ret;
  226. mt9t112_reg_mask_set(ret, client, 0x001a, 0x0001, 0x0001);
  227. msleep(1);
  228. mt9t112_reg_mask_set(ret, client, 0x001a, 0x0001, 0x0000);
  229. return ret;
  230. }
  231. #ifndef EXT_CLOCK
  232. #define CLOCK_INFO(a, b)
  233. #else
  234. #define CLOCK_INFO(a, b) mt9t112_clock_info(a, b)
  235. static int mt9t112_clock_info(const struct i2c_client *client, u32 ext)
  236. {
  237. int m, n, p1, p2, p3, p4, p5, p6, p7;
  238. u32 vco, clk;
  239. char *enable;
  240. ext /= 1000; /* kbyte order */
  241. mt9t112_reg_read(n, client, 0x0012);
  242. p1 = n & 0x000f;
  243. n = n >> 4;
  244. p2 = n & 0x000f;
  245. n = n >> 4;
  246. p3 = n & 0x000f;
  247. mt9t112_reg_read(n, client, 0x002a);
  248. p4 = n & 0x000f;
  249. n = n >> 4;
  250. p5 = n & 0x000f;
  251. n = n >> 4;
  252. p6 = n & 0x000f;
  253. mt9t112_reg_read(n, client, 0x002c);
  254. p7 = n & 0x000f;
  255. mt9t112_reg_read(n, client, 0x0010);
  256. m = n & 0x00ff;
  257. n = (n >> 8) & 0x003f;
  258. enable = ((6000 > ext) || (54000 < ext)) ? "X" : "";
  259. dev_dbg(&client->dev, "EXTCLK : %10u K %s\n", ext, enable);
  260. vco = 2 * m * ext / (n+1);
  261. enable = ((384000 > vco) || (768000 < vco)) ? "X" : "";
  262. dev_dbg(&client->dev, "VCO : %10u K %s\n", vco, enable);
  263. clk = vco / (p1+1) / (p2+1);
  264. enable = (96000 < clk) ? "X" : "";
  265. dev_dbg(&client->dev, "PIXCLK : %10u K %s\n", clk, enable);
  266. clk = vco / (p3+1);
  267. enable = (768000 < clk) ? "X" : "";
  268. dev_dbg(&client->dev, "MIPICLK : %10u K %s\n", clk, enable);
  269. clk = vco / (p6+1);
  270. enable = (96000 < clk) ? "X" : "";
  271. dev_dbg(&client->dev, "MCU CLK : %10u K %s\n", clk, enable);
  272. clk = vco / (p5+1);
  273. enable = (54000 < clk) ? "X" : "";
  274. dev_dbg(&client->dev, "SOC CLK : %10u K %s\n", clk, enable);
  275. clk = vco / (p4+1);
  276. enable = (70000 < clk) ? "X" : "";
  277. dev_dbg(&client->dev, "Sensor CLK : %10u K %s\n", clk, enable);
  278. clk = vco / (p7+1);
  279. dev_dbg(&client->dev, "External sensor : %10u K\n", clk);
  280. clk = ext / (n+1);
  281. enable = ((2000 > clk) || (24000 < clk)) ? "X" : "";
  282. dev_dbg(&client->dev, "PFD : %10u K %s\n", clk, enable);
  283. return 0;
  284. }
  285. #endif
  286. static void mt9t112_frame_check(u32 *width, u32 *height, u32 *left, u32 *top)
  287. {
  288. soc_camera_limit_side(left, width, 0, 0, MAX_WIDTH);
  289. soc_camera_limit_side(top, height, 0, 0, MAX_HEIGHT);
  290. }
  291. static int mt9t112_set_a_frame_size(const struct i2c_client *client,
  292. u16 width,
  293. u16 height)
  294. {
  295. int ret;
  296. u16 wstart = (MAX_WIDTH - width) / 2;
  297. u16 hstart = (MAX_HEIGHT - height) / 2;
  298. /* (Context A) Image Width/Height */
  299. mt9t112_mcu_write(ret, client, VAR(26, 0), width);
  300. mt9t112_mcu_write(ret, client, VAR(26, 2), height);
  301. /* (Context A) Output Width/Height */
  302. mt9t112_mcu_write(ret, client, VAR(18, 43), 8 + width);
  303. mt9t112_mcu_write(ret, client, VAR(18, 45), 8 + height);
  304. /* (Context A) Start Row/Column */
  305. mt9t112_mcu_write(ret, client, VAR(18, 2), 4 + hstart);
  306. mt9t112_mcu_write(ret, client, VAR(18, 4), 4 + wstart);
  307. /* (Context A) End Row/Column */
  308. mt9t112_mcu_write(ret, client, VAR(18, 6), 11 + height + hstart);
  309. mt9t112_mcu_write(ret, client, VAR(18, 8), 11 + width + wstart);
  310. mt9t112_mcu_write(ret, client, VAR8(1, 0), 0x06);
  311. return ret;
  312. }
  313. static int mt9t112_set_pll_dividers(const struct i2c_client *client,
  314. u8 m, u8 n,
  315. u8 p1, u8 p2, u8 p3,
  316. u8 p4, u8 p5, u8 p6,
  317. u8 p7)
  318. {
  319. int ret;
  320. u16 val;
  321. /* N/M */
  322. val = (n << 8) |
  323. (m << 0);
  324. mt9t112_reg_mask_set(ret, client, 0x0010, 0x3fff, val);
  325. /* P1/P2/P3 */
  326. val = ((p3 & 0x0F) << 8) |
  327. ((p2 & 0x0F) << 4) |
  328. ((p1 & 0x0F) << 0);
  329. mt9t112_reg_mask_set(ret, client, 0x0012, 0x0fff, val);
  330. /* P4/P5/P6 */
  331. val = (0x7 << 12) |
  332. ((p6 & 0x0F) << 8) |
  333. ((p5 & 0x0F) << 4) |
  334. ((p4 & 0x0F) << 0);
  335. mt9t112_reg_mask_set(ret, client, 0x002A, 0x7fff, val);
  336. /* P7 */
  337. val = (0x1 << 12) |
  338. ((p7 & 0x0F) << 0);
  339. mt9t112_reg_mask_set(ret, client, 0x002C, 0x100f, val);
  340. return ret;
  341. }
  342. static int mt9t112_init_pll(const struct i2c_client *client)
  343. {
  344. struct mt9t112_priv *priv = to_mt9t112(client);
  345. int data, i, ret;
  346. mt9t112_reg_mask_set(ret, client, 0x0014, 0x003, 0x0001);
  347. /* PLL control: BYPASS PLL = 8517 */
  348. mt9t112_reg_write(ret, client, 0x0014, 0x2145);
  349. /* Replace these registers when new timing parameters are generated */
  350. mt9t112_set_pll_dividers(client,
  351. priv->info->divider.m,
  352. priv->info->divider.n,
  353. priv->info->divider.p1,
  354. priv->info->divider.p2,
  355. priv->info->divider.p3,
  356. priv->info->divider.p4,
  357. priv->info->divider.p5,
  358. priv->info->divider.p6,
  359. priv->info->divider.p7);
  360. /*
  361. * TEST_BYPASS on
  362. * PLL_ENABLE on
  363. * SEL_LOCK_DET on
  364. * TEST_BYPASS off
  365. */
  366. mt9t112_reg_write(ret, client, 0x0014, 0x2525);
  367. mt9t112_reg_write(ret, client, 0x0014, 0x2527);
  368. mt9t112_reg_write(ret, client, 0x0014, 0x3427);
  369. mt9t112_reg_write(ret, client, 0x0014, 0x3027);
  370. mdelay(10);
  371. /*
  372. * PLL_BYPASS off
  373. * Reference clock count
  374. * I2C Master Clock Divider
  375. */
  376. mt9t112_reg_write(ret, client, 0x0014, 0x3046);
  377. mt9t112_reg_write(ret, client, 0x0016, 0x0400); /* JPEG initialization workaround */
  378. mt9t112_reg_write(ret, client, 0x0022, 0x0190);
  379. mt9t112_reg_write(ret, client, 0x3B84, 0x0212);
  380. /* External sensor clock is PLL bypass */
  381. mt9t112_reg_write(ret, client, 0x002E, 0x0500);
  382. mt9t112_reg_mask_set(ret, client, 0x0018, 0x0002, 0x0002);
  383. mt9t112_reg_mask_set(ret, client, 0x3B82, 0x0004, 0x0004);
  384. /* MCU disabled */
  385. mt9t112_reg_mask_set(ret, client, 0x0018, 0x0004, 0x0004);
  386. /* out of standby */
  387. mt9t112_reg_mask_set(ret, client, 0x0018, 0x0001, 0);
  388. mdelay(50);
  389. /*
  390. * Standby Workaround
  391. * Disable Secondary I2C Pads
  392. */
  393. mt9t112_reg_write(ret, client, 0x0614, 0x0001);
  394. mdelay(1);
  395. mt9t112_reg_write(ret, client, 0x0614, 0x0001);
  396. mdelay(1);
  397. mt9t112_reg_write(ret, client, 0x0614, 0x0001);
  398. mdelay(1);
  399. mt9t112_reg_write(ret, client, 0x0614, 0x0001);
  400. mdelay(1);
  401. mt9t112_reg_write(ret, client, 0x0614, 0x0001);
  402. mdelay(1);
  403. mt9t112_reg_write(ret, client, 0x0614, 0x0001);
  404. mdelay(1);
  405. /* poll to verify out of standby. Must Poll this bit */
  406. for (i = 0; i < 100; i++) {
  407. mt9t112_reg_read(data, client, 0x0018);
  408. if (!(0x4000 & data))
  409. break;
  410. mdelay(10);
  411. }
  412. return ret;
  413. }
  414. static int mt9t112_init_setting(const struct i2c_client *client)
  415. {
  416. int ret;
  417. /* Adaptive Output Clock (A) */
  418. mt9t112_mcu_mask_set(ret, client, VAR(26, 160), 0x0040, 0x0000);
  419. /* Read Mode (A) */
  420. mt9t112_mcu_write(ret, client, VAR(18, 12), 0x0024);
  421. /* Fine Correction (A) */
  422. mt9t112_mcu_write(ret, client, VAR(18, 15), 0x00CC);
  423. /* Fine IT Min (A) */
  424. mt9t112_mcu_write(ret, client, VAR(18, 17), 0x01f1);
  425. /* Fine IT Max Margin (A) */
  426. mt9t112_mcu_write(ret, client, VAR(18, 19), 0x00fF);
  427. /* Base Frame Lines (A) */
  428. mt9t112_mcu_write(ret, client, VAR(18, 29), 0x032D);
  429. /* Min Line Length (A) */
  430. mt9t112_mcu_write(ret, client, VAR(18, 31), 0x073a);
  431. /* Line Length (A) */
  432. mt9t112_mcu_write(ret, client, VAR(18, 37), 0x07d0);
  433. /* Adaptive Output Clock (B) */
  434. mt9t112_mcu_mask_set(ret, client, VAR(27, 160), 0x0040, 0x0000);
  435. /* Row Start (B) */
  436. mt9t112_mcu_write(ret, client, VAR(18, 74), 0x004);
  437. /* Column Start (B) */
  438. mt9t112_mcu_write(ret, client, VAR(18, 76), 0x004);
  439. /* Row End (B) */
  440. mt9t112_mcu_write(ret, client, VAR(18, 78), 0x60B);
  441. /* Column End (B) */
  442. mt9t112_mcu_write(ret, client, VAR(18, 80), 0x80B);
  443. /* Fine Correction (B) */
  444. mt9t112_mcu_write(ret, client, VAR(18, 87), 0x008C);
  445. /* Fine IT Min (B) */
  446. mt9t112_mcu_write(ret, client, VAR(18, 89), 0x01F1);
  447. /* Fine IT Max Margin (B) */
  448. mt9t112_mcu_write(ret, client, VAR(18, 91), 0x00FF);
  449. /* Base Frame Lines (B) */
  450. mt9t112_mcu_write(ret, client, VAR(18, 101), 0x0668);
  451. /* Min Line Length (B) */
  452. mt9t112_mcu_write(ret, client, VAR(18, 103), 0x0AF0);
  453. /* Line Length (B) */
  454. mt9t112_mcu_write(ret, client, VAR(18, 109), 0x0AF0);
  455. /*
  456. * Flicker Dectection registers
  457. * This section should be replaced whenever new Timing file is generated
  458. * All the following registers need to be replaced
  459. * Following registers are generated from Register Wizard but user can
  460. * modify them. For detail see auto flicker detection tuning
  461. */
  462. /* FD_FDPERIOD_SELECT */
  463. mt9t112_mcu_write(ret, client, VAR8(8, 5), 0x01);
  464. /* PRI_B_CONFIG_FD_ALGO_RUN */
  465. mt9t112_mcu_write(ret, client, VAR(27, 17), 0x0003);
  466. /* PRI_A_CONFIG_FD_ALGO_RUN */
  467. mt9t112_mcu_write(ret, client, VAR(26, 17), 0x0003);
  468. /*
  469. * AFD range detection tuning registers
  470. */
  471. /* search_f1_50 */
  472. mt9t112_mcu_write(ret, client, VAR8(18, 165), 0x25);
  473. /* search_f2_50 */
  474. mt9t112_mcu_write(ret, client, VAR8(18, 166), 0x28);
  475. /* search_f1_60 */
  476. mt9t112_mcu_write(ret, client, VAR8(18, 167), 0x2C);
  477. /* search_f2_60 */
  478. mt9t112_mcu_write(ret, client, VAR8(18, 168), 0x2F);
  479. /* period_50Hz (A) */
  480. mt9t112_mcu_write(ret, client, VAR8(18, 68), 0xBA);
  481. /* secret register by aptina */
  482. /* period_50Hz (A MSB) */
  483. mt9t112_mcu_write(ret, client, VAR8(18, 303), 0x00);
  484. /* period_60Hz (A) */
  485. mt9t112_mcu_write(ret, client, VAR8(18, 69), 0x9B);
  486. /* secret register by aptina */
  487. /* period_60Hz (A MSB) */
  488. mt9t112_mcu_write(ret, client, VAR8(18, 301), 0x00);
  489. /* period_50Hz (B) */
  490. mt9t112_mcu_write(ret, client, VAR8(18, 140), 0x82);
  491. /* secret register by aptina */
  492. /* period_50Hz (B) MSB */
  493. mt9t112_mcu_write(ret, client, VAR8(18, 304), 0x00);
  494. /* period_60Hz (B) */
  495. mt9t112_mcu_write(ret, client, VAR8(18, 141), 0x6D);
  496. /* secret register by aptina */
  497. /* period_60Hz (B) MSB */
  498. mt9t112_mcu_write(ret, client, VAR8(18, 302), 0x00);
  499. /* FD Mode */
  500. mt9t112_mcu_write(ret, client, VAR8(8, 2), 0x10);
  501. /* Stat_min */
  502. mt9t112_mcu_write(ret, client, VAR8(8, 9), 0x02);
  503. /* Stat_max */
  504. mt9t112_mcu_write(ret, client, VAR8(8, 10), 0x03);
  505. /* Min_amplitude */
  506. mt9t112_mcu_write(ret, client, VAR8(8, 12), 0x0A);
  507. /* RX FIFO Watermark (A) */
  508. mt9t112_mcu_write(ret, client, VAR(18, 70), 0x0014);
  509. /* RX FIFO Watermark (B) */
  510. mt9t112_mcu_write(ret, client, VAR(18, 142), 0x0014);
  511. /* MCLK: 16MHz
  512. * PCLK: 73MHz
  513. * CorePixCLK: 36.5 MHz
  514. */
  515. mt9t112_mcu_write(ret, client, VAR8(18, 0x0044), 133);
  516. mt9t112_mcu_write(ret, client, VAR8(18, 0x0045), 110);
  517. mt9t112_mcu_write(ret, client, VAR8(18, 0x008c), 130);
  518. mt9t112_mcu_write(ret, client, VAR8(18, 0x008d), 108);
  519. mt9t112_mcu_write(ret, client, VAR8(18, 0x00A5), 27);
  520. mt9t112_mcu_write(ret, client, VAR8(18, 0x00a6), 30);
  521. mt9t112_mcu_write(ret, client, VAR8(18, 0x00a7), 32);
  522. mt9t112_mcu_write(ret, client, VAR8(18, 0x00a8), 35);
  523. return ret;
  524. }
  525. static int mt9t112_auto_focus_setting(const struct i2c_client *client)
  526. {
  527. int ret;
  528. mt9t112_mcu_write(ret, client, VAR(12, 13), 0x000F);
  529. mt9t112_mcu_write(ret, client, VAR(12, 23), 0x0F0F);
  530. mt9t112_mcu_write(ret, client, VAR8(1, 0), 0x06);
  531. mt9t112_reg_write(ret, client, 0x0614, 0x0000);
  532. mt9t112_mcu_write(ret, client, VAR8(1, 0), 0x05);
  533. mt9t112_mcu_write(ret, client, VAR8(12, 2), 0x02);
  534. mt9t112_mcu_write(ret, client, VAR(12, 3), 0x0002);
  535. mt9t112_mcu_write(ret, client, VAR(17, 3), 0x8001);
  536. mt9t112_mcu_write(ret, client, VAR(17, 11), 0x0025);
  537. mt9t112_mcu_write(ret, client, VAR(17, 13), 0x0193);
  538. mt9t112_mcu_write(ret, client, VAR8(17, 33), 0x18);
  539. mt9t112_mcu_write(ret, client, VAR8(1, 0), 0x05);
  540. return ret;
  541. }
  542. static int mt9t112_auto_focus_trigger(const struct i2c_client *client)
  543. {
  544. int ret;
  545. mt9t112_mcu_write(ret, client, VAR8(12, 25), 0x01);
  546. return ret;
  547. }
  548. static int mt9t112_init_camera(const struct i2c_client *client)
  549. {
  550. int ret;
  551. ECHECKER(ret, mt9t112_reset(client));
  552. ECHECKER(ret, mt9t112_init_pll(client));
  553. ECHECKER(ret, mt9t112_init_setting(client));
  554. ECHECKER(ret, mt9t112_auto_focus_setting(client));
  555. mt9t112_reg_mask_set(ret, client, 0x0018, 0x0004, 0);
  556. /* Analog setting B */
  557. mt9t112_reg_write(ret, client, 0x3084, 0x2409);
  558. mt9t112_reg_write(ret, client, 0x3092, 0x0A49);
  559. mt9t112_reg_write(ret, client, 0x3094, 0x4949);
  560. mt9t112_reg_write(ret, client, 0x3096, 0x4950);
  561. /*
  562. * Disable adaptive clock
  563. * PRI_A_CONFIG_JPEG_OB_TX_CONTROL_VAR
  564. * PRI_B_CONFIG_JPEG_OB_TX_CONTROL_VAR
  565. */
  566. mt9t112_mcu_write(ret, client, VAR(26, 160), 0x0A2E);
  567. mt9t112_mcu_write(ret, client, VAR(27, 160), 0x0A2E);
  568. /* Configure STatus in Status_before_length Format and enable header */
  569. /* PRI_B_CONFIG_JPEG_OB_TX_CONTROL_VAR */
  570. mt9t112_mcu_write(ret, client, VAR(27, 144), 0x0CB4);
  571. /* Enable JPEG in context B */
  572. /* PRI_B_CONFIG_JPEG_OB_TX_CONTROL_VAR */
  573. mt9t112_mcu_write(ret, client, VAR8(27, 142), 0x01);
  574. /* Disable Dac_TXLO */
  575. mt9t112_reg_write(ret, client, 0x316C, 0x350F);
  576. /* Set max slew rates */
  577. mt9t112_reg_write(ret, client, 0x1E, 0x777);
  578. return ret;
  579. }
  580. /************************************************************************
  581. v4l2_subdev_core_ops
  582. ************************************************************************/
  583. #ifdef CONFIG_VIDEO_ADV_DEBUG
  584. static int mt9t112_g_register(struct v4l2_subdev *sd,
  585. struct v4l2_dbg_register *reg)
  586. {
  587. struct i2c_client *client = v4l2_get_subdevdata(sd);
  588. int ret;
  589. reg->size = 2;
  590. mt9t112_reg_read(ret, client, reg->reg);
  591. reg->val = (__u64)ret;
  592. return 0;
  593. }
  594. static int mt9t112_s_register(struct v4l2_subdev *sd,
  595. const struct v4l2_dbg_register *reg)
  596. {
  597. struct i2c_client *client = v4l2_get_subdevdata(sd);
  598. int ret;
  599. mt9t112_reg_write(ret, client, reg->reg, reg->val);
  600. return ret;
  601. }
  602. #endif
  603. static int mt9t112_s_power(struct v4l2_subdev *sd, int on)
  604. {
  605. struct i2c_client *client = v4l2_get_subdevdata(sd);
  606. struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
  607. struct mt9t112_priv *priv = to_mt9t112(client);
  608. return soc_camera_set_power(&client->dev, ssdd, priv->clk, on);
  609. }
  610. static const struct v4l2_subdev_core_ops mt9t112_subdev_core_ops = {
  611. #ifdef CONFIG_VIDEO_ADV_DEBUG
  612. .g_register = mt9t112_g_register,
  613. .s_register = mt9t112_s_register,
  614. #endif
  615. .s_power = mt9t112_s_power,
  616. };
  617. /************************************************************************
  618. v4l2_subdev_video_ops
  619. ************************************************************************/
  620. static int mt9t112_s_stream(struct v4l2_subdev *sd, int enable)
  621. {
  622. struct i2c_client *client = v4l2_get_subdevdata(sd);
  623. struct mt9t112_priv *priv = to_mt9t112(client);
  624. int ret = 0;
  625. if (!enable) {
  626. /* FIXME
  627. *
  628. * If user selected large output size,
  629. * and used it long time,
  630. * mt9t112 camera will be very warm.
  631. *
  632. * But current driver can not stop mt9t112 camera.
  633. * So, set small size here to solve this problem.
  634. */
  635. mt9t112_set_a_frame_size(client, VGA_WIDTH, VGA_HEIGHT);
  636. return ret;
  637. }
  638. if (!(priv->flags & INIT_DONE)) {
  639. u16 param = PCLK_RISING & priv->flags ? 0x0001 : 0x0000;
  640. ECHECKER(ret, mt9t112_init_camera(client));
  641. /* Invert PCLK (Data sampled on falling edge of pixclk) */
  642. mt9t112_reg_write(ret, client, 0x3C20, param);
  643. mdelay(5);
  644. priv->flags |= INIT_DONE;
  645. }
  646. mt9t112_mcu_write(ret, client, VAR(26, 7), priv->format->fmt);
  647. mt9t112_mcu_write(ret, client, VAR(26, 9), priv->format->order);
  648. mt9t112_mcu_write(ret, client, VAR8(1, 0), 0x06);
  649. mt9t112_set_a_frame_size(client,
  650. priv->frame.width,
  651. priv->frame.height);
  652. ECHECKER(ret, mt9t112_auto_focus_trigger(client));
  653. dev_dbg(&client->dev, "format : %d\n", priv->format->code);
  654. dev_dbg(&client->dev, "size : %d x %d\n",
  655. priv->frame.width,
  656. priv->frame.height);
  657. CLOCK_INFO(client, EXT_CLOCK);
  658. return ret;
  659. }
  660. static int mt9t112_set_params(struct mt9t112_priv *priv,
  661. const struct v4l2_rect *rect,
  662. u32 code)
  663. {
  664. int i;
  665. /*
  666. * get color format
  667. */
  668. for (i = 0; i < priv->num_formats; i++)
  669. if (mt9t112_cfmts[i].code == code)
  670. break;
  671. if (i == priv->num_formats)
  672. return -EINVAL;
  673. priv->frame = *rect;
  674. /*
  675. * frame size check
  676. */
  677. mt9t112_frame_check(&priv->frame.width, &priv->frame.height,
  678. &priv->frame.left, &priv->frame.top);
  679. priv->format = mt9t112_cfmts + i;
  680. return 0;
  681. }
  682. static int mt9t112_get_selection(struct v4l2_subdev *sd,
  683. struct v4l2_subdev_pad_config *cfg,
  684. struct v4l2_subdev_selection *sel)
  685. {
  686. struct i2c_client *client = v4l2_get_subdevdata(sd);
  687. struct mt9t112_priv *priv = to_mt9t112(client);
  688. if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
  689. return -EINVAL;
  690. switch (sel->target) {
  691. case V4L2_SEL_TGT_CROP_BOUNDS:
  692. sel->r.left = 0;
  693. sel->r.top = 0;
  694. sel->r.width = MAX_WIDTH;
  695. sel->r.height = MAX_HEIGHT;
  696. return 0;
  697. case V4L2_SEL_TGT_CROP_DEFAULT:
  698. sel->r.left = 0;
  699. sel->r.top = 0;
  700. sel->r.width = VGA_WIDTH;
  701. sel->r.height = VGA_HEIGHT;
  702. return 0;
  703. case V4L2_SEL_TGT_CROP:
  704. sel->r = priv->frame;
  705. return 0;
  706. default:
  707. return -EINVAL;
  708. }
  709. }
  710. static int mt9t112_set_selection(struct v4l2_subdev *sd,
  711. struct v4l2_subdev_pad_config *cfg,
  712. struct v4l2_subdev_selection *sel)
  713. {
  714. struct i2c_client *client = v4l2_get_subdevdata(sd);
  715. struct mt9t112_priv *priv = to_mt9t112(client);
  716. const struct v4l2_rect *rect = &sel->r;
  717. if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE ||
  718. sel->target != V4L2_SEL_TGT_CROP)
  719. return -EINVAL;
  720. return mt9t112_set_params(priv, rect, priv->format->code);
  721. }
  722. static int mt9t112_get_fmt(struct v4l2_subdev *sd,
  723. struct v4l2_subdev_pad_config *cfg,
  724. struct v4l2_subdev_format *format)
  725. {
  726. struct v4l2_mbus_framefmt *mf = &format->format;
  727. struct i2c_client *client = v4l2_get_subdevdata(sd);
  728. struct mt9t112_priv *priv = to_mt9t112(client);
  729. if (format->pad)
  730. return -EINVAL;
  731. mf->width = priv->frame.width;
  732. mf->height = priv->frame.height;
  733. mf->colorspace = priv->format->colorspace;
  734. mf->code = priv->format->code;
  735. mf->field = V4L2_FIELD_NONE;
  736. return 0;
  737. }
  738. static int mt9t112_s_fmt(struct v4l2_subdev *sd,
  739. struct v4l2_mbus_framefmt *mf)
  740. {
  741. struct i2c_client *client = v4l2_get_subdevdata(sd);
  742. struct mt9t112_priv *priv = to_mt9t112(client);
  743. struct v4l2_rect rect = {
  744. .width = mf->width,
  745. .height = mf->height,
  746. .left = priv->frame.left,
  747. .top = priv->frame.top,
  748. };
  749. int ret;
  750. ret = mt9t112_set_params(priv, &rect, mf->code);
  751. if (!ret)
  752. mf->colorspace = priv->format->colorspace;
  753. return ret;
  754. }
  755. static int mt9t112_set_fmt(struct v4l2_subdev *sd,
  756. struct v4l2_subdev_pad_config *cfg,
  757. struct v4l2_subdev_format *format)
  758. {
  759. struct v4l2_mbus_framefmt *mf = &format->format;
  760. struct i2c_client *client = v4l2_get_subdevdata(sd);
  761. struct mt9t112_priv *priv = to_mt9t112(client);
  762. unsigned int top, left;
  763. int i;
  764. if (format->pad)
  765. return -EINVAL;
  766. for (i = 0; i < priv->num_formats; i++)
  767. if (mt9t112_cfmts[i].code == mf->code)
  768. break;
  769. if (i == priv->num_formats) {
  770. mf->code = MEDIA_BUS_FMT_UYVY8_2X8;
  771. mf->colorspace = V4L2_COLORSPACE_JPEG;
  772. } else {
  773. mf->colorspace = mt9t112_cfmts[i].colorspace;
  774. }
  775. mt9t112_frame_check(&mf->width, &mf->height, &left, &top);
  776. mf->field = V4L2_FIELD_NONE;
  777. if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE)
  778. return mt9t112_s_fmt(sd, mf);
  779. cfg->try_fmt = *mf;
  780. return 0;
  781. }
  782. static int mt9t112_enum_mbus_code(struct v4l2_subdev *sd,
  783. struct v4l2_subdev_pad_config *cfg,
  784. struct v4l2_subdev_mbus_code_enum *code)
  785. {
  786. struct i2c_client *client = v4l2_get_subdevdata(sd);
  787. struct mt9t112_priv *priv = to_mt9t112(client);
  788. if (code->pad || code->index >= priv->num_formats)
  789. return -EINVAL;
  790. code->code = mt9t112_cfmts[code->index].code;
  791. return 0;
  792. }
  793. static int mt9t112_g_mbus_config(struct v4l2_subdev *sd,
  794. struct v4l2_mbus_config *cfg)
  795. {
  796. struct i2c_client *client = v4l2_get_subdevdata(sd);
  797. struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
  798. cfg->flags = V4L2_MBUS_MASTER | V4L2_MBUS_VSYNC_ACTIVE_HIGH |
  799. V4L2_MBUS_HSYNC_ACTIVE_HIGH | V4L2_MBUS_DATA_ACTIVE_HIGH |
  800. V4L2_MBUS_PCLK_SAMPLE_RISING | V4L2_MBUS_PCLK_SAMPLE_FALLING;
  801. cfg->type = V4L2_MBUS_PARALLEL;
  802. cfg->flags = soc_camera_apply_board_flags(ssdd, cfg);
  803. return 0;
  804. }
  805. static int mt9t112_s_mbus_config(struct v4l2_subdev *sd,
  806. const struct v4l2_mbus_config *cfg)
  807. {
  808. struct i2c_client *client = v4l2_get_subdevdata(sd);
  809. struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
  810. struct mt9t112_priv *priv = to_mt9t112(client);
  811. if (soc_camera_apply_board_flags(ssdd, cfg) & V4L2_MBUS_PCLK_SAMPLE_RISING)
  812. priv->flags |= PCLK_RISING;
  813. return 0;
  814. }
  815. static const struct v4l2_subdev_video_ops mt9t112_subdev_video_ops = {
  816. .s_stream = mt9t112_s_stream,
  817. .g_mbus_config = mt9t112_g_mbus_config,
  818. .s_mbus_config = mt9t112_s_mbus_config,
  819. };
  820. static const struct v4l2_subdev_pad_ops mt9t112_subdev_pad_ops = {
  821. .enum_mbus_code = mt9t112_enum_mbus_code,
  822. .get_selection = mt9t112_get_selection,
  823. .set_selection = mt9t112_set_selection,
  824. .get_fmt = mt9t112_get_fmt,
  825. .set_fmt = mt9t112_set_fmt,
  826. };
  827. /************************************************************************
  828. i2c driver
  829. ************************************************************************/
  830. static const struct v4l2_subdev_ops mt9t112_subdev_ops = {
  831. .core = &mt9t112_subdev_core_ops,
  832. .video = &mt9t112_subdev_video_ops,
  833. .pad = &mt9t112_subdev_pad_ops,
  834. };
  835. static int mt9t112_camera_probe(struct i2c_client *client)
  836. {
  837. struct mt9t112_priv *priv = to_mt9t112(client);
  838. const char *devname;
  839. int chipid;
  840. int ret;
  841. ret = mt9t112_s_power(&priv->subdev, 1);
  842. if (ret < 0)
  843. return ret;
  844. /*
  845. * check and show chip ID
  846. */
  847. mt9t112_reg_read(chipid, client, 0x0000);
  848. switch (chipid) {
  849. case 0x2680:
  850. devname = "mt9t111";
  851. priv->num_formats = 1;
  852. break;
  853. case 0x2682:
  854. devname = "mt9t112";
  855. priv->num_formats = ARRAY_SIZE(mt9t112_cfmts);
  856. break;
  857. default:
  858. dev_err(&client->dev, "Product ID error %04x\n", chipid);
  859. ret = -ENODEV;
  860. goto done;
  861. }
  862. dev_info(&client->dev, "%s chip ID %04x\n", devname, chipid);
  863. done:
  864. mt9t112_s_power(&priv->subdev, 0);
  865. return ret;
  866. }
  867. static int mt9t112_probe(struct i2c_client *client,
  868. const struct i2c_device_id *did)
  869. {
  870. struct mt9t112_priv *priv;
  871. struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
  872. struct v4l2_rect rect = {
  873. .width = VGA_WIDTH,
  874. .height = VGA_HEIGHT,
  875. .left = (MAX_WIDTH - VGA_WIDTH) / 2,
  876. .top = (MAX_HEIGHT - VGA_HEIGHT) / 2,
  877. };
  878. int ret;
  879. if (!ssdd || !ssdd->drv_priv) {
  880. dev_err(&client->dev, "mt9t112: missing platform data!\n");
  881. return -EINVAL;
  882. }
  883. priv = devm_kzalloc(&client->dev, sizeof(*priv), GFP_KERNEL);
  884. if (!priv)
  885. return -ENOMEM;
  886. priv->info = ssdd->drv_priv;
  887. v4l2_i2c_subdev_init(&priv->subdev, client, &mt9t112_subdev_ops);
  888. priv->clk = v4l2_clk_get(&client->dev, "mclk");
  889. if (IS_ERR(priv->clk))
  890. return PTR_ERR(priv->clk);
  891. ret = mt9t112_camera_probe(client);
  892. /* Cannot fail: using the default supported pixel code */
  893. if (!ret)
  894. mt9t112_set_params(priv, &rect, MEDIA_BUS_FMT_UYVY8_2X8);
  895. else
  896. v4l2_clk_put(priv->clk);
  897. return ret;
  898. }
  899. static int mt9t112_remove(struct i2c_client *client)
  900. {
  901. struct mt9t112_priv *priv = to_mt9t112(client);
  902. v4l2_clk_put(priv->clk);
  903. return 0;
  904. }
  905. static const struct i2c_device_id mt9t112_id[] = {
  906. { "mt9t112", 0 },
  907. { }
  908. };
  909. MODULE_DEVICE_TABLE(i2c, mt9t112_id);
  910. static struct i2c_driver mt9t112_i2c_driver = {
  911. .driver = {
  912. .name = "mt9t112",
  913. },
  914. .probe = mt9t112_probe,
  915. .remove = mt9t112_remove,
  916. .id_table = mt9t112_id,
  917. };
  918. module_i2c_driver(mt9t112_i2c_driver);
  919. MODULE_DESCRIPTION("SoC Camera driver for mt9t112");
  920. MODULE_AUTHOR("Kuninori Morimoto");
  921. MODULE_LICENSE("GPL v2");