cx18-dvb.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * cx18 functions for DVB support
  3. *
  4. * Copyright (c) 2008 Steven Toth <stoth@linuxtv.org>
  5. * Copyright (C) 2008 Andy Walls <awalls@md.metrocast.net>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. *
  16. * GNU General Public License for more details.
  17. */
  18. #include "cx18-version.h"
  19. #include "cx18-dvb.h"
  20. #include "cx18-io.h"
  21. #include "cx18-queue.h"
  22. #include "cx18-streams.h"
  23. #include "cx18-cards.h"
  24. #include "cx18-gpio.h"
  25. #include "s5h1409.h"
  26. #include "mxl5005s.h"
  27. #include "s5h1411.h"
  28. #include "tda18271.h"
  29. #include "zl10353.h"
  30. #include <linux/firmware.h>
  31. #include "mt352.h"
  32. #include "mt352_priv.h"
  33. #include "tuner-xc2028.h"
  34. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  35. #define FWFILE "dvb-cx18-mpc718-mt352.fw"
  36. #define CX18_REG_DMUX_NUM_PORT_0_CONTROL 0xd5a000
  37. #define CX18_CLOCK_ENABLE2 0xc71024
  38. #define CX18_DMUX_CLK_MASK 0x0080
  39. /*
  40. * CX18_CARD_HVR_1600_ESMT
  41. * CX18_CARD_HVR_1600_SAMSUNG
  42. */
  43. static struct mxl5005s_config hauppauge_hvr1600_tuner = {
  44. .i2c_address = 0xC6 >> 1,
  45. .if_freq = IF_FREQ_5380000HZ,
  46. .xtal_freq = CRYSTAL_FREQ_16000000HZ,
  47. .agc_mode = MXL_SINGLE_AGC,
  48. .tracking_filter = MXL_TF_C_H,
  49. .rssi_enable = MXL_RSSI_ENABLE,
  50. .cap_select = MXL_CAP_SEL_ENABLE,
  51. .div_out = MXL_DIV_OUT_4,
  52. .clock_out = MXL_CLOCK_OUT_DISABLE,
  53. .output_load = MXL5005S_IF_OUTPUT_LOAD_200_OHM,
  54. .top = MXL5005S_TOP_25P2,
  55. .mod_mode = MXL_DIGITAL_MODE,
  56. .if_mode = MXL_ZERO_IF,
  57. .qam_gain = 0x02,
  58. .AgcMasterByte = 0x00,
  59. };
  60. static struct s5h1409_config hauppauge_hvr1600_config = {
  61. .demod_address = 0x32 >> 1,
  62. .output_mode = S5H1409_SERIAL_OUTPUT,
  63. .gpio = S5H1409_GPIO_ON,
  64. .qam_if = 44000,
  65. .inversion = S5H1409_INVERSION_OFF,
  66. .status_mode = S5H1409_DEMODLOCKING,
  67. .mpeg_timing = S5H1409_MPEGTIMING_CONTINUOUS_NONINVERTING_CLOCK,
  68. .hvr1600_opt = S5H1409_HVR1600_OPTIMIZE
  69. };
  70. /*
  71. * CX18_CARD_HVR_1600_S5H1411
  72. */
  73. static struct s5h1411_config hcw_s5h1411_config = {
  74. .output_mode = S5H1411_SERIAL_OUTPUT,
  75. .gpio = S5H1411_GPIO_OFF,
  76. .vsb_if = S5H1411_IF_44000,
  77. .qam_if = S5H1411_IF_4000,
  78. .inversion = S5H1411_INVERSION_ON,
  79. .status_mode = S5H1411_DEMODLOCKING,
  80. .mpeg_timing = S5H1411_MPEGTIMING_CONTINUOUS_NONINVERTING_CLOCK,
  81. };
  82. static struct tda18271_std_map hauppauge_tda18271_std_map = {
  83. .atsc_6 = { .if_freq = 5380, .agc_mode = 3, .std = 3,
  84. .if_lvl = 6, .rfagc_top = 0x37 },
  85. .qam_6 = { .if_freq = 4000, .agc_mode = 3, .std = 0,
  86. .if_lvl = 6, .rfagc_top = 0x37 },
  87. };
  88. static struct tda18271_config hauppauge_tda18271_config = {
  89. .std_map = &hauppauge_tda18271_std_map,
  90. .gate = TDA18271_GATE_DIGITAL,
  91. .output_opt = TDA18271_OUTPUT_LT_OFF,
  92. };
  93. /*
  94. * CX18_CARD_LEADTEK_DVR3100H
  95. */
  96. /* Information/confirmation of proper config values provided by Terry Wu */
  97. static struct zl10353_config leadtek_dvr3100h_demod = {
  98. .demod_address = 0x1e >> 1, /* Datasheet suggested straps */
  99. .if2 = 45600, /* 4.560 MHz IF from the XC3028 */
  100. .parallel_ts = 1, /* Not a serial TS */
  101. .no_tuner = 1, /* XC3028 is not behind the gate */
  102. .disable_i2c_gate_ctrl = 1, /* Disable the I2C gate */
  103. };
  104. /*
  105. * CX18_CARD_YUAN_MPC718
  106. */
  107. /*
  108. * Due to
  109. *
  110. * 1. an absence of information on how to prgram the MT352
  111. * 2. the Linux mt352 module pushing MT352 initialzation off onto us here
  112. *
  113. * We have to use an init sequence that *you* must extract from the Windows
  114. * driver (yuanrap.sys) and which we load as a firmware.
  115. *
  116. * If someone can provide me with a Zarlink MT352 (Intel CE6352?) Design Manual
  117. * with chip programming details, then I can remove this annoyance.
  118. */
  119. static int yuan_mpc718_mt352_reqfw(struct cx18_stream *stream,
  120. const struct firmware **fw)
  121. {
  122. struct cx18 *cx = stream->cx;
  123. const char *fn = FWFILE;
  124. int ret;
  125. ret = request_firmware(fw, fn, &cx->pci_dev->dev);
  126. if (ret)
  127. CX18_ERR("Unable to open firmware file %s\n", fn);
  128. else {
  129. size_t sz = (*fw)->size;
  130. if (sz < 2 || sz > 64 || (sz % 2) != 0) {
  131. CX18_ERR("Firmware %s has a bad size: %lu bytes\n",
  132. fn, (unsigned long) sz);
  133. ret = -EILSEQ;
  134. release_firmware(*fw);
  135. *fw = NULL;
  136. }
  137. }
  138. if (ret) {
  139. CX18_ERR("The MPC718 board variant with the MT352 DVB-T demodulator will not work without it\n");
  140. CX18_ERR("Run 'linux/scripts/get_dvb_firmware mpc718' if you need the firmware\n");
  141. }
  142. return ret;
  143. }
  144. static int yuan_mpc718_mt352_init(struct dvb_frontend *fe)
  145. {
  146. struct cx18_dvb *dvb = container_of(fe->dvb,
  147. struct cx18_dvb, dvb_adapter);
  148. struct cx18_stream *stream = dvb->stream;
  149. const struct firmware *fw = NULL;
  150. int ret;
  151. int i;
  152. u8 buf[3];
  153. ret = yuan_mpc718_mt352_reqfw(stream, &fw);
  154. if (ret)
  155. return ret;
  156. /* Loop through all the register-value pairs in the firmware file */
  157. for (i = 0; i < fw->size; i += 2) {
  158. buf[0] = fw->data[i];
  159. /* Intercept a few registers we want to set ourselves */
  160. switch (buf[0]) {
  161. case TRL_NOMINAL_RATE_0:
  162. /* Set our custom OFDM bandwidth in the case below */
  163. break;
  164. case TRL_NOMINAL_RATE_1:
  165. /* 6 MHz: 64/7 * 6/8 / 20.48 * 2^16 = 0x55b6.db6 */
  166. /* 7 MHz: 64/7 * 7/8 / 20.48 * 2^16 = 0x6400 */
  167. /* 8 MHz: 64/7 * 8/8 / 20.48 * 2^16 = 0x7249.249 */
  168. buf[1] = 0x72;
  169. buf[2] = 0x49;
  170. mt352_write(fe, buf, 3);
  171. break;
  172. case INPUT_FREQ_0:
  173. /* Set our custom IF in the case below */
  174. break;
  175. case INPUT_FREQ_1:
  176. /* 4.56 MHz IF: (20.48 - 4.56)/20.48 * 2^14 = 0x31c0 */
  177. buf[1] = 0x31;
  178. buf[2] = 0xc0;
  179. mt352_write(fe, buf, 3);
  180. break;
  181. default:
  182. /* Pass through the register-value pair from the fw */
  183. buf[1] = fw->data[i+1];
  184. mt352_write(fe, buf, 2);
  185. break;
  186. }
  187. }
  188. buf[0] = (u8) TUNER_GO;
  189. buf[1] = 0x01; /* Go */
  190. mt352_write(fe, buf, 2);
  191. release_firmware(fw);
  192. return 0;
  193. }
  194. static struct mt352_config yuan_mpc718_mt352_demod = {
  195. .demod_address = 0x1e >> 1,
  196. .adc_clock = 20480, /* 20.480 MHz */
  197. .if2 = 4560, /* 4.560 MHz */
  198. .no_tuner = 1, /* XC3028 is not behind the gate */
  199. .demod_init = yuan_mpc718_mt352_init,
  200. };
  201. static struct zl10353_config yuan_mpc718_zl10353_demod = {
  202. .demod_address = 0x1e >> 1, /* Datasheet suggested straps */
  203. .if2 = 45600, /* 4.560 MHz IF from the XC3028 */
  204. .parallel_ts = 1, /* Not a serial TS */
  205. .no_tuner = 1, /* XC3028 is not behind the gate */
  206. .disable_i2c_gate_ctrl = 1, /* Disable the I2C gate */
  207. };
  208. static struct zl10353_config gotview_dvd3_zl10353_demod = {
  209. .demod_address = 0x1e >> 1, /* Datasheet suggested straps */
  210. .if2 = 45600, /* 4.560 MHz IF from the XC3028 */
  211. .parallel_ts = 1, /* Not a serial TS */
  212. .no_tuner = 1, /* XC3028 is not behind the gate */
  213. .disable_i2c_gate_ctrl = 1, /* Disable the I2C gate */
  214. };
  215. static int dvb_register(struct cx18_stream *stream);
  216. /* Kernel DVB framework calls this when the feed needs to start.
  217. * The CX18 framework should enable the transport DMA handling
  218. * and queue processing.
  219. */
  220. static int cx18_dvb_start_feed(struct dvb_demux_feed *feed)
  221. {
  222. struct dvb_demux *demux = feed->demux;
  223. struct cx18_stream *stream = (struct cx18_stream *) demux->priv;
  224. struct cx18 *cx;
  225. int ret;
  226. u32 v;
  227. if (!stream)
  228. return -EINVAL;
  229. cx = stream->cx;
  230. CX18_DEBUG_INFO("Start feed: pid = 0x%x index = %d\n",
  231. feed->pid, feed->index);
  232. mutex_lock(&cx->serialize_lock);
  233. ret = cx18_init_on_first_open(cx);
  234. mutex_unlock(&cx->serialize_lock);
  235. if (ret) {
  236. CX18_ERR("Failed to initialize firmware starting DVB feed\n");
  237. return ret;
  238. }
  239. ret = -EINVAL;
  240. switch (cx->card->type) {
  241. case CX18_CARD_HVR_1600_ESMT:
  242. case CX18_CARD_HVR_1600_SAMSUNG:
  243. case CX18_CARD_HVR_1600_S5H1411:
  244. v = cx18_read_reg(cx, CX18_REG_DMUX_NUM_PORT_0_CONTROL);
  245. v |= 0x00400000; /* Serial Mode */
  246. v |= 0x00002000; /* Data Length - Byte */
  247. v |= 0x00010000; /* Error - Polarity */
  248. v |= 0x00020000; /* Error - Passthru */
  249. v |= 0x000c0000; /* Error - Ignore */
  250. cx18_write_reg(cx, v, CX18_REG_DMUX_NUM_PORT_0_CONTROL);
  251. break;
  252. case CX18_CARD_LEADTEK_DVR3100H:
  253. case CX18_CARD_YUAN_MPC718:
  254. case CX18_CARD_GOTVIEW_PCI_DVD3:
  255. default:
  256. /* Assumption - Parallel transport - Signalling
  257. * undefined or default.
  258. */
  259. break;
  260. }
  261. if (!demux->dmx.frontend)
  262. return -EINVAL;
  263. mutex_lock(&stream->dvb->feedlock);
  264. if (stream->dvb->feeding++ == 0) {
  265. CX18_DEBUG_INFO("Starting Transport DMA\n");
  266. mutex_lock(&cx->serialize_lock);
  267. set_bit(CX18_F_S_STREAMING, &stream->s_flags);
  268. ret = cx18_start_v4l2_encode_stream(stream);
  269. if (ret < 0) {
  270. CX18_DEBUG_INFO("Failed to start Transport DMA\n");
  271. stream->dvb->feeding--;
  272. if (stream->dvb->feeding == 0)
  273. clear_bit(CX18_F_S_STREAMING, &stream->s_flags);
  274. }
  275. mutex_unlock(&cx->serialize_lock);
  276. } else
  277. ret = 0;
  278. mutex_unlock(&stream->dvb->feedlock);
  279. return ret;
  280. }
  281. /* Kernel DVB framework calls this when the feed needs to stop. */
  282. static int cx18_dvb_stop_feed(struct dvb_demux_feed *feed)
  283. {
  284. struct dvb_demux *demux = feed->demux;
  285. struct cx18_stream *stream = (struct cx18_stream *)demux->priv;
  286. struct cx18 *cx;
  287. int ret = -EINVAL;
  288. if (stream) {
  289. cx = stream->cx;
  290. CX18_DEBUG_INFO("Stop feed: pid = 0x%x index = %d\n",
  291. feed->pid, feed->index);
  292. mutex_lock(&stream->dvb->feedlock);
  293. if (--stream->dvb->feeding == 0) {
  294. CX18_DEBUG_INFO("Stopping Transport DMA\n");
  295. mutex_lock(&cx->serialize_lock);
  296. ret = cx18_stop_v4l2_encode_stream(stream, 0);
  297. mutex_unlock(&cx->serialize_lock);
  298. } else
  299. ret = 0;
  300. mutex_unlock(&stream->dvb->feedlock);
  301. }
  302. return ret;
  303. }
  304. int cx18_dvb_register(struct cx18_stream *stream)
  305. {
  306. struct cx18 *cx = stream->cx;
  307. struct cx18_dvb *dvb = stream->dvb;
  308. struct dvb_adapter *dvb_adapter;
  309. struct dvb_demux *dvbdemux;
  310. struct dmx_demux *dmx;
  311. int ret;
  312. if (!dvb)
  313. return -EINVAL;
  314. dvb->enabled = 0;
  315. dvb->stream = stream;
  316. ret = dvb_register_adapter(&dvb->dvb_adapter,
  317. CX18_DRIVER_NAME,
  318. THIS_MODULE, &cx->pci_dev->dev, adapter_nr);
  319. if (ret < 0)
  320. goto err_out;
  321. dvb_adapter = &dvb->dvb_adapter;
  322. dvbdemux = &dvb->demux;
  323. dvbdemux->priv = (void *)stream;
  324. dvbdemux->filternum = 256;
  325. dvbdemux->feednum = 256;
  326. dvbdemux->start_feed = cx18_dvb_start_feed;
  327. dvbdemux->stop_feed = cx18_dvb_stop_feed;
  328. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  329. DMX_SECTION_FILTERING | DMX_MEMORY_BASED_FILTERING);
  330. ret = dvb_dmx_init(dvbdemux);
  331. if (ret < 0)
  332. goto err_dvb_unregister_adapter;
  333. dmx = &dvbdemux->dmx;
  334. dvb->hw_frontend.source = DMX_FRONTEND_0;
  335. dvb->mem_frontend.source = DMX_MEMORY_FE;
  336. dvb->dmxdev.filternum = 256;
  337. dvb->dmxdev.demux = dmx;
  338. ret = dvb_dmxdev_init(&dvb->dmxdev, dvb_adapter);
  339. if (ret < 0)
  340. goto err_dvb_dmx_release;
  341. ret = dmx->add_frontend(dmx, &dvb->hw_frontend);
  342. if (ret < 0)
  343. goto err_dvb_dmxdev_release;
  344. ret = dmx->add_frontend(dmx, &dvb->mem_frontend);
  345. if (ret < 0)
  346. goto err_remove_hw_frontend;
  347. ret = dmx->connect_frontend(dmx, &dvb->hw_frontend);
  348. if (ret < 0)
  349. goto err_remove_mem_frontend;
  350. ret = dvb_register(stream);
  351. if (ret < 0)
  352. goto err_disconnect_frontend;
  353. dvb_net_init(dvb_adapter, &dvb->dvbnet, dmx);
  354. CX18_INFO("DVB Frontend registered\n");
  355. CX18_INFO("Registered DVB adapter%d for %s (%d x %d.%02d kB)\n",
  356. stream->dvb->dvb_adapter.num, stream->name,
  357. stream->buffers, stream->buf_size/1024,
  358. (stream->buf_size * 100 / 1024) % 100);
  359. mutex_init(&dvb->feedlock);
  360. dvb->enabled = 1;
  361. return ret;
  362. err_disconnect_frontend:
  363. dmx->disconnect_frontend(dmx);
  364. err_remove_mem_frontend:
  365. dmx->remove_frontend(dmx, &dvb->mem_frontend);
  366. err_remove_hw_frontend:
  367. dmx->remove_frontend(dmx, &dvb->hw_frontend);
  368. err_dvb_dmxdev_release:
  369. dvb_dmxdev_release(&dvb->dmxdev);
  370. err_dvb_dmx_release:
  371. dvb_dmx_release(dvbdemux);
  372. err_dvb_unregister_adapter:
  373. dvb_unregister_adapter(dvb_adapter);
  374. err_out:
  375. return ret;
  376. }
  377. void cx18_dvb_unregister(struct cx18_stream *stream)
  378. {
  379. struct cx18 *cx = stream->cx;
  380. struct cx18_dvb *dvb = stream->dvb;
  381. struct dvb_adapter *dvb_adapter;
  382. struct dvb_demux *dvbdemux;
  383. struct dmx_demux *dmx;
  384. CX18_INFO("unregister DVB\n");
  385. if (dvb == NULL || !dvb->enabled)
  386. return;
  387. dvb_adapter = &dvb->dvb_adapter;
  388. dvbdemux = &dvb->demux;
  389. dmx = &dvbdemux->dmx;
  390. dmx->close(dmx);
  391. dvb_net_release(&dvb->dvbnet);
  392. dmx->remove_frontend(dmx, &dvb->mem_frontend);
  393. dmx->remove_frontend(dmx, &dvb->hw_frontend);
  394. dvb_dmxdev_release(&dvb->dmxdev);
  395. dvb_dmx_release(dvbdemux);
  396. dvb_unregister_frontend(dvb->fe);
  397. dvb_frontend_detach(dvb->fe);
  398. dvb_unregister_adapter(dvb_adapter);
  399. }
  400. /* All the DVB attach calls go here, this function get's modified
  401. * for each new card. cx18_dvb_start_feed() will also need changes.
  402. */
  403. static int dvb_register(struct cx18_stream *stream)
  404. {
  405. struct cx18_dvb *dvb = stream->dvb;
  406. struct cx18 *cx = stream->cx;
  407. int ret = 0;
  408. switch (cx->card->type) {
  409. case CX18_CARD_HVR_1600_ESMT:
  410. case CX18_CARD_HVR_1600_SAMSUNG:
  411. dvb->fe = dvb_attach(s5h1409_attach,
  412. &hauppauge_hvr1600_config,
  413. &cx->i2c_adap[0]);
  414. if (dvb->fe != NULL) {
  415. dvb_attach(mxl5005s_attach, dvb->fe,
  416. &cx->i2c_adap[0],
  417. &hauppauge_hvr1600_tuner);
  418. ret = 0;
  419. }
  420. break;
  421. case CX18_CARD_HVR_1600_S5H1411:
  422. dvb->fe = dvb_attach(s5h1411_attach,
  423. &hcw_s5h1411_config,
  424. &cx->i2c_adap[0]);
  425. if (dvb->fe != NULL)
  426. dvb_attach(tda18271_attach, dvb->fe,
  427. 0x60, &cx->i2c_adap[0],
  428. &hauppauge_tda18271_config);
  429. break;
  430. case CX18_CARD_LEADTEK_DVR3100H:
  431. dvb->fe = dvb_attach(zl10353_attach,
  432. &leadtek_dvr3100h_demod,
  433. &cx->i2c_adap[1]);
  434. if (dvb->fe != NULL) {
  435. struct dvb_frontend *fe;
  436. struct xc2028_config cfg = {
  437. .i2c_adap = &cx->i2c_adap[1],
  438. .i2c_addr = 0xc2 >> 1,
  439. .ctrl = NULL,
  440. };
  441. static struct xc2028_ctrl ctrl = {
  442. .fname = XC2028_DEFAULT_FIRMWARE,
  443. .max_len = 64,
  444. .demod = XC3028_FE_ZARLINK456,
  445. .type = XC2028_AUTO,
  446. };
  447. fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
  448. if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
  449. fe->ops.tuner_ops.set_config(fe, &ctrl);
  450. }
  451. break;
  452. case CX18_CARD_YUAN_MPC718:
  453. /*
  454. * TODO
  455. * Apparently, these cards also could instead have a
  456. * DiBcom demod supported by one of the db7000 drivers
  457. */
  458. dvb->fe = dvb_attach(mt352_attach,
  459. &yuan_mpc718_mt352_demod,
  460. &cx->i2c_adap[1]);
  461. if (dvb->fe == NULL)
  462. dvb->fe = dvb_attach(zl10353_attach,
  463. &yuan_mpc718_zl10353_demod,
  464. &cx->i2c_adap[1]);
  465. if (dvb->fe != NULL) {
  466. struct dvb_frontend *fe;
  467. struct xc2028_config cfg = {
  468. .i2c_adap = &cx->i2c_adap[1],
  469. .i2c_addr = 0xc2 >> 1,
  470. .ctrl = NULL,
  471. };
  472. static struct xc2028_ctrl ctrl = {
  473. .fname = XC2028_DEFAULT_FIRMWARE,
  474. .max_len = 64,
  475. .demod = XC3028_FE_ZARLINK456,
  476. .type = XC2028_AUTO,
  477. };
  478. fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
  479. if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
  480. fe->ops.tuner_ops.set_config(fe, &ctrl);
  481. }
  482. break;
  483. case CX18_CARD_GOTVIEW_PCI_DVD3:
  484. dvb->fe = dvb_attach(zl10353_attach,
  485. &gotview_dvd3_zl10353_demod,
  486. &cx->i2c_adap[1]);
  487. if (dvb->fe != NULL) {
  488. struct dvb_frontend *fe;
  489. struct xc2028_config cfg = {
  490. .i2c_adap = &cx->i2c_adap[1],
  491. .i2c_addr = 0xc2 >> 1,
  492. .ctrl = NULL,
  493. };
  494. static struct xc2028_ctrl ctrl = {
  495. .fname = XC2028_DEFAULT_FIRMWARE,
  496. .max_len = 64,
  497. .demod = XC3028_FE_ZARLINK456,
  498. .type = XC2028_AUTO,
  499. };
  500. fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
  501. if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
  502. fe->ops.tuner_ops.set_config(fe, &ctrl);
  503. }
  504. break;
  505. default:
  506. /* No Digital Tv Support */
  507. break;
  508. }
  509. if (dvb->fe == NULL) {
  510. CX18_ERR("frontend initialization failed\n");
  511. return -1;
  512. }
  513. dvb->fe->callback = cx18_reset_tuner_gpio;
  514. ret = dvb_register_frontend(&dvb->dvb_adapter, dvb->fe);
  515. if (ret < 0) {
  516. if (dvb->fe->ops.release)
  517. dvb->fe->ops.release(dvb->fe);
  518. return ret;
  519. }
  520. /*
  521. * The firmware seems to enable the TS DMUX clock
  522. * under various circumstances. However, since we know we
  523. * might use it, let's just turn it on ourselves here.
  524. */
  525. cx18_write_reg_expect(cx,
  526. (CX18_DMUX_CLK_MASK << 16) | CX18_DMUX_CLK_MASK,
  527. CX18_CLOCK_ENABLE2,
  528. CX18_DMUX_CLK_MASK,
  529. (CX18_DMUX_CLK_MASK << 16) | CX18_DMUX_CLK_MASK);
  530. return ret;
  531. }
  532. MODULE_FIRMWARE(FWFILE);